Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | - | | Number of Logic Elements/Cells | - | | Total RAM Bits | 36864 | | Number of I/O | 97 | | Number of Gates | 250000 | | Voltage - Supply | 1.425V ~ 1.575V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 85°C (TJ) | | Package / Case | 144-LBGA | | Supplier Device Package | 144-FPBGA (13x13) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/m1a3p250-1fg144 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 2-11 • Summary of I/O Output Buffer Power (per pin) – Default I/O Software Settings<sup>1</sup> Applicable to Advanced I/O Banks | | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power<br>PDC3 (mW) <sup>2</sup> | Dynamic Power PAC10 (µW/MHz) <sup>3</sup> | |--------------------------------------|------------------------|----------|----------------------------------------|-------------------------------------------| | Single-Ended | | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 35 | 3.3 | _ | 468.67 | | 3.3 V LVCMOS Wide Range <sup>4</sup> | 35 | 3.3 | _ | 468.67 | | 2.5 V LVCMOS | 35 | 2.5 | _ | 267.48 | | 1.8 V LVCMOS | 35 | 1.8 | _ | 149.46 | | 1.5 V LVCMOS<br>(JESD8-11) | 35 | 1.5 | - | 103.12 | | 3.3 V PCI | 10 | 3.3 | _ | 201.02 | | 3.3 V PCI-X | 10 | 3.3 | _ | 201.02 | | Differential | | | | | | LVDS | _ | 2.5 | 7.74 | 88.92 | | LVPECL | _ | 3.3 | 19.54 | 166.52 | - 1. Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2. PDC3 is the static power (where applicable) measured on VCCI. - 3. PAC10 is the total dynamic power measured on VCC and VCCI. - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. Table 2-12 • Summary of I/O Output Buffer Power (Per Pin) – Default I/O Software Settings<sup>1</sup> Applicable to Standard Plus I/O Banks | | C <sub>LOAD</sub> (pF) | VCCI (V) | Static Power<br>PDC3 (mW) <sup>2</sup> | Dynamic Power<br>PAC10 (µW/MHz) <sup>3</sup> | |--------------------------------------|------------------------|----------|----------------------------------------|----------------------------------------------| | Single-Ended | | | | | | 3.3 V LVTTL / 3.3 V LVCMOS | 35 | 3.3 | - | 452.67 | | 3.3 V LVCMOS Wide Range <sup>4</sup> | 35 | 3.3 | - | 452.67 | | 2.5 V LVCMOS | 35 | 2.5 | - | 258.32 | | 1.8 V LVCMOS | 35 | 1.8 | - | 133.59 | | 1.5 V LVCMOS (JESD8-11) | 35 | 1.5 | - | 92.84 | | 3.3 V PCI | 10 | 3.3 | - | 184.92 | | 3.3 V PCI-X | 10 | 3.3 | - | 184.92 | #### Notes: - 1. Dynamic power consumption is given for standard load and software default drive strength and output slew. - 2. P<sub>DC3</sub> is the static power (where applicable) measured on VMV. - 3. $P_{AC10}$ is the total dynamic power measured on VCC and VMV. - 4. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD8-B specification. 2-9 Revision 18 Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices | | Definition | | Devic | e Spe | cific S | tatic F | Power | (mW) | | |-----------|--------------------------------------------------|-------------------------------------------------------------|--------|--------|---------|---------|--------|--------|--------| | Parameter | rameter | | A3P600 | A3P400 | A3P250 | A3P125 | A3P060 | A3P030 | A3P015 | | PDC1 | Array static power in Active mode | See Table 2-7 on page 2-7. | | | | | | | | | PDC2 | I/O input pin static power (standard-dependent) | See Table 2-8 on page 2-7 through Table 2-10 on page 2-8. | | | | | | | | | PDC3 | I/O output pin static power (standard-dependent) | See Table 2-11 on page 2-9 through Table 2-13 on page 2-10. | | | | | | | | | PDC4 | Static PLL contribution | 2.55 mW | | | | | | | | | PDC5 | Bank quiescent power (VCCI-dependent) | See Table 2-7 on page 2-7. | | | | | | | | Note: \*For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi Power spreadsheet calculator or SmartPower tool in Libero SoC software. # **Power Calculation Methodology** This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in Libero SoC software. The power calculation methodology described below uses the following variables: - · The number of PLLs as well as the number and the frequency of each output clock generated - · The number of combinatorial and sequential cells used in the design - · The internal clock frequencies - · The number and the standard of I/O pins used in the design - · The number of RAM blocks used in the design - Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-16 on page 2-14. - Enable rates of output buffers—guidelines are provided for typical applications in Table 2-17 on page 2-14. - Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-17 on page 2-14. The calculation should be repeated for each clock domain defined in the design. # Methodology #### Total Power Consumption—PTOTAL $P_{TOTAL} = P_{STAT} + P_{DYN}$ $\mathsf{P}_{\mathsf{STAT}}$ is the total static power consumption. P<sub>DYN</sub> is the total dynamic power consumption. ### Total Static Power Consumption—P<sub>STAT</sub> P<sub>STAT</sub> = P<sub>DC1</sub> + N<sub>INPUTS</sub>\* P<sub>DC2</sub> + N<sub>OUTPUTS</sub>\* P<sub>DC3</sub> N<sub>INPLITS</sub> is the number of I/O input buffers used in the design. N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design. ### Total Dynamic Power Consumption—P<sub>DYN</sub> PDYN = PCLOCK + PS-CELL + PC-CELL + PNET + PINPUTS + POUTPUTS + PMEMORY + PPLL ## Global Clock Contribution—P<sub>CLOCK</sub> P<sub>CLOCK</sub> = (P<sub>AC1</sub> + N<sub>SPINE</sub>\*P<sub>AC2</sub> + N<sub>ROW</sub>\*P<sub>AC3</sub> + N<sub>S-CELL</sub>\* P<sub>AC4</sub>) \* F<sub>CLK</sub> N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3 FPGA Fabric User's Guide*. N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3 FPGA Fabric User's Guide*. ## **Overview of I/O Performance** # Summary of I/O DC Input and Output Levels – Default I/O Software Settings Table 2-18 • Summary of Maximum and Minimum DC Input and Output Levels Applicable to Commercial and Industrial Conditions—Software Default Settings Applicable to Advanced I/O Banks | | | Equiv. | | | VIL | VIH | | VOL | VOH | | | |--------------------------------------------|-------------------|-----------------------------------------------------------------|------|----------|-------------|----------------|----------|-------------|-------------|------------------------|------------------------| | I/O Standard | Drive<br>Strength | Software<br>Default<br>Drive<br>Strength<br>Option <sup>2</sup> | | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | IOL <sup>1</sup><br>mA | IOH <sup>1</sup><br>mA | | 3.3 V LVTTL /<br>3.3 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 12 | 12 | | 3.3 V<br>LVCMOS<br>Wide Range <sup>3</sup> | 100 μΑ | 12 mA | High | -0.3 | 0.8 | 2 | 3.6 | 0.2 | VCCI - 0.2 | 0.1 | 0.1 | | 2.5 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 12 | 12 | | 1.8 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.9 | 0.45 | VCCI - 0.45 | 12 | 12 | | 1.5 V<br>LVCMOS | 12 mA | 12 mA | High | -0.3 | 0.35 * VCCI | 0.65 * VCCI | 1.6 | 0.25 * VCCI | 0.75 * VCCI | 12 | 12 | | 3.3 V PCI | | Per PCI specifications | | | | | | | | | | | 3.3 V PCI-X | | | | | Per P | CI-X specifica | ations | | | | | ### Notes: - 1. Currents are measured at 85°C junction temperature. - 2. 3.3 V LVCMOS wide range is applicable to 100 μA drive strength only. The configuration will NOT operate at the equivalent software default drive strength. These values are for Normal Ranges ONLY. - 3. All LVCMOS 3.3 V software macros support LVCMOS 3.3 V wide range as specified in the JESD-8B specification. 2-19 Revision 18 Table 2-39 • Minimum and Maximum DC Input and Output Levels Applicable to Standard I/O Banks | 3.3 V LVTTL /<br>3.3 V LVCMOS | ٧ | TL TL | v | ΊΗ | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |-------------------------------|----------|----------|----------|----------|----------|----------|-----|----|------------------------|------------------------|-------------------------|-------------------------| | Drive Strength | Min<br>V | Max<br>V | Min<br>V | Max<br>V | Max<br>V | Min<br>V | mA | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 2 | 2 | 25 | 27 | 10 | 10 | | 4 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 4 | 4 | 25 | 27 | 10 | 10 | | 6 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 6 | 6 | 51 | 54 | 10 | 10 | | 8 mA | -0.3 | 0.8 | 2 | 3.6 | 0.4 | 2.4 | 8 | 8 | 51 | 54 | 10 | 10 | - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. I<sub>IH</sub> is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at 100°C junction temperature and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Figure 2-7 • AC Loading Table 2-40 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | C <sub>LOAD</sub> (pF) | |---------------|----------------|----------------------|------------------------| | 0 | 3.3 | 1.4 | 35 | Note: \*Measuring point = Vtrip. See Table 2-22 on page 2-22 for a complete table of trip points. 2-33 Revision 18 Table 2-55 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks | Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>ZH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units | |-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------| | 100 μΑ | 2 mA | Std. | 0.60 | 14.64 | 0.04 | 1.52 | 0.43 | 14.64 | 12.97 | 3.21 | 3.15 | ns | | | | <b>–</b> 1 | 0.51 | 12.45 | 0.04 | 1.29 | 0.36 | 12.45 | 11.04 | 2.73 | 2.68 | ns | | | | -2 | 0.45 | 10.93 | 0.03 | 1.13 | 0.32 | 10.93 | 9.69 | 2.39 | 2.35 | ns | | 100 μΑ | 4 mA | Std. | 0.60 | 14.64 | 0.04 | 1.52 | 0.43 | 14.64 | 12.97 | 3.21 | 3.15 | ns | | | | <b>–</b> 1 | 0.51 | 12.45 | 0.04 | 1.29 | 0.36 | 12.45 | 11.04 | 2.73 | 2.68 | ns | | | | -2 | 0.45 | 10.93 | 0.03 | 1.13 | 0.32 | 10.93 | 9.69 | 2.39 | 2.35 | ns | | 100 μΑ | 6 mA | Std. | 0.60 | 10.16 | 0.04 | 1.52 | 0.43 | 10.16 | 9.08 | 3.71 | 3.98 | ns | | | | <b>–</b> 1 | 0.51 | 8.64 | 0.04 | 1.29 | 0.36 | 8.64 | 7.73 | 3.15 | 3.39 | ns | | | | -2 | 0.45 | 7.58 | 0.03 | 1.13 | 0.32 | 7.58 | 6.78 | 2.77 | 2.97 | ns | | 100 μΑ | 8 mA | Std. | 0.60 | 10.16 | 0.04 | 1.52 | 0.43 | 10.16 | 9.08 | 3.71 | 3.98 | ns | | | | <b>–</b> 1 | 0.51 | 8.64 | 0.04 | 1.29 | 0.36 | 8.64 | 7.73 | 3.15 | 3.39 | ns | | | | -2 | 0.45 | 7.58 | 0.03 | 1.13 | 0.32 | 7.58 | 6.78 | 2.77 | 2.97 | ns | <sup>1.</sup> The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is $\pm 100~\mu A$ . Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models. <sup>2.</sup> For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. ### 2.5 V LVCMOS Low-Voltage CMOS for 2.5 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 2.5 V applications. Table 2-56 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks | 2.5 V LVCMOS | ٧ | TL. | ٧ | ΊΗ | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL1 | IIH <sup>2</sup> | |----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 2 | 2 | 18 | 16 | 10 | 10 | | 4 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 4 | 4 | 18 | 16 | 10 | 10 | | 6 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 6 | 6 | 37 | 32 | 10 | 10 | | 8 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 8 | 8 | 37 | 32 | 10 | 10 | | 12 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 12 | 12 | 74 | 65 | 10 | 10 | | 16 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 16 | 16 | 87 | 83 | 10 | 10 | | 24 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 24 | 24 | 124 | 169 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. Table 2-57 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O Banks | 2.5 V LVCMOS | V | IL | V | IH | VOL | VOH | IOL | ЮН | IOSL | IOSH | IIL <sup>1</sup> | IIH <sup>2</sup> | |----------------|-----------|-----------|-----------|-----------|-----------|-----------|-----|----|-------------------------|-------------------------|-------------------------|-------------------------| | Drive Strength | Min.<br>V | Max.<br>V | Min.<br>V | Max.<br>V | Max.<br>V | Min.<br>V | mA | mA | Max.<br>mA <sup>3</sup> | Max.<br>mA <sup>3</sup> | μ <b>Α</b> <sup>4</sup> | μ <b>Α</b> <sup>4</sup> | | 2 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 2 | 2 | 18 | 16 | 10 | 10 | | 4 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 4 | 4 | 18 | 16 | 10 | 10 | | 6 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 6 | 6 | 37 | 32 | 10 | 10 | | 8 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 8 | 8 | 37 | 32 | 10 | 10 | | 12 mA | -0.3 | 0.7 | 1.7 | 2.7 | 0.7 | 1.7 | 12 | 12 | 74 | 65 | 10 | 10 | #### Notes: - 1. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN < VIL. - 2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges - 3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage. - 4. Currents are measured at 85°C junction temperature. - 5. Software default selection highlighted in gray. 2-47 Revision 18 Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels | DC Parameter | Description | Min. | Тур. | Max. | Units | |--------------------|-----------------------------|-------|-------|-------|-------| | VCCI | Supply Voltage | 2.375 | 2.5 | 2.625 | V | | VOL | Output Low Voltage | 0.9 | 1.075 | 1.25 | V | | VOH | Output High Voltage | 1.25 | 1.425 | 1.6 | V | | IOL <sup>1</sup> | Output Lower Current | 0.65 | 0.91 | 1.16 | mA | | IOH <sup>1</sup> | Output High Current | 0.65 | 0.91 | 1.16 | mA | | VI | Input Voltage | 0 | | 2.925 | V | | IIH <sup>2,3</sup> | Input High Leakage Current | | | 10 | μΑ | | IIL <sup>2,4</sup> | Input Low Leakage Current | | | 10 | μΑ | | VODIFF | Differential Output Voltage | 250 | 350 | 450 | mV | | VOCM | Output Common Mode Voltage | 1.125 | 1.25 | 1.375 | V | | VICM | Input Common Mode Voltage | 0.05 | 1.25 | 2.35 | V | | VIDIFF | Input Differential Voltage | 100 | 350 | | mV | - 1. IOL/IOH defined by VODIFF/(Resistor Network) - 2. Currents are measured at 85°C junction temperature. - 3. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN <VCCI. Input current is larger when operating outside recommended ranges. - 4. IIL is the input leakage current per I/O pin over recommended operation conditions where -0.3 V < VIN <VIL. Table 2-91 • AC Waveforms, Measuring Points, and Capacitive Loads | Input Low (V) | Input High (V) | Measuring Point* (V) | |---------------|----------------|----------------------| | 1.075 | 1.325 | Cross point | Note: \*Measuring point = V<sub>trip.</sub> See Table 2-22 on page 2-22 for a complete table of trip points. ### **Timing Characteristics** Table 2-92 • LVDS Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V | Speed Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | Units | |-------------|-------------------|-----------------|------------------|-----------------|-------| | Std. | 0.66 | 1.83 | 0.04 | 1.60 | ns | | <b>-1</b> | 0.56 | 1.56 | 0.04 | 1.36 | ns | | -2 | 0.49 | 1.37 | 0.03 | 1.20 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # **Output Register** Figure 2-18 • Output Register Timing Diagram ### **Timing Characteristics** Table 2-99 • Output Data Register Propagation Delays Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------|----------------------------------------------------------------------|------|------|------|-------| | t <sub>OCLKQ</sub> | Clock-to-Q of the Output Data Register | 0.59 | 0.67 | 0.79 | ns | | tosud | Data Setup Time for the Output Data Register | 0.31 | 0.36 | 0.42 | ns | | t <sub>OHD</sub> | Data Hold Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>OSUE</sub> | Enable Setup Time for the Output Data Register | 0.44 | 0.50 | 0.59 | ns | | t <sub>OHE</sub> | Enable Hold Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>OCLR2Q</sub> | Asynchronous Clear-to-Q of the Output Data Register | 0.80 | 0.91 | 1.07 | ns | | t <sub>OPRE2Q</sub> | Asynchronous Preset-to-Q of the Output Data Register | 0.80 | 0.91 | 1.07 | ns | | t <sub>OREMCLR</sub> | Asynchronous Clear Removal Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns | | torecclr | Asynchronous Clear Recovery Time for the Output Data Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OREMPRE</sub> | Asynchronous Preset Removal Time for the Output Data Register | 0.00 | 0.00 | 0.00 | ns | | t <sub>ORECPRE</sub> | Asynchronous Preset Recovery Time for the Output Data Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OWCLR</sub> | Asynchronous Clear Minimum Pulse Width for the Output Data Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OWPRE</sub> | Asynchronous Preset Minimum Pulse Width for the Output Data Register | 0.22 | 0.25 | 0.30 | ns | | t <sub>OCKMPWH</sub> | Clock Minimum Pulse Width High for the Output Data Register | 0.36 | 0.41 | 0.48 | ns | | t <sub>OCKMPWL</sub> | Clock Minimum Pulse Width Low for the Output Data Register | 0.32 | 0.37 | 0.43 | ns | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. # **Output DDR Module** Figure 2-22 • Output DDR Timing Model Table 2-103 • Parameter Definitions | Parameter Name | Parameter Definition | Measuring Nodes (from, to) | |-------------------------|---------------------------|----------------------------| | t <sub>DDROCLKQ</sub> | Clock-to-Out | B, E | | t <sub>DDROCLR2Q</sub> | Asynchronous Clear-to-Out | C, E | | t <sub>DDROREMCLR</sub> | Clear Removal | C, B | | t <sub>DDRORECCLR</sub> | Clear Recovery | C, B | | t <sub>DDROSUD1</sub> | Data Setup Data_F | A, B | | t <sub>DDROSUD2</sub> | Data Setup Data_R | D, B | | t <sub>DDROHD1</sub> | Data Hold Data_F | A, B | | t <sub>DDROHD2</sub> | Data Hold Data_R | D, B | 2-79 Revision 18 Table 2-117 • RAM512X18 Commercial-Case Conditions: $T_J = 70^{\circ}$ C, Worst-Case VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |-----------------------|--------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | t <sub>AS</sub> | Address setup time | 0.25 | 0.28 | 0.33 | ns | | t <sub>AH</sub> | Address hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>ENS</sub> | REN, WEN setup time | 0.13 | 0.15 | 0.17 | ns | | t <sub>ENH</sub> | REN, WEN hold time | 0.10 | 0.11 | 0.13 | ns | | t <sub>DS</sub> | Input data (WD) setup time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input data (WD) hold time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to new data valid on RD (output retained) | 2.16 | 2.46 | 2.89 | ns | | t <sub>CKQ2</sub> | Clock High to new data valid on RD (pipelined) | 0.90 | 1.02 | 1.20 | ns | | t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge | 0.50 | 0.43 | 0.38 | ns | | t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address—Applicable to Opening Edge | 0.59 | 0.50 | 0.44 | ns | | t <sub>RSTBQ</sub> | RESET Low to data out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to data out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET minimum pulse width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock cycle time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum frequency | 310 | 272 | 231 | MHz | 2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. 2-97 Revision 18 <sup>1.</sup> For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs. # **Timing Characteristics** Table 2-118 • FIFO (for all dies except A3P250) Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------|---------------------------------------------------|------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 1.34 | 1.52 | 1.79 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.19 | 0.22 | 0.26 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.17 | 2.47 | 2.90 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 0.94 | 1.07 | 1.26 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 6.13 | 6.98 | 8.20 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 310 | 272 | 231 | MHz | Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values. Table 2-122 • A3P250 FIFO 2k×2 Worst Commercial-Case Conditions: $T_J = 70$ °C, VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |----------------------|---------------------------------------------------|------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 4.39 | 5.00 | 5.88 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.19 | 0.22 | 0.26 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.36 | 2.68 | 3.15 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 0.89 | 1.02 | 1.20 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns | | t <sub>RSTAF</sub> | RESET Low to Almost Empty/Full Flag Valid | 6.13 | 6.98 | 8.20 | ns | | t <sub>RSTBQ</sub> | RESET Low to Data Out Low on RD (flow-through) | 0.92 | 1.05 | 1.23 | ns | | | RESET Low to Data Out Low on RD (pipelined) | 0.92 | 1.05 | 1.23 | ns | | t <sub>REMRSTB</sub> | RESET Removal | 0.29 | 0.33 | 0.38 | ns | | t <sub>RECRSTB</sub> | RESET Recovery | 1.50 | 1.71 | 2.01 | ns | | t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width | 0.21 | 0.24 | 0.29 | ns | | t <sub>CYC</sub> | Clock Cycle Time | 3.23 | 3.68 | 4.32 | ns | | F <sub>MAX</sub> | Maximum Frequency for FIFO | 310 | 272 | 231 | MHz | Table 2-123 • A3P250 FIFO 4k×1 Worst Commercial-Case Conditions: $T_J$ = 70°C, VCC = 1.425 V | Parameter | Description | -2 | -1 | Std. | Units | |--------------------|---------------------------------------------------|------|------|------|-------| | t <sub>ENS</sub> | REN, WEN Setup Time | 4.86 | 5.53 | 6.50 | ns | | t <sub>ENH</sub> | REN, WEN Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>BKS</sub> | BLK Setup Time | 0.19 | 0.22 | 0.26 | ns | | t <sub>BKH</sub> | BLK Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>DS</sub> | Input Data (WD) Setup Time | 0.18 | 0.21 | 0.25 | ns | | t <sub>DH</sub> | Input Data (WD) Hold Time | 0.00 | 0.00 | 0.00 | ns | | t <sub>CKQ1</sub> | Clock High to New Data Valid on RD (flow-through) | 2.36 | 2.68 | 3.15 | ns | | t <sub>CKQ2</sub> | Clock High to New Data Valid on RD (pipelined) | 0.89 | 1.02 | 1.20 | ns | | t <sub>RCKEF</sub> | RCLK High to Empty Flag Valid | 1.72 | 1.96 | 2.30 | ns | | t <sub>WCKFF</sub> | WCLK High to Full Flag Valid | 1.63 | 1.86 | 2.18 | ns | | t <sub>CKAF</sub> | Clock High to Almost Empty/Full Flag Valid | 6.19 | 7.05 | 8.29 | ns | | t <sub>RSTFG</sub> | RESET Low to Empty/Full Flag Valid | 1.69 | 1.93 | 2.27 | ns | # Package Pin Assignments | 01140 | | | | | |------------|-----------------|--|--|--| | QN48 | | | | | | Pin Number | A3P030 Function | | | | | 1 | IO82RSB1 | | | | | 2 | GEC0/IO73RSB1 | | | | | 3 | GEA0/IO72RSB1 | | | | | 4 | GEB0/IO71RSB1 | | | | | 5 | GND | | | | | 6 | VCCIB1 | | | | | 7 | IO68RSB1 | | | | | 8 | IO67RSB1 | | | | | 9 | IO66RSB1 | | | | | 10 | IO65RSB1 | | | | | 11 | IO64RSB1 | | | | | 12 | IO62RSB1 | | | | | 13 | IO61RSB1 | | | | | 14 | IO60RSB1 | | | | | 15 | IO57RSB1 | | | | | 16 | IO55RSB1 | | | | | 17 | IO53RSB1 | | | | | 18 | VCC | | | | | 19 | VCCIB1 | | | | | 20 | IO46RSB1 | | | | | 21 | IO42RSB1 | | | | | 22 | TCK | | | | | 23 | TDI | | | | | 24 | TMS | | | | | 25 | VPUMP | | | | | 26 | TDO | | | | | 27 | TRST | | | | | 28 | VJTAG | | | | | 29 | IO38RSB0 | | | | | 30 | GDB0/IO34RSB0 | | | | | 31 | GDA0/IO33RSB0 | | | | | 32 | GDC0/IO32RSB0 | | | | | 33 | VCCIB0 | | | | | 34 | GND | | | | | 35 | VCC | | | | | 36 | IO25RSB0 | | | | | QN48 | | | | | | |------------|-----------------|--|--|--|--| | Pin Number | A3P030 Function | | | | | | 37 | IO24RSB0 | | | | | | 38 | IO22RSB0 | | | | | | 39 | IO20RSB0 | | | | | | 40 | IO18RSB0 | | | | | | 41 | IO16RSB0 | | | | | | 42 | IO14RSB0 | | | | | | 43 | IO10RSB0 | | | | | | 44 | IO08RSB0 | | | | | | 45 | IO06RSB0 | | | | | | 46 | IO04RSB0 | | | | | | 47 | IO02RSB0 | | | | | | 48 | IO00RSB0 | | | | | 4-2 Revision 18 | TQ144 | | | | | |------------|-----------------|--|--|--| | Pin Number | A3P125 Function | | | | | 109 | GBA1/IO40RSB0 | | | | | 110 | GBA0/IO39RSB0 | | | | | 111 | GBB1/IO38RSB0 | | | | | 112 | GBB0/IO37RSB0 | | | | | 113 | GBC1/IO36RSB0 | | | | | 114 | GBC0/IO35RSB0 | | | | | 115 | IO34RSB0 | | | | | 116 | IO33RSB0 | | | | | 117 | VCCIB0 | | | | | 118 | GND | | | | | 119 | VCC | | | | | 120 | IO29RSB0 | | | | | 121 | IO28RSB0 | | | | | 122 | IO27RSB0 | | | | | 123 | IO25RSB0 | | | | | 124 | IO23RSB0 | | | | | 125 | IO21RSB0 | | | | | 126 | IO19RSB0 | | | | | 127 | IO17RSB0 | | | | | 128 | IO16RSB0 | | | | | 129 | IO14RSB0 | | | | | 130 | IO12RSB0 | | | | | 131 | IO10RSB0 | | | | | 132 | IO08RSB0 | | | | | 133 | IO06RSB0 | | | | | 134 | VCCIB0 | | | | | 135 | GND | | | | | 136 | VCC | | | | | 137 | GAC1/IO05RSB0 | | | | | 138 | GAC0/IO04RSB0 | | | | | 139 | GAB1/IO03RSB0 | | | | | 140 | GAB0/IO02RSB0 | | | | | 141 | GAA1/IO01RSB0 | | | | | 142 | GAA0/IO00RSB0 | | | | | 143 | GNDQ | | | | | 144 | VMV0 | | | | | FG256 | | | | |------------|-----------------|--|--| | | | | | | Pin Number | A3P250 Function | | | | P9 | IO76RSB2 | | | | P10 | IO71RSB2 | | | | P11 | IO66RSB2 | | | | P12 | NC | | | | P13 | TCK | | | | P14 | VPUMP | | | | P15 | TRST | | | | P16 | GDA0/IO60VDB1 | | | | R1 | GEA1/IO98PDB3 | | | | R2 | GEA0/IO98NDB3 | | | | R3 | NC | | | | R4 | GEC2/IO95RSB2 | | | | R5 | IO91RSB2 | | | | R6 | IO88RSB2 | | | | R7 | IO84RSB2 | | | | R8 | IO80RSB2 | | | | R9 | IO77RSB2 | | | | R10 | IO72RSB2 | | | | R11 | IO68RSB2 | | | | R12 | IO65RSB2 | | | | R13 | GDB2/IO62RSB2 | | | | R14 | TDI | | | | R15 | NC | | | | R16 | TDO | | | | T1 | GND | | | | T2 | IO94RSB2 | | | | Т3 | GEB2/IO96RSB2 | | | | T4 | IO93RSB2 | | | | T5 | IO90RSB2 | | | | Т6 | IO87RSB2 | | | | Т7 | IO83RSB2 | | | | Т8 | IO79RSB2 | | | | Т9 | IO78RSB2 | | | | T10 | IO73RSB2 | | | | T11 | IO70RSB2 | | | | T12 | GDC2/IO63RSB2 | | | | FG256 | | | | | |------------|-----------------|--|--|--| | Pin Number | A3P250 Function | | | | | T13 | IO67RSB2 | | | | | T14 | GDA2/IO61RSB2 | | | | | T15 | TMS | | | | | T16 | GND | | | | # Package Pin Assignments | FG256 | | | | |------------|------------------|--|--| | Pin Number | A3P1000 Function | | | | R5 | IO168RSB2 | | | | R6 | IO163RSB2 | | | | R7 | IO157RSB2 | | | | R8 | IO149RSB2 | | | | R9 | IO143RSB2 | | | | R10 | IO138RSB2 | | | | R11 | IO131RSB2 | | | | R12 | IO125RSB2 | | | | R13 | GDB2/IO115RSB2 | | | | R14 | TDI | | | | R15 | GNDQ | | | | R16 | TDO | | | | T1 | GND | | | | T2 | IO183RSB2 | | | | Т3 | GEB2/IO186RSB2 | | | | T4 | IO172RSB2 | | | | T5 | IO170RSB2 | | | | T6 | IO164RSB2 | | | | T7 | IO158RSB2 | | | | Т8 | IO153RSB2 | | | | Т9 | IO142RSB2 | | | | T10 | IO135RSB2 | | | | T11 | IO130RSB2 | | | | T12 | GDC2/IO116RSB2 | | | | T13 | IO120RSB2 | | | | T14 | GDA2/IO114RSB2 | | | | T15 | TMS | | | | T16 | GND | | | 4-64 Revision 18 # 5 - Datasheet Information # **List of Changes** The following table lists critical changes that were made in each version of the ProASIC3 datasheet. | Revision | Changes | Page | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------| | Revision 18<br>(March 2016) | Updated 3.3 V DC supply voltage's maximum Commercial and Industrial values from 3.3 V to 3.6 V in Table 2-2 (SAR 72693). | 2-2 | | | Added reference of Package Mechanical Drawings document in all package pin assignment notes (76833). | NA | | Revision 17 | Removed PQFP embedded heat spreader info. from Table 2-5 (SAR 52320). | 2-6 | | (June 2015) | Updated "VCCIBx I/O Supply Voltage" (SAR 43323). | 3-1 | | Revision 16<br>(December 2014) | Updated "ProASIC3 Ordering Information". Interchanged the positions of Y- Security Feature and I- Application (Temperature Range) (SAR 61079). Added Note "Only devices with package size greater than or equal to 5x5 are supported". | 1-IV | | | Updated Table Note (2) in Table 2-3 • Flash Programming Limits – Retention, Storage and Operating Temperature so that the Table Note is not applicable for Maximum Storage Temperature T <sub>STG</sub> (SAR 54297). | 2-3 | | | Added values for Drive strength 2 mA in Table 2-41 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew, Table 2-42 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew, Table 2-43 • 3.3 V LVTTL / 3.3 V LVCMOS High Slew, and Table 2-44 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew (SAR 57184). | 2-34, 2-35,<br>2-36, 2-37 | | | Added Figure 2-1 • High-Temperature Data Retention (HTR) (SAR 45466). | 2-3 | | | Updates made to maintain the style and consistency of the document. | NA | | Revision 15<br>(July 2014) | Added corner pad table note (3) to "QN132 – Bottom View" (SAR 47442). | 4-6 | | | Ambient temperature removed in Table 2-2, table notes and "ProASIC3 Ordering Information" figure were modified (SAR 48343). | 2-2<br>1-IV | | | Other updates were made to maintain the style and consistency of the datasheet. | NA | | Revision 14<br>(April 2014) | Note added for the discontinuance of QN132 package to the following tables and section: "ProASIC3 Devices", "I/Os Per Package 1", "ProASIC3 FPGAs Package Sizes Dimensions" and "QN132 – Bottom View" section (SAR 55118). | I, III, 4-6 | ## Datasheet Information | Revision | Changes | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Revision 5 (Aug 2008) DC and Switching Characteristics v1.3 TJ, Maximum Junction Temperature, was changed to 100° from the street of the control co | | 2-6 | | | Values for the A3P015 device were added to Table 2-7 • Quiescent Supply Current Characteristics. | 2-7 | | | Values for the A3P015 device were added to Table 2-14 • Different Components Contributing to Dynamic Power Consumption in ProASIC3 Devices. P <sub>AC14</sub> was removed. Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices is new. | 2-11, 2-12 | | | The "PLL Contribution—PPLL" section was updated to change the $P_{PLL}$ formula from $P_{AC13} + P_{AC14} * F_{CLKOUT}$ to $P_{DC4} + P_{AC13} * F_{CLKOUT}$ . | 2-14 | | | Both fall and rise values were included for $t_{\text{DDRISUD}}$ and $t_{\text{DDRIHD}}$ in Table 2-102 • Input DDR Propagation Delays. | 2-78 | | | Table 2-107 • A3P015 Global Resource is new. | 2-86 | | | The typical value for Delay Increments in Programmable Delay Blocks was changed from 160 to 200 in Table 2-115 • ProASIC3 CCC/PLL Specification. | 2-90 | | Revision 4 (Jun 2008) DC and Switching Characteristics v1.2 | Table note references were added to Table 2-2 • Recommended Operating Conditions 1, and the order of the table notes was changed. | 2-2 | | | The title for Table 2-4 • Overshoot and Undershoot Limits 1 was modified to remove "as measured on quiet I/Os." Table note 1 was revised to remove "estimated SSO density over cycles." Table note 2 was revised to remove "refers only to overshoot/undershoot limits for simultaneous switching I/Os." | 2-3 | | | The "Power per I/O Pin" section was updated to include 3 additional tables pertaining to input buffer power and output buffer power. | 2-7 | | | Table 2-29 • I/O Output Buffer Maximum Resistances 1 was revised to include values for 3.3 V PCI/PCI-X. | 2-27 | | | Table 2-90 • LVDS Minimum and Maximum DC Input and Output Levels was updated. | 2-66 | | Revision 3 (Jun 2008) Packaging v1.3 | Pin numbers were added to the "QN68 – Bottom View" package diagram. Note 2 was added below the diagram. | 4-3 | | | The "QN132 – Bottom View" package diagram was updated to include D1 to D4. In addition, note 1 was changed from top view to bottom view, and note 2 is new. | 4-6 | | Revision 2 (Feb 2008) Product Brief v1.0 | This document was divided into two sections and given a version number, starting at v1.0. The first section of the document includes features, benefits, ordering information, and temperature and speed grade offerings. The second section is a device family overview. | N/A | | | This document was updated to include A3P015 device information. QN68 is a new package that was added because it is offered in the A3P015. The following sections were updated: "Features and Benefits" | N/A | | | "ProASIC3 Ordering Information" | | | | "Temperature Grade Offerings" | | | | "ProASIC3 Flash Family FPGAs" | | | | "A3P015 and A3P030" note | | | | Introduction and Overview (NA) | | 5-7 Revision 18 ## Datasheet Information | Revision | Changes | Page | |--------------|-----------------------------------------------------------------------------------------------------------------------------|------------------| | Advance v0.3 | The "PLL Macro" section was updated. EXTFB information was removed from this section. | 2-15 | | | The CCC Output Peak-to-Peak Period Jitter F <sub>CCC_OUT</sub> was updated in Table 2-11 • ProASIC3 CCC/PLL Specification | 2-29 | | | EXTFB was removed from Figure 2-27 • CCC/PLL Macro. | 2-28 | | | Table 2-13 • ProASIC3 I/O Features was updated. | 2-30 | | | The "Hot-Swap Support" section was updated. | 2-33 | | | The "Cold-Sparing Support" section was updated. | 2-34 | | | "Electrostatic Discharge (ESD) Protection" section was updated. | 2-35 | | | The LVPECL specification in Table 2-43 • I/O Hot-Swap and 5 V Input Tolerance Capabilities in ProASIC3 Devices was updated. | 2-64 | | | In the Bank 1 area of Figure 2-72, VMV2 was changed to VMV1 and VCCIB2 was changed to VCC $_{\rm I}$ B1. | 2-97 | | | The VJTAG and I/O pin descriptions were updated in the "Pin Descriptions" section. | 2-50 | | | The "JTAG Pins" section was updated. | 2-51 | | | "128-Bit AES Decryption" section was updated to include M7 device information. | 2-53 | | | Table 3-6 was updated. | 3-6 | | | Table 3-7 was updated. | 3-6 | | | In Table 3-11, PAC4 was updated. | 3-93-8 | | | Table 3-20 was updated. | 3-20 | | | The note in Table 3-32 was updated. | 3-27 | | | All Timing Characteristics tables were updated from LVTTL to Register Delays | 3-31 to 3-<br>73 | | | The Timing Characteristics for RAM4K9, RAM512X18, and FIFO were updated. | 3-85 to<br>3-90 | | | F <sub>TCKMAX</sub> was updated in Table 3-110. | | | Advance v0.2 | Figure 2-11 was updated. | 2-9 | | | The "Clock Resources (VersaNets)" section was updated. | 2-9 | | | The "VersaNet Global Networks and Spine Access" section was updated. | 2-9 | | | The "PLL Macro" section was updated. | 2-15 | | | Figure 2-27 was updated. | 2-28 | | | Figure 2-20 was updated. | 2-19 | | | Table 2-5 was updated. | 2-25 | | | Table 2-6 was updated. | 2-25 | | | The "FIFO Flag Usage Considerations" section was updated. | 2-27 | | | Table 2-13 was updated. | 2-30 | | | Figure 2-24 was updated. | 2-31 | | | The "Cold-Sparing Support" section is new. | 2-34 | 5-13 Revision 18 | Revision | Changes | Page | |---------------------------|-----------------------------------------------------------|-----------| | Advance v0.2, (continued) | Table 2-43 was updated. | 2-64 | | | Table 2-18 was updated. | 2-45 | | | Pin descriptions in the "JTAG Pins" section were updated. | 2-51 | | | The "User I/O Naming Convention" section was updated. | 2-48 | | | Table 3-7 was updated. | 3-6 | | | The "Methodology" section was updated. | 3-10 | | | Table 3-40 and Table 3-39 were updated. | 3-33,3-32 | | | The A3P250 "100-Pin VQFP*" pin table was updated. | 4-14 | | | The A3P250 "208-Pin PQFP*" pin table was updated. | 4-23 | | | The A3P1000 "208-Pin PQFP*" pin table was updated. | 4-29 | | | The A3P250 "144-Pin FBGA*" pin table was updated. | 4-36 | | | The A3P1000 "144-Pin FBGA*" pin table was updated. | 4-32 | | | The A3P250 "256-Pin FBGA*" pin table was updated. | 4-45 | | | The A3P1000 "256-Pin FBGA*" pin table was updated. | 4-54 | | | The A3P1000 "484-Pin FBGA*" pin table was updated. | 4-68 |