# E·XFL



Welcome to E-XFL.COM

### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

### Details

| Details                        |                                                                            |
|--------------------------------|----------------------------------------------------------------------------|
| Product Status                 | Obsolete                                                                   |
| Number of LABs/CLBs            | -                                                                          |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | 36864                                                                      |
| Number of I/O                  | 151                                                                        |
| Number of Gates                | 250000                                                                     |
| Voltage - Supply               | 1.425V ~ 1.575V                                                            |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 100°C (TJ)                                                         |
| Package / Case                 | 208-BFQFP                                                                  |
| Supplier Device Package        | 208-PQFP (28x28)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/m1a3p250-2pq208i |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Your valuable IP is protected with industry-standard security, making remote ISP possible. A ProASIC3 device provides the best available security for programmable logic designs.

### Single Chip

Flash-based FPGAs store their configuration information in on-chip flash cells. Once programmed, the configuration data is an inherent part of the FPGA structure, and no external configuration data needs to be loaded at system powerup (unlike SRAM-based FPGAs). Therefore, flash-based ProASIC3 FPGAs do not require system configuration components such as EEPROMs or microcontrollers to load device configuration data. This reduces bill-of-materials costs and PCB area, and increases security and system reliability.

### Instant On

Flash-based ProASIC3 devices support Level 0 of the Instant On classification standard. This feature helps in system component initialization, execution of critical tasks before the processor wakes up, setup and configuration of memory blocks, clock generation, and bus activity management. The Instant On feature of flash-based ProASIC3 devices greatly simplifies total system design and reduces total system cost, often eliminating the need for CPLDs and clock generation PLLs that are used for these purposes in a system. In addition, glitches and brownouts in system power will not corrupt the ProASIC3 device's flash configuration, and unlike SRAM-based FPGAs, the device will not have to be reloaded when system power is restored. This enables the reduction or complete removal of the configuration PROM, expensive voltage monitor, brownout detection, and clock generator devices from the PCB design. Flash-based ProASIC3 devices simplify total system design and reduce cost and design risk while increasing system reliability and improving system initialization time.

### Firm Errors

Firm errors occur most commonly when high-energy neutrons, generated in the upper atmosphere, strike a configuration cell of an SRAM FPGA. The energy of the collision can change the state of the configuration cell and thus change the logic, routing, or I/O behavior in an unpredictable way. These errors are impossible to prevent in SRAM FPGAs. The consequence of this type of error can be a complete system failure. Firm errors do not exist in the configuration memory of ProASIC3 flash-based FPGAs. Once it is programmed, the flash cell configuration element of ProASIC3 FPGAs cannot be altered by high-energy neutrons and is therefore immune to them. Recoverable (or soft) errors occur in the user data SRAM of all FPGA devices. These can easily be mitigated by using error detection and correction (EDAC) circuitry built into the FPGA fabric.

### Low Power

Flash-based ProASIC3 devices exhibit power characteristics similar to an ASIC, making them an ideal choice for power-sensitive applications. ProASIC3 devices have only a very limited power-on current surge and no high-current transition period, both of which occur on many FPGAs.

ProASIC3 devices also have low dynamic power consumption to further maximize power savings.



### Table 2-2 • Recommended Operating Conditions<sup>1</sup>

| Symbol                    | Parame                              | eters <sup>1</sup>     | Commercial           | Industrial              | Units |
|---------------------------|-------------------------------------|------------------------|----------------------|-------------------------|-------|
| TJ                        | Junction temperature                |                        | 0 to 85 <sup>2</sup> | -40 to 100 <sup>2</sup> | °C    |
| VCC <sup>3</sup>          | 1.5 V DC core supply volta          | ge                     | 1.425 to 1.575       | 1.425 to 1.575          | V     |
| VJTAG                     | JTAG DC voltage                     |                        | 1.4 to 3.6           | 1.4 to 3.6              | V     |
| VPUMP                     | Programming voltage                 | Programming Mode       | 3.15 to 3.45         | 3.15 to 3.45            | V     |
|                           |                                     | Operation <sup>4</sup> | 0 to 3.6             | 0 to 3.6                | V     |
| VCCPLL                    | Analog power supply (PLL)           | )                      | 1.425 to 1.575       | 1.425 to 1.575          | V     |
| VCCI and VMV <sup>5</sup> | 1.5 V DC supply voltage             |                        | 1.425 to 1.575       | 1.425 to 1.575          | V     |
|                           | 1.8 V DC supply voltage             |                        | 1.7 to 1.9           | 1.7 to 1.9              | V     |
|                           | 2.5 V DC supply voltage             |                        | 2.3 to 2.7           | 2.3 to 2.7              | V     |
|                           | 3.3 V DC supply voltage             |                        | 3.0 to 3. <u>6</u>   | 3.0 to 3. <u>6</u>      | V     |
|                           | 3.3 V wide range DC suppl           | y voltage <sup>6</sup> | 2.7 to 3.6           | 2.7 to 3.6              | V     |
|                           | LVDS/B-LVDS/M-LVDS differential I/O |                        | 2.375 to 2.625       | 2.375 to 2.625          | V     |
|                           | LVPECL differential I/O             |                        | 3.0 to 3.6           | 3.0 to 3.6              | V     |

Notes:

1. All parameters representing voltages are measured with respect to GND unless otherwise specified.

- Software Default Junction Temperature Range in the Libero<sup>®</sup> System-on-Chip (SoC) software is set to 0°C to +70°C for commercial, and -40°C to +85°C for industrial. To ensure targeted reliability standards are met across the full range of junction temperatures, Microsemi recommends using custom settings for temperature range before running timing and power analysis tools. For more information regarding custom settings, refer to the New Project Dialog Box in the Libero SoC Online Help.
- 3. The ranges given here are for power supplies only. The recommended input voltage ranges specific to each I/O standard are given in Table 2-18 on page 2-19.
- 4. VPUMP can be left floating during operation (not programming mode).
- 5. VMV and VCCI should be at the same voltage within a given I/O bank. VMV pins must be connected to the corresponding VCCI pins. See the "VMVx I/O Supply Voltage (quiet)" section on page 3-1 for further information.
- 6. 3.3 V wide range is compliant to the JESD8-B specification and supports 3.0 V VCCI operation.



|           | Definition                                       |         | Devid  | e Spe  | cific S | Static F          | Power   | (mW)   |        |
|-----------|--------------------------------------------------|---------|--------|--------|---------|-------------------|---------|--------|--------|
| Parameter |                                                  | A3P1000 | A3P600 | A3P400 | A3P250  | A3P125            | A3P060  | A3P030 | A3P015 |
| PDC1      | Array static power in Active mode                |         | 5      | See Ta | ble 2-7 | 7 on pa           | ige 2-7 | 7.     |        |
| PDC2      | I/O input pin static power (standard-dependent)  |         | See    |        |         | page :<br>on pag  |         | ough   |        |
| PDC3      | I/O output pin static power (standard-dependent) |         | See    |        |         | n page<br>on page |         | •      |        |
| PDC4      | Static PLL contribution                          |         |        |        | 2.55    | mW                |         |        |        |
| PDC5      | Bank quiescent power (VCCI-dependent)            |         | ę      | See Ta | ble 2-7 | 7 on pa           | ige 2-7 | 7.     |        |

### Table 2-15 • Different Components Contributing to the Static Power Consumption in ProASIC3 Devices

*Note:* \*For a different output load, drive strength, or slew rate, Microsemi recommends using the Microsemi Power spreadsheet calculator or SmartPower tool in Libero SoC software.

# **Power Calculation Methodology**

This section describes a simplified method to estimate power consumption of an application. For more accurate and detailed power estimations, use the SmartPower tool in Libero SoC software.

The power calculation methodology described below uses the following variables:

- The number of PLLs as well as the number and the frequency of each output clock generated
- · The number of combinatorial and sequential cells used in the design
- · The internal clock frequencies
- The number and the standard of I/O pins used in the design
- · The number of RAM blocks used in the design
- Toggle rates of I/O pins as well as VersaTiles—guidelines are provided in Table 2-16 on page 2-14.
- Enable rates of output buffers—guidelines are provided for typical applications in Table 2-17 on page 2-14.
- Read rate and write rate to the memory—guidelines are provided for typical applications in Table 2-17 on page 2-14. The calculation should be repeated for each clock domain defined in the design.

### Methodology

### Total Power Consumption—PTOTAL

 $P_{TOTAL} = P_{STAT} + P_{DYN}$ 

P<sub>STAT</sub> is the total static power consumption.

P<sub>DYN</sub> is the total dynamic power consumption.

### Total Static Power Consumption—P<sub>STAT</sub>

 $P_{STAT} = P_{DC1} + N_{INPUTS} + P_{DC2} + N_{OUTPUTS} + P_{DC3}$ 

N<sub>INPUTS</sub> is the number of I/O input buffers used in the design.

N<sub>OUTPUTS</sub> is the number of I/O output buffers used in the design.

### Total Dynamic Power Consumption—P<sub>DYN</sub>

P<sub>DYN</sub> = P<sub>CLOCK</sub> + P<sub>S-CELL</sub> + P<sub>C-CELL</sub> + P<sub>NET</sub> + P<sub>INPUTS</sub> + P<sub>OUTPUTS</sub> + P<sub>MEMORY</sub> + P<sub>PLL</sub>

### Global Clock Contribution—P<sub>CLOCK</sub>

 $P_{CLOCK} = (P_{AC1} + N_{SPINE}*P_{AC2} + N_{ROW}*P_{AC3} + N_{S-CELL}*P_{AC4})*F_{CLK}$ 

N<sub>SPINE</sub> is the number of global spines used in the user design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3 FPGA Fabric User's Guide*.

N<sub>ROW</sub> is the number of VersaTile rows used in the design—guidelines are provided in the "Spine Architecture" section of the Global Resources chapter in the *ProASIC3 FPGA Fabric User's Guide*.



|                   |                | ble to A          |                 |                  | •               | ,                 |                 |                 |                 | ,               |                  | vcci – t         |       |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zHS</sub> | Units |
| 2 mA              | Std.           | 0.66              | 10.26           | 0.04             | 1.02            | 0.43              | 10.45           | 8.90            | 2.64            | 2.46            | 12.68            | 11.13            | ns    |
|                   | -1             | 0.56              | 8.72            | 0.04             | 0.86            | 0.36              | 8.89            | 7.57            | 2.25            | 2.09            | 10.79            | 9.47             | ns    |
|                   | -2             | 0.49              | 7.66            | 0.03             | 0.76            | 0.32              | 7.80            | 6.64            | 1.98            | 1.83            | 9.47             | 8.31             | ns    |
| 4 mA              | Std.           | 0.66              | 10.26           | 0.04             | 1.02            | 0.43              | 10.45           | 8.90            | 2.64            | 2.46            | 12.68            | 11.13            | ns    |
|                   | -1             | 0.56              | 8.72            | 0.04             | 0.86            | 0.36              | 8.89            | 7.57            | 2.25            | 2.09            | 10.79            | 9.47             | ns    |
|                   | -2             | 0.49              | 7.66            | 0.03             | 0.76            | 0.32              | 7.80            | 6.64            | 1.98            | 1.83            | 9.47             | 8.31             | ns    |
| 6 mA              | Std.           | 0.66              | 7.27            | 0.04             | 1.02            | 0.43              | 7.41            | 6.28            | 2.98            | 3.04            | 9.65             | 8.52             | ns    |
|                   | -1             | 0.56              | 6.19            | 0.04             | 0.86            | 0.36              | 6.30            | 5.35            | 2.54            | 2.59            | 8.20             | 7.25             | ns    |
|                   | -2             | 0.49              | 5.43            | 0.03             | 0.76            | 0.32              | 5.53            | 4.69            | 2.23            | 2.27            | 7.20             | 6.36             | ns    |
| 8 mA              | Std.           | 0.66              | 7.27            | 0.04             | 1.02            | 0.43              | 7.41            | 6.28            | 2.98            | 3.04            | 9.65             | 8.52             | ns    |
|                   | -1             | 0.56              | 6.19            | 0.04             | 0.86            | 0.36              | 6.30            | 5.35            | 2.54            | 2.59            | 8.20             | 7.25             | ns    |
|                   | -2             | 0.49              | 5.43            | 0.03             | 0.76            | 0.32              | 5.53            | 4.69            | 2.23            | 2.27            | 7.20             | 6.36             | ns    |
| 12 mA             | Std.           | 0.66              | 5.58            | 0.04             | 1.02            | 0.43              | 5.68            | 4.87            | 3.21            | 3.42            | 7.92             | 7.11             | ns    |
|                   | -1             | 0.56              | 4.75            | 0.04             | 0.86            | 0.36              | 4.84            | 4.14            | 2.73            | 2.91            | 6.74             | 6.05             | ns    |
|                   | -2             | 0.49              | 4.17            | 0.03             | 0.76            | 0.32              | 4.24            | 3.64            | 2.39            | 2.55            | 5.91             | 5.31             | ns    |
| 16 mA             | Std.           | 0.66              | 5.21            | 0.04             | 1.02            | 0.43              | 5.30            | 4.56            | 3.26            | 3.51            | 7.54             | 6.80             | ns    |
|                   | -1             | 0.56              | 4.43            | 0.04             | 0.86            | 0.36              | 4.51            | 3.88            | 2.77            | 2.99            | 6.41             | 5.79             | ns    |
|                   | -2             | 0.49              | 3.89            | 0.03             | 0.76            | 0.32              | 3.96            | 3.41            | 2.43            | 2.62            | 5.63             | 5.08             | ns    |
| 24 mA             | Std.           | 0.66              | 4.85            | 0.04             | 1.02            | 0.43              | 4.94            | 4.54            | 3.32            | 3.88            | 7.18             | 6.78             | ns    |
|                   | -1             | 0.56              | 4.13            | 0.04             | 0.86            | 0.36              | 4.20            | 3.87            | 2.82            | 3.30            | 6.10             | 5.77             | ns    |
|                   | -2             | 0.49              | 3.62            | 0.03             | 0.76            | 0.32              | 3.69            | 3.39            | 2.48            | 2.90            | 5.36             | 5.06             | ns    |

Table 2-42 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Advanced I/O Banks

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### Table 2-53 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard Plus I/O Banks

|                   |                                                                           |                |                   |                 |                  |                 |                   | 1               |                 |                 |                 |                  |                  | T     |
|-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>eout</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>zLS</sub> | t <sub>zнs</sub> | Units |
| 100 µA            | 2 mA                                                                      | Std.           | 0.60              | 14.97           | 0.04             | 1.52            | 0.43              | 14.97           | 12.79           | 3.52            | 3.41            | 18.36            | 16.18            | ns    |
|                   |                                                                           | -1             | 0.51              | 12.73           | 0.04             | 1.29            | 0.36              | 12.73           | 10.88           | 2.99            | 2.90            | 15.62            | 13.77            | ns    |
|                   |                                                                           | -2             | 0.45              | 11.18           | 0.03             | 1.14            | 0.32              | 11.18           | 9.55            | 2.63            | 2.55            | 13.71            | 12.08            | ns    |
| 100 µA            | 4 mA                                                                      | Std.           | 0.60              | 10.36           | 0.04             | 1.52            | 0.43              | 10.36           | 8.93            | 3.99            | 4.24            | 13.75            | 12.33            | ns    |
|                   |                                                                           | -1             | 0.51              | 8.81            | 0.04             | 1.29            | 0.36              | 8.81            | 7.60            | 3.39            | 3.60            | 11.70            | 10.49            | ns    |
|                   |                                                                           | -2             | 0.45              | 7.74            | 0.03             | 1.14            | 0.32              | 7.74            | 6.67            | 2.98            | 3.16            | 10.27            | 9.21             | ns    |
| 100 µA            | 6 mA                                                                      | Std.           | 0.60              | 10.36           | 0.04             | 1.52            | 0.43              | 10.36           | 8.93            | 3.99            | 4.24            | 13.75            | 12.33            | ns    |
|                   |                                                                           | -1             | 0.51              | 8.81            | 0.04             | 1.29            | 0.36              | 8.81            | 7.60            | 3.39            | 3.60            | 11.70            | 10.49            | ns    |
|                   |                                                                           | -2             | 0.45              | 7.74            | 0.03             | 1.14            | 0.32              | 7.74            | 6.67            | 2.98            | 3.16            | 10.27            | 9.21             | ns    |
| 100 µA            | 8 mA                                                                      | Std.           | 0.60              | 7.81            | 0.04             | 1.52            | 0.43              | 7.81            | 6.85            | 4.32            | 4.76            | 11.20            | 10.24            | ns    |
|                   |                                                                           | -1             | 0.51              | 6.64            | 0.04             | 1.29            | 0.36              | 6.64            | 5.82            | 3.67            | 4.05            | 9.53             | 8.71             | ns    |
|                   |                                                                           | -2             | 0.45              | 5.83            | 0.03             | 1.14            | 0.32              | 5.83            | 5.11            | 3.22            | 3.56            | 8.36             | 7.65             | ns    |
| 100 µA            | 16 mA                                                                     | Std.           | 0.60              | 7.81            | 0.04             | 1.52            | 0.43              | 7.81            | 6.85            | 4.32            | 4.76            | 11.20            | 10.24            | ns    |
|                   |                                                                           | -1             | 0.51              | 6.64            | 0.04             | 1.29            | 0.36              | 6.64            | 5.82            | 3.67            | 4.05            | 9.53             | 8.71             | ns    |
|                   |                                                                           | -2             | 0.45              | 5.83            | 0.03             | 1.14            | 0.32              | 5.83            | 5.11            | 3.22            | 3.56            | 8.36             | 7.65             | ns    |

Notes:

1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is  $\pm 100 \ \mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### Table 2-55 • 3.3 V LVTTL / 3.3 V LVCMOS Low Slew

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 3.0 V Applicable to Standard I/O Banks

|                   |                                                                           | 1              |                   |                 |                  |                 |                   |                 |                 |                 |                 |       |
|-------------------|---------------------------------------------------------------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|-------|
| Drive<br>Strength | Equiv.<br>Software<br>Default<br>Drive<br>Strength<br>Option <sup>1</sup> | Speed<br>Grade | t <sub>dout</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zн</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | Units |
| 100 µA            | 2 mA                                                                      | Std.           | 0.60              | 14.64           | 0.04             | 1.52            | 0.43              | 14.64           | 12.97           | 3.21            | 3.15            | ns    |
|                   |                                                                           | -1             | 0.51              | 12.45           | 0.04             | 1.29            | 0.36              | 12.45           | 11.04           | 2.73            | 2.68            | ns    |
|                   |                                                                           | -2             | 0.45              | 10.93           | 0.03             | 1.13            | 0.32              | 10.93           | 9.69            | 2.39            | 2.35            | ns    |
| 100 µA            | 4 mA                                                                      | Std.           | 0.60              | 14.64           | 0.04             | 1.52            | 0.43              | 14.64           | 12.97           | 3.21            | 3.15            | ns    |
|                   |                                                                           | -1             | 0.51              | 12.45           | 0.04             | 1.29            | 0.36              | 12.45           | 11.04           | 2.73            | 2.68            | ns    |
|                   |                                                                           | -2             | 0.45              | 10.93           | 0.03             | 1.13            | 0.32              | 10.93           | 9.69            | 2.39            | 2.35            | ns    |
| 100 µA            | 6 mA                                                                      | Std.           | 0.60              | 10.16           | 0.04             | 1.52            | 0.43              | 10.16           | 9.08            | 3.71            | 3.98            | ns    |
|                   |                                                                           | -1             | 0.51              | 8.64            | 0.04             | 1.29            | 0.36              | 8.64            | 7.73            | 3.15            | 3.39            | ns    |
|                   |                                                                           | -2             | 0.45              | 7.58            | 0.03             | 1.13            | 0.32              | 7.58            | 6.78            | 2.77            | 2.97            | ns    |
| 100 µA            | 8 mA                                                                      | Std.           | 0.60              | 10.16           | 0.04             | 1.52            | 0.43              | 10.16           | 9.08            | 3.71            | 3.98            | ns    |
|                   |                                                                           | -1             | 0.51              | 8.64            | 0.04             | 1.29            | 0.36              | 8.64            | 7.73            | 3.15            | 3.39            | ns    |
|                   |                                                                           | -2             | 0.45              | 7.58            | 0.03             | 1.13            | 0.32              | 7.58            | 6.78            | 2.77            | 2.97            | ns    |

Notes:

1. The minimum drive strength for any LVCMOS 3.3 V software configuration when run in wide range is  $\pm 100 \ \mu$ A. Drive strength displayed in the software is supported for normal range only. For a detailed I/V curve, refer to the IBIS models.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

| Table 2-62 •      | 2.5 V LV<br>Commer<br>Applicat | cial-Cas          | e Cond          | itions:          |                 |                   | st-Case         | • VCC =         | = 1.425         | V, Wor          | st-Case          | VCCI = 2         | 2.3 V |
|-------------------|--------------------------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| Drive<br>Strength | Speed<br>Grade                 | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
| 4 mA              | Std.                           | 0.66              | 8.28            | 0.04             | 1.30            | 0.43              | 7.41            | 8.28            | 2.25            | 2.07            | 9.64             | 10.51            | ns    |
|                   | -1                             | 0.56              | 7.04            | 0.04             | 1.10            | 0.36              | 6.30            | 7.04            | 1.92            | 1.76            | 8.20             | 8.94             | ns    |
|                   | -2                             | 0.49              | 6.18            | 0.03             | 0.97            | 0.32              | 5.53            | 6.18            | 1.68            | 1.55            | 7.20             | 7.85             | ns    |
| 6 mA              | Std.                           | 0.66              | 4.85            | 0.04             | 1.30            | 0.43              | 4.65            | 4.85            | 2.59            | 2.71            | 6.88             | 7.09             | ns    |
|                   | -1                             | 0.56              | 4.13            | 0.04             | 1.10            | 0.36              | 3.95            | 4.13            | 2.20            | 2.31            | 5.85             | 6.03             | ns    |
|                   | -2                             | 0.49              | 3.62            | 0.03             | 0.97            | 0.32              | 3.47            | 3.62            | 1.93            | 2.02            | 5.14             | 5.29             | ns    |
| 8 mA              | Std.                           | 0.66              | 4.85            | 0.04             | 1.30            | 0.43              | 4.65            | 4.85            | 2.59            | 2.71            | 6.88             | 7.09             | ns    |
|                   | -1                             | 0.56              | 4.13            | 0.04             | 1.10            | 0.36              | 3.95            | 4.13            | 2.20            | 2.31            | 5.85             | 6.03             | ns    |
|                   | -2                             | 0.49              | 3.62            | 0.03             | 0.97            | 0.32              | 3.47            | 3.62            | 1.93            | 2.02            | 5.14             | 5.29             | ns    |
| 12 mA             | Std.                           | 0.66              | 3.21            | 0.04             | 1.30            | 0.43              | 3.27            | 3.14            | 2.82            | 3.11            | 5.50             | 5.38             | ns    |
|                   | -1                             | 0.56              | 2.73            | 0.04             | 1.10            | 0.36              | 2.78            | 2.67            | 2.40            | 2.65            | 4.68             | 4.57             | ns    |
|                   | -2                             | 0.49              | 2.39            | 0.03             | 0.97            | 0.32              | 2.44            | 2.35            | 2.11            | 2.32            | 4.11             | 4.02             | ns    |

Microsomi

Notes:

1. Software default selection highlighted in gray.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.

### Table 2-63 • 2.5 V LVCMOS Low Slew Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V, Worst-Case VCCI = 2.3 V Applicable to Standard Plus I/O Banks

| Drive<br>Strength | Speed<br>Grade | t <sub>DOUT</sub> | t <sub>DP</sub> | t <sub>DIN</sub> | t <sub>PY</sub> | t <sub>EOUT</sub> | t <sub>ZL</sub> | t <sub>zH</sub> | t <sub>LZ</sub> | t <sub>HZ</sub> | t <sub>ZLS</sub> | t <sub>zHS</sub> | Units |
|-------------------|----------------|-------------------|-----------------|------------------|-----------------|-------------------|-----------------|-----------------|-----------------|-----------------|------------------|------------------|-------|
| 4 mA              | Std.           | 0.66              | 10.84           | 0.04             | 1.30            | 0.43              | 10.64           | 10.84           | 2.26            | 1.99            | 12.87            | 13.08            | ns    |
|                   | –1             | 0.56              | 9.22            | 0.04             | 1.10            | 0.36              | 9.05            | 9.22            | 1.92            | 1.69            | 10.95            | 11.12            | ns    |
|                   | -2             | 0.49              | 8.10            | 0.03             | 0.97            | 0.32              | 7.94            | 8.10            | 1.68            | 1.49            | 9.61             | 9.77             | ns    |
| 6 mA              | Std.           | 0.66              | 7.37            | 0.04             | 1.30            | 0.43              | 7.50            | 7.36            | 2.59            | 2.61            | 9.74             | 9.60             | ns    |
|                   | –1             | 0.56              | 6.27            | 0.04             | 1.10            | 0.36              | 6.38            | 6.26            | 2.20            | 2.22            | 8.29             | 8.16             | ns    |
|                   | -2             | 0.49              | 5.50            | 0.03             | 0.97            | 0.32              | 5.60            | 5.50            | 1.93            | 1.95            | 7.27             | 7.17             | ns    |
| 8 mA              | Std.           | 0.66              | 7.37            | 0.04             | 1.30            | 0.43              | 7.50            | 7.36            | 2.59            | 2.61            | 9.74             | 9.60             | ns    |
|                   | -1             | 0.56              | 6.27            | 0.04             | 1.10            | 0.36              | 6.38            | 6.26            | 2.20            | 2.22            | 8.29             | 8.16             | ns    |
|                   | -2             | 0.49              | 5.50            | 0.03             | 0.97            | 0.32              | 5.60            | 5.50            | 1.93            | 1.95            | 7.27             | 7.17             | ns    |
| 12 mA             | Std.           | 0.66              | 5.63            | 0.04             | 1.30            | 0.43              | 5.73            | 5.51            | 2.83            | 3.01            | 7.97             | 7.74             | ns    |
|                   | –1             | 0.56              | 4.79            | 0.04             | 1.10            | 0.36              | 4.88            | 4.68            | 2.41            | 2.56            | 6.78             | 6.59             | ns    |
|                   | -2             | 0.49              | 4.20            | 0.03             | 0.97            | 0.32              | 4.28            | 4.11            | 2.11            | 2.25            | 5.95             | 5.78             | ns    |

Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



## 1.8 V LVCMOS

Low-voltage CMOS for 1.8 V is an extension of the LVCMOS standard (JESD8-5) used for general-purpose 1.8 V applications. It uses a 1.8 V input buffer and a push-pull output buffer.

| 1.8 V<br>LVCMOS   |          | VIL         | VIH         |          | VOL      | VOH         | IOL | юн | IOSL                   | IOSH                   | IIL <sup>1</sup> | IIH <sup>2</sup> |
|-------------------|----------|-------------|-------------|----------|----------|-------------|-----|----|------------------------|------------------------|------------------|------------------|
| Drive<br>Strength | Min<br>V | Max<br>V    | Min<br>V    | Max<br>V | Max<br>V | Min<br>V    | mA  | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μA <sup>4</sup>  | μA <sup>4</sup>  |
| 2 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.9      | 0.45     | VCCI-0.45   | 2   | 2  | 11                     | 9                      | 10               | 10               |
| 4 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.9      | 0.45     | VCCI-0.45   | 4   | 4  | 22                     | 17                     | 10               | 10               |
| 6 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.9      | 0.45     | VCCI - 0.45 | 6   | 6  | 44                     | 35                     | 10               | 10               |
| 8 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.9      | 0.45     | VCCI-0.45   | 8   | 8  | 51                     | 45                     | 10               | 10               |
| 12 mA             | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.9      | 0.45     | VCCI-0.45   | 12  | 12 | 74                     | 91                     | 10               | 10               |
| 16 mA             | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 1.9      | 0.45     | VCCI-0.45   | 16  | 16 | 74                     | 91                     | 10               | 10               |

#### Table 2-66 • Minimum and Maximum DC Input and Output Levels Applicable to Advanced I/O Banks

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN < VCCI. Input current is larger when operating outside recommended ranges

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

4. Currents are measured at 85°C junction temperature.

5. Software default selection highlighted in gray.

# Table 2-67 • Minimum and Maximum DC Input and Output Levels Applicable to Standard Plus I/O I/O Banks

| 1.8 V<br>LVCMOS   |          | VIL         | VIH         |          | VOL      | VOH         | IOL | ЮН | IOSL                   | IOSH                   | IIL¹            | IIH <sup>2</sup> |
|-------------------|----------|-------------|-------------|----------|----------|-------------|-----|----|------------------------|------------------------|-----------------|------------------|
| Drive<br>Strength | Min<br>V | Max<br>V    | Min<br>V    | Max<br>V | Max<br>V | Min<br>V    | mA  | mA | Max<br>mA <sup>3</sup> | Max<br>mA <sup>3</sup> | μA <sup>4</sup> | μA <sup>4</sup>  |
| 2 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 3.6      | 0.45     | VCCI – 0.45 | 2   | 2  | 11                     | 9                      | 10              | 10               |
| 4 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 3.6      | 0.45     | VCCI – 0.45 | 4   | 4  | 22                     | 17                     | 10              | 10               |
| 6 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 3.6      | 0.45     | VCCI – 0.45 | 6   | 6  | 44                     | 35                     | 10              | 10               |
| 8 mA              | -0.3     | 0.35 * VCCI | 0.65 * VCCI | 3.6      | 0.45     | VCCI - 0.45 | 8   | 8  | 44                     | 35                     | 10              | 10               |

Notes:

1. IIL is the input leakage current per I/O pin over recommended operation conditions where –0.3 V < VIN < VIL.

2. IIH is the input leakage current per I/O pin over recommended operating conditions VIH < VIN <V CCI. Input current is larger when operating outside recommended ranges

3. Currents are measured at high temperature (100°C junction temperature) and maximum voltage.

- 4. Currents are measured at 85°C junction temperature.
- 5. Software default selection highlighted in gray.



## Timing Characteristics

### Table 2-116 • RAM4K9

Commercial-Case Conditions: T<sub>J</sub> = 70°C, Worst-Case VCC = 1.425 V

| Parameter             | Description                                                                                                         | -2   | -1   | Std. | Units |
|-----------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>AS</sub>       | Address setup time                                                                                                  | 0.25 | 0.28 | 0.33 | ns    |
| t <sub>AH</sub>       | Address hold time                                                                                                   | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>ENS</sub>      | REN, WEN setup time                                                                                                 | 0.14 | 0.16 | 0.19 | ns    |
| t <sub>ENH</sub>      | REN, WEN hold time                                                                                                  | 0.10 | 0.11 | 0.13 | ns    |
| t <sub>BKS</sub>      | BLK setup time                                                                                                      | 0.23 | 0.27 | 0.31 | ns    |
| t <sub>BKH</sub>      | BLK hold time                                                                                                       | 0.02 | 0.02 | 0.02 | ns    |
| t <sub>DS</sub>       | Input data (DIN) setup time                                                                                         | 0.18 | 0.21 | 0.25 | ns    |
| t <sub>DH</sub>       | Input data (DIN) hold time                                                                                          | 0.00 | 0.00 | 0.00 | ns    |
| t <sub>CKQ1</sub>     | Clock High to new data valid on DOUT (output retained, WMODE = 0)                                                   | 2.36 | 2.68 | 3.15 | ns    |
|                       | Clock High to new data valid on DOUT (flow-through, WMODE = 1)                                                      | 1.79 | 2.03 | 2.39 | ns    |
| t <sub>CKQ2</sub>     | Clock High to new data valid on DOUT (pipelined)                                                                    | 0.89 | 1.02 | 1.20 | ns    |
| t <sub>C2CWWL</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—Applicable to Closing Edge        | 0.33 | 0.28 | 0.25 | ns    |
| t <sub>C2CWWH</sub> 1 | Address collision clk-to-clk delay for reliable write after write on same address—Applicable to Rising Edge         | 0.30 | 0.26 | 0.23 | ns    |
| t <sub>C2CRWH</sub> 1 | Address collision clk-to-clk delay for reliable read access after write on same address—Applicable to Opening Edge  | 0.45 | 0.38 | 0.34 | ns    |
| t <sub>C2CWRH</sub> 1 | Address collision clk-to-clk delay for reliable write access after read on same address— Applicable to Opening Edge | 0.49 | 0.42 | 0.37 | ns    |
| t <sub>RSTBQ</sub>    | RESET Low to data out Low on DOUT (flow-through)                                                                    | 0.92 | 1.05 | 1.23 | ns    |
|                       | RESET Low to Data Out Low on DOUT (pipelined)                                                                       | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub>  | RESET removal                                                                                                       | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub>  | RESET recovery                                                                                                      | 1.50 | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub>  | RESET minimum pulse width                                                                                           | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>      | Clock cycle time                                                                                                    | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>      | Maximum frequency                                                                                                   | 310  | 272  | 231  | MHz   |

Notes:

1. For more information, refer to the application note Simultaneous Read-Write Operations in Dual-Port SRAM for Flash-Based cSoCs and FPGAs.

2. For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating values.



| Table 2-123 • A3P250 FIFO 4k×1 (continued)                     |         |
|----------------------------------------------------------------|---------|
| Worst Commercial-Case Conditions: T <sub>1</sub> = 70°C, VCC = | 1.425 V |

| Parameter            | Description                                    | -2   | -1   | Std. | Units |
|----------------------|------------------------------------------------|------|------|------|-------|
| t <sub>RSTAF</sub>   | RESET Low to Almost Empty/Full Flag Valid      | 6.13 | 6.98 | 8.20 | ns    |
| t <sub>RSTBQ</sub>   | RESET Low to Data Out Low on DO (pass-through) | 0.92 | 1.05 | 1.23 | ns    |
|                      | RESET Low to Data Out Low on DO (pipelined)    | 0.92 | 1.05 | 1.23 | ns    |
| t <sub>REMRSTB</sub> | RESET Removal                                  | 0.29 | 0.33 | 0.38 | ns    |
| t <sub>RECRSTB</sub> | RESET Recovery                                 | 1.50 | 1.71 | 2.01 | ns    |
| t <sub>MPWRSTB</sub> | RESET Minimum Pulse Width                      | 0.21 | 0.24 | 0.29 | ns    |
| t <sub>CYC</sub>     | Clock Cycle Time                               | 3.23 | 3.68 | 4.32 | ns    |
| F <sub>MAX</sub>     | Maximum Frequency                              | 310  | 272  | 231  | MHz   |

# **Embedded FlashROM Characteristics**



Figure 2-44 • Timing Diagram

### **Timing Characteristics**

### Table 2-124 • Embedded FlashROM Access Time

| Parameter         | Description             | -2    | -1    | Std.  | Units |
|-------------------|-------------------------|-------|-------|-------|-------|
| t <sub>SU</sub>   | Address Setup Time      | 0.53  | 0.61  | 0.71  | ns    |
| t <sub>HOLD</sub> | Address Hold Time       | 0.00  | 0.00  | 0.00  | ns    |
| t <sub>CK2Q</sub> | Clock to Out            | 21.42 | 24.40 | 28.68 | ns    |
| F <sub>MAX</sub>  | Maximum Clock Frequency | 15    | 15    | 15    | MHz   |



### VJTAG

### JTAG Supply Voltage

Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design.

If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND.

It should be noted that VCC is required to be powered for JTAG operation; VJTAG alone is insufficient. If a device is in a JTAG chain of interconnected boards, the board containing the device can be powered down, provided both VJTAG and VCC to the part remain powered; otherwise, JTAG signals will not be able to transition the device, even in bypass mode.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

### VPUMP Programming Supply Voltage

ProASIC3 devices support single-voltage ISP of the configuration flash and FlashROM. For programming, VPUMP should be 3.3 V nominal. During normal device operation, VPUMP can be left floating or can be tied (pulled up) to any voltage between 0 V and the VPUMP maximum. Programming power supply voltage (VPUMP) range is listed in Table 2-2 on page 2-2.

When the VPUMP pin is tied to ground, it will shut off the charge pump circuitry, resulting in no sources of oscillation from the charge pump circuitry.

For proper programming, 0.01  $\mu$ F and 0.33  $\mu$ F capacitors (both rated at 16 V) are to be connected in parallel across VPUMP and GND, and positioned as close to the FPGA pins as possible.

Microsemi recommends that VPUMP and VJTAG power supplies be kept separate with independent filtering capacitors rather than supplying them from a common rail.

# **User Pins**

I/O

### User Input/Output

The I/O pin functions as an input, output, tristate, or bidirectional buffer. Input and output signal levels are compatible with the I/O standard selected.

During programming, I/Os become tristated and weakly pulled up to  $V_{CCI}$ . With  $V_{CCI}$ , VMV, and  $V_{CC}$  supplies continuously powered up, when the device transitions from programming to operating mode, the I/Os are instantly configured to the desired user configuration.

Unused I/Os are configured as follows:

- Output buffer is disabled (with tristate value of high impedance)
- Input buffer is disabled (with tristate value of high impedance)
- Weak pull-up is programmed

### GL Globals

GL I/Os have access to certain clock conditioning circuitry (and the PLL) and/or have direct access to the global network (spines). Additionally, the global I/Os can be used as regular I/Os, since they have identical capabilities. Unused GL pins are configured as inputs with pull-up resistors.

See more detailed descriptions of global I/O connectivity in the "Clock Conditioning Circuits in IGLOO and ProASIC3 Devices" chapter of the *ProASIC3 FPGA Fabric User's Guide*. All inputs labeled GC/GF are direct inputs into the quadrant clocks. For example, if GAA0 is used for an input, GAA1 and GAA2 are no longer available for input to the quadrant globals. All inputs labeled GC/GF are direct inputs into the chip-level globals, and the rest are connected to the quadrant globals. The inputs to the global network are multiplexed, and only one input can be used as a global input.

Refer to the I/O Structure section of the handbook for the device you are using for an explanation of the naming of global pins.

### FF Flash\*Freeze Mode Activation Pin

Flash\*Freeze is available on IGLOO, ProASIC3L, and RT ProASIC3 devices. It is not supported on ProASIC3/E devices. The FF pin is a dedicated input pin used to enter and exit Flash\*Freeze mode. The FF pin is active-low, has the same characteristics as a single-ended I/O, and must meet the maximum rise and fall times. When Flash\*Freeze



mode is not used in the design, the FF pin is available as a regular I/O. For IGLOOe, ProASIC3EL, and RT ProASIC3 only, the FF pin can be configured as a Schmitt trigger input.

When Flash\*Freeze mode is used, the FF pin must not be left floating to avoid accidentally entering Flash\*Freeze mode. While in Flash\*Freeze mode, the Flash\*Freeze pin should be constantly asserted.

The Flash\*Freeze pin can be used with any single-ended I/O standard supported by the I/O bank in which the pin is located, and input signal levels compatible with the I/O standard selected. The FF pin should be treated as a sensitive asynchronous signal. When defining pin placement and board layout, simultaneously switching outputs (SSOs) and their effects on sensitive asynchronous pins must be considered.

Unused FF or I/O pins are tristated with weak pull-up. This default configuration applies to both Flash\*Freeze mode and normal operation mode. No user intervention is required.

# JTAG Pins

Low power flash devices have a separate bank for the dedicated JTAG pins. The JTAG pins can be run at any voltage from 1.5 V to 3.3 V (nominal). VCC must also be powered for the JTAG state machine to operate, even if the device is in bypass mode; VJTAG alone is insufficient. Both VJTAG and VCC to the part must be supplied to allow JTAG signals to transition the device. Isolating the JTAG power supply in a separate I/O bank gives greater flexibility in supply selection and simplifies power supply and PCB design. If the JTAG interface is neither used nor planned for use, the VJTAG pin together with the TRST pin could be tied to GND.

### TCK Test Clock

Test clock input for JTAG boundary scan, ISP, and UJTAG. The TCK pin does not have an internal pull-up/-down resistor. If JTAG is not used, Microsemi recommends tying off TCK to GND through a resistor placed close to the FPGA pin. This prevents JTAG operation in case TMS enters an undesired state.

Note that to operate at all VJTAG voltages, 500  $\Omega$  to 1 k $\Omega$  will satisfy the requirements. Refer to Table 1 for more information.

| VJTAG | Tie-Off Resistance |
|-------|--------------------|
| 3.3 V | 200 Ω –1 kΩ        |
| 2.5 V | 200 Ω –1 kΩ        |
| 1.8 V | 500 Ω –1 kΩ        |
| 1.5 V | 500 Ω –1 kΩ        |

### Table 1 • Recommended Tie-Off Values for the TCK and TRST Pins

#### Notes:

- 1. Equivalent parallel resistance if more than one device is on the JTAG chain
- 2. The TCK pin can be pulled up/down.
- 3. The TRST pin is pulled down.

### TDI Test Data Input

Serial input for JTAG boundary scan, ISP, and UJTAG usage. There is an internal weak pull-up resistor on the TDI pin.

### TDO Test Data Output

Serial output for JTAG boundary scan, ISP, and UJTAG usage.

### TMS Test Mode Select

The TMS pin controls the use of the IEEE 1532 boundary scan pins (TCK, TDI, TDO, TRST). There is an internal weak pull-up resistor on the TMS pin.

### TRST Boundary Scan Reset Pin

The TRST pin functions as an active low input to asynchronously initialize (or reset) the boundary scan circuitry. There is an internal weak pull-up resistor on the TRST pin. If JTAG is not used, an external pull-down resistor could be included to ensure the test access port (TAP) is held in reset mode. The resistor values must be chosen from Table 1 and must satisfy the parallel resistance value requirement. The values in Table 1 correspond to the resistor recommended when a single device is used, and the equivalent parallel resistor when multiple devices are connected via a JTAG chain.



|                            | QN68          |  |  |  |
|----------------------------|---------------|--|--|--|
| Pin Number A3P030 Function |               |  |  |  |
| 1                          | IO82RSB1      |  |  |  |
| 2                          | IO80RSB1      |  |  |  |
| 3                          | IO78RSB1      |  |  |  |
| 4                          | IO76RSB1      |  |  |  |
| 5                          | GEC0/IO73RSB1 |  |  |  |
| 6                          | GEA0/IO72RSB1 |  |  |  |
| 7                          | GEB0/IO71RSB1 |  |  |  |
| 8                          | VCC           |  |  |  |
| 9                          | GND           |  |  |  |
| 10                         | VCCIB1        |  |  |  |
| 11                         | IO68RSB1      |  |  |  |
| 12                         | IO67RSB1      |  |  |  |
| 13                         | IO66RSB1      |  |  |  |
| 14                         | IO65RSB1      |  |  |  |
| 15                         | IO64RSB1      |  |  |  |
| 16                         | IO63RSB1      |  |  |  |
| 17                         | IO62RSB1      |  |  |  |
| 18                         | IO60RSB1      |  |  |  |
| 19                         | IO58RSB1      |  |  |  |
| 20                         | IO56RSB1      |  |  |  |
| 21                         | IO54RSB1      |  |  |  |
| 22                         | IO52RSB1      |  |  |  |
| 23                         | IO51RSB1      |  |  |  |
| 24                         | VCC           |  |  |  |
| 25                         | GND           |  |  |  |
| 26                         | VCCIB1        |  |  |  |
| 27                         | IO50RSB1      |  |  |  |
| 28                         | IO48RSB1      |  |  |  |
| 29                         | IO46RSB1      |  |  |  |
| 30                         | IO44RSB1      |  |  |  |
| 31                         | IO42RSB1      |  |  |  |
| 32                         | ТСК           |  |  |  |
| 33                         | TDI           |  |  |  |
| 34                         | TMS           |  |  |  |
| 35                         | VPUMP         |  |  |  |
| 36                         | TDO           |  |  |  |

| QN68       |                 |  |  |
|------------|-----------------|--|--|
| Pin Number | A3P030 Function |  |  |
| 37         | TRST            |  |  |
| 38         | VJTAG           |  |  |
| 39         | IO40RSB0        |  |  |
| 40         | IO37RSB0        |  |  |
| 41         | GDB0/IO34RSE    |  |  |
| 42         | GDA0/IO33RSE    |  |  |
| 43         | GDC0/IO32RSE    |  |  |
| 44         | VCCIB0          |  |  |
| 45         | GND             |  |  |
| 46         | VCC             |  |  |
| 47         | IO31RSB0        |  |  |
| 48         | IO29RSB0        |  |  |
| 49         | IO28RSB0        |  |  |
| 50         | IO27RSB0        |  |  |
| 51         | IO25RSB0        |  |  |
| 52         | IO24RSB0        |  |  |
| 53         | IO22RSB0        |  |  |
| 54         | IO21RSB0        |  |  |
| 55         | IO19RSB0        |  |  |
| 56         | IO17RSB0        |  |  |
| 57         | IO15RSB0        |  |  |
| 58         | IO14RSB0        |  |  |
| 59         | VCCIB0          |  |  |
| 60         | GND             |  |  |
| 61         | VCC             |  |  |
| 62         | IO12RSB0        |  |  |
| 63         | IO10RSB0        |  |  |
| 64         | IO08RSB0        |  |  |
| 65         | IO06RSB0        |  |  |
| 66         | IO04RSB0        |  |  |
| 67         | IO02RSB0        |  |  |
| 68         | IO00RSB0        |  |  |



Package Pin Assignments

| QN132      |                 |  |  |  |
|------------|-----------------|--|--|--|
| Pin Number | A3P060 Function |  |  |  |
| C17        | IO57RSB1        |  |  |  |
| C18        | NC              |  |  |  |
| C19        | тск             |  |  |  |
| C20        | VMV1            |  |  |  |
| C21        | VPUMP           |  |  |  |
| C22        | VJTAG           |  |  |  |
| C23        | VCCIB0          |  |  |  |
| C24        | NC              |  |  |  |
| C25        | NC              |  |  |  |
| C26        | GCA1/IO42RSB0   |  |  |  |
| C27        | GCC0/IO39RSB0   |  |  |  |
| C28        | VCCIB0          |  |  |  |
| C29        | IO29RSB0        |  |  |  |
| C30        | GNDQ            |  |  |  |
| C31        | GBA1/IO27RSB0   |  |  |  |
| C32        | GBB0/IO24RSB0   |  |  |  |
| C33        | VCC             |  |  |  |
| C34        | IO19RSB0        |  |  |  |
| C35        | IO16RSB0        |  |  |  |
| C36        | IO13RSB0        |  |  |  |
| C37        | GAC1/IO10RSB0   |  |  |  |
| C38        | NC              |  |  |  |
| C39        | GAA0/IO05RSB0   |  |  |  |
| C40        | VMV0            |  |  |  |
| D1         | GND             |  |  |  |
| D2         | GND             |  |  |  |
| D3         | GND             |  |  |  |
| D4         | GND             |  |  |  |

🌜 Microsemi.

Package Pin Assignments

# VQ100 – Top View



## Note

For more information on package drawings, see PD3068: Package Mechanical Drawings.



| FG144                      |                |  |  |  |
|----------------------------|----------------|--|--|--|
| Pin Number A3P125 Function |                |  |  |  |
| K1                         | GEB0/IO109RSB1 |  |  |  |
| K2                         | GEA1/IO108RSB1 |  |  |  |
| K3                         | GEA0/IO107RSB1 |  |  |  |
| K4                         | GEA2/IO106RSB1 |  |  |  |
| K5                         | IO100RSB1      |  |  |  |
| K6                         | IO98RSB1       |  |  |  |
| K7                         | GND            |  |  |  |
| K8                         | IO73RSB1       |  |  |  |
| K9                         | GDC2/IO72RSB1  |  |  |  |
| K10                        | GND            |  |  |  |
| K11                        | GDA0/IO66RSB0  |  |  |  |
| K12                        | GDB0/IO64RSB0  |  |  |  |
| L1                         | GND            |  |  |  |
| L2                         | VMV1           |  |  |  |
| L3                         | GEB2/IO105RSB1 |  |  |  |
| L4                         | IO102RSB1      |  |  |  |
| L5                         | VCCIB1         |  |  |  |
| L6                         | IO95RSB1       |  |  |  |
| L7                         | IO85RSB1       |  |  |  |
| L8                         | IO74RSB1       |  |  |  |
| L9                         | TMS            |  |  |  |
| L10                        | VJTAG          |  |  |  |
| L11                        | VMV1           |  |  |  |
| L12                        | TRST           |  |  |  |
| M1                         | GNDQ           |  |  |  |
| M2                         | GEC2/IO104RSB1 |  |  |  |
| M3                         | IO103RSB1      |  |  |  |
| M4                         | IO101RSB1      |  |  |  |
| M5                         | IO97RSB1       |  |  |  |
| M6                         | IO94RSB1       |  |  |  |
| M7                         | IO86RSB1       |  |  |  |
| M8                         | IO75RSB1       |  |  |  |
| M9                         | TDI            |  |  |  |
| M10                        | VCCIB1         |  |  |  |
| M11                        | VPUMP          |  |  |  |
| M12                        | GNDQ           |  |  |  |



| FG144                      |                |  |  |  |
|----------------------------|----------------|--|--|--|
| Pin Number A3P600 Function |                |  |  |  |
| K1                         | GEB0/IO145NDB3 |  |  |  |
| K2                         | GEA1/IO144PDB3 |  |  |  |
| K3                         | GEA0/IO144NDB3 |  |  |  |
| K4                         | GEA2/IO143RSB2 |  |  |  |
| K5                         | IO119RSB2      |  |  |  |
| K6                         | IO111RSB2      |  |  |  |
| K7                         | GND            |  |  |  |
| K8                         | IO94RSB2       |  |  |  |
| K9                         | GDC2/IO91RSB2  |  |  |  |
| K10                        | GND            |  |  |  |
| K11                        | GDA0/IO88NDB1  |  |  |  |
| K12                        | GDB0/IO87NDB1  |  |  |  |
| L1                         | GND            |  |  |  |
| L2                         | VMV3           |  |  |  |
| L3                         | GEB2/IO142RSB2 |  |  |  |
| L4                         | IO136RSB2      |  |  |  |
| L5                         | VCCIB2         |  |  |  |
| L6                         | IO115RSB2      |  |  |  |
| L7                         | IO103RSB2      |  |  |  |
| L8                         | IO97RSB2       |  |  |  |
| L9                         | TMS            |  |  |  |
| L10                        | VJTAG          |  |  |  |
| L11                        | VMV2           |  |  |  |
| L12                        | TRST           |  |  |  |
| M1                         | GNDQ           |  |  |  |
| M2                         | GEC2/IO141RSB2 |  |  |  |
| M3                         | IO138RSB2      |  |  |  |
| M4                         | IO123RSB2      |  |  |  |
| M5                         | IO126RSB2      |  |  |  |
| M6                         | IO134RSB2      |  |  |  |
| M7                         | IO108RSB2      |  |  |  |
| M8                         | IO99RSB2       |  |  |  |
| M9                         | TDI            |  |  |  |
| M10                        | VCCIB2         |  |  |  |
| M11                        | VPUMP          |  |  |  |
| M12                        | GNDQ           |  |  |  |



|                            | FG484     |  |  |  |
|----------------------------|-----------|--|--|--|
| Pin Number A3P600 Function |           |  |  |  |
| Y15                        | VCC       |  |  |  |
| Y16                        | NC        |  |  |  |
| Y17                        | NC        |  |  |  |
| Y18                        | GND       |  |  |  |
| Y19                        | NC        |  |  |  |
| Y20                        | NC        |  |  |  |
| Y21                        | NC        |  |  |  |
| Y22                        | VCCIB1    |  |  |  |
| AA1                        | GND       |  |  |  |
| AA2                        | VCCIB3    |  |  |  |
| AA3                        | NC        |  |  |  |
| AA4                        | NC        |  |  |  |
| AA5                        | NC        |  |  |  |
| AA6                        | IO135RSB2 |  |  |  |
| AA7                        | IO133RSB2 |  |  |  |
| AA8                        | NC        |  |  |  |
| AA9                        | NC        |  |  |  |
| AA10                       | NC        |  |  |  |
| AA11                       | NC        |  |  |  |
| AA12                       | NC        |  |  |  |
| AA13                       | NC        |  |  |  |
| AA14                       | NC        |  |  |  |
| AA15                       | NC        |  |  |  |
| AA16                       | IO101RSB2 |  |  |  |
| AA17                       | NC        |  |  |  |
| AA18                       | NC        |  |  |  |
| AA19                       | NC        |  |  |  |
| AA20                       | NC        |  |  |  |
| AA21                       | VCCIB1    |  |  |  |
| AA22                       | GND       |  |  |  |
| AB1                        | GND       |  |  |  |
| AB2                        | GND       |  |  |  |
| AB3                        | VCCIB2    |  |  |  |
| AB4                        | NC        |  |  |  |
| AB5                        | NC        |  |  |  |
| AB6                        | IO130RSB2 |  |  |  |

| FG484      |                 |  |  |  |
|------------|-----------------|--|--|--|
| Pin Number | A3P600 Function |  |  |  |
| AB7        | IO128RSB2       |  |  |  |
| AB8        | IO122RSB2       |  |  |  |
| AB9        | IO116RSB2       |  |  |  |
| AB10       | NC              |  |  |  |
| AB11       | NC              |  |  |  |
| AB12       | IO113RSB2       |  |  |  |
| AB13       | IO112RSB2       |  |  |  |
| AB14       | NC              |  |  |  |
| AB15       | NC              |  |  |  |
| AB16       | IO100RSB2       |  |  |  |
| AB17       | IO95RSB2        |  |  |  |
| AB18       | NC              |  |  |  |
| AB19       | NC              |  |  |  |
| AB20       | VCCIB2          |  |  |  |
| AB21       | GND             |  |  |  |
| AB22       | GND             |  |  |  |

# 🌜 Microsemi.

Package Pin Assignments

|            | FG484            | FG484      |                  | FG484                    |                |
|------------|------------------|------------|------------------|--------------------------|----------------|
| Pin Number | A3P1000 Function | Pin Number | A3P1000 Function | Pin Number A3P1000 Funct |                |
| K19        | IO88NDB1         | M11        | GND              | P3                       | IO199NDB3      |
| K20        | IO94NPB1         | M12        | GND              | P4                       | IO202NDB3      |
| K21        | IO98NDB1         | M13        | GND              | P5                       | IO202PDB3      |
| K22        | IO98PDB1         | M14        | VCC              | P6                       | IO196PPB3      |
| L1         | NC               | M15        | GCB2/IO95PPB1    | P7                       | IO193PPB3      |
| L2         | IO200PDB3        | M16        | GCA1/IO93PPB1    | P8                       | VCCIB3         |
| L3         | IO210NPB3        | M17        | GCC2/IO96PPB1    | P9                       | GND            |
| L4         | GFB0/IO208NPB3   | M18        | IO100PPB1        | P10                      | VCC            |
| L5         | GFA0/IO207NDB3   | M19        | GCA2/IO94PPB1    | P11                      | VCC            |
| L6         | GFB1/IO208PPB3   | M20        | IO101PPB1        | P12                      | VCC            |
| L7         | VCOMPLF          | M21        | IO99PPB1         | P13                      | VCC            |
| L8         | GFC0/IO209NPB3   | M22        | NC               | P14                      | GND            |
| L9         | VCC              | N1         | IO201NDB3        | P15                      | VCCIB1         |
| L10        | GND              | N2         | IO201PDB3        | P16                      | GDB0/IO112NPB1 |
| L11        | GND              | N3         | NC               | P17                      | IO106NDB1      |
| L12        | GND              | N4         | GFC2/IO204PDB3   | P18                      | IO106PDB1      |
| L13        | GND              | N5         | IO204NDB3        | P19                      | IO107PDB1      |
| L14        | VCC              | N6         | IO203NDB3        | P20                      | NC             |
| L15        | GCC0/IO91NPB1    | N7         | IO203PDB3        | P21                      | IO104PDB1      |
| L16        | GCB1/IO92PPB1    | N8         | VCCIB3           | P22                      | IO103NDB1      |
| L17        | GCA0/IO93NPB1    | N9         | VCC              | R1                       | NC             |
| L18        | IO96NPB1         | N10        | GND              | R2                       | IO197PPB3      |
| L19        | GCB0/IO92NPB1    | N11        | GND              | R3                       | VCC            |
| L20        | IO97PDB1         | N12        | GND              | R4                       | IO197NPB3      |
| L21        | IO97NDB1         | N13        | GND              | R5                       | IO196NPB3      |
| L22        | IO99NPB1         | N14        | VCC              | R6                       | IO193NPB3      |
| M1         | NC               | N15        | VCCIB1           | R7                       | GEC0/IO190NPB3 |
| M2         | IO200NDB3        | N16        | IO95NPB1         | R8                       | VMV3           |
| M3         | IO206NDB3        | N17        | IO100NPB1        | R9                       | VCCIB2         |
| M4         | GFA2/IO206PDB3   | N18        | IO102NDB1        | R10                      | VCCIB2         |
| M5         | GFA1/IO207PDB3   | N19        | IO102PDB1        | R11                      | IO147RSB2      |
| M6         | VCCPLF           | N20        | NC               | R12                      | IO136RSB2      |
| M7         | IO205NDB3        | N21        | IO101NPB1        | R13                      | VCCIB2         |
| M8         | GFB2/IO205PDB3   | N22        | IO103PDB1        | R14                      | VCCIB2         |
| M9         | VCC              | P1         | NC               | R15                      | VMV2           |
| M10        | GND              | P2         | IO199PDB3        | R16                      | IO110NDB1      |

| Revision                                    | Changes                                                                                                                                                                                                                                      | Page   |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Revision 9 (Oct 2009)<br>Product Brief v1.3 | The CS121 package was added to table under "Features and Benefits" section, the "I/Os Per Package 1" table, Table 1 • ProASIC3 FPGAs Package Sizes Dimensions, "ProASIC3 Ordering Information", and the "Temperature Grade Offerings" table. | I – IV |
|                                             | "ProASIC3 Ordering Information" was revised to include the fact that some RoHS compliant packages are halogen-free.                                                                                                                          | IV     |
| Packaging v1.5                              | The "CS121 – Bottom View" figure and pin table for A3P060 are new.                                                                                                                                                                           | 4-15   |
| Revision 8 (Aug 2009)<br>Product Brief v1.2 | All references to M7 devices (CoreMP7) and speed grade –F were removed from this document.                                                                                                                                                   |        |
|                                             | Table 1-1 I/O Standards supported is new.                                                                                                                                                                                                    | 1-7    |
|                                             | The I/Os with Advanced I/O Standards section was revised to add definitions of hot-swap and cold-sparing.                                                                                                                                    | 1-7    |
| DC and Switching<br>Characteristics v1.4    | $3.3~\rm V$ LVCMOS and $1.2~\rm V$ LVCMOS Wide Range support was added to the datasheet. This affects all tables that contained $3.3~\rm V$ LVCMOS and $1.2~\rm V$ LVCMOS data.                                                              | N/A    |
|                                             | $\rm I_{\rm IL}$ and $\rm I_{\rm IH}$ input leakage current information was added to all "Minimum and Maximum DC Input and Output Levels" tables.                                                                                            | N/A    |
|                                             | -F was removed from the datasheet. The speed grade is no longer supported.                                                                                                                                                                   | N/A    |
|                                             | The notes in Table 2-2 • Recommended Operating Conditions 1 were updated.                                                                                                                                                                    | 2-2    |
|                                             | Table 2-4 • Overshoot and Undershoot Limits 1 was updated.                                                                                                                                                                                   | 2-3    |
|                                             | Table 2-6 • Temperature and Voltage Derating Factors for Timing Delays was updated.                                                                                                                                                          | 2-6    |
|                                             | In Table 2-116 • RAM4K9, the following specifications were removed:<br>t <sub>WRO</sub><br>t <sub>CCKH</sub>                                                                                                                                 | 2-96   |
|                                             | In Table 2-117 • RAM512X18, the following specifications were removed:<br>t <sub>WRO</sub><br>t <sub>CCKH</sub>                                                                                                                              | 2-97   |
|                                             | In the title of Table 2-74 • 1.8 V LVCMOS High Slew, VCCI had a typo. It was changed from 3.0 V to 1.7 V.                                                                                                                                    | 2-58   |
| Revision 7 (Feb 2009)<br>Product Brief v1.1 | The "Advanced I/O" section was revised to add a bullet regarding wide range power supply voltage support.                                                                                                                                    | I      |
|                                             | The table under "Features and Benefits" section, was updated to include a value for typical equivalent macrocells for A3P250.                                                                                                                | I      |
|                                             | The QN48 package was added to the following tables: the table under "Features<br>and Benefits" section, "I/Os Per Package 1" "ProASIC3 FPGAs Package Sizes<br>Dimensions", and "Temperature Grade Offerings".                                | N/A    |
|                                             | The number of singled-ended I/Os for QN68 was added to the "I/Os Per Package 1" table.                                                                                                                                                       |        |
|                                             | The Wide Range I/O Support section is new.                                                                                                                                                                                                   | 1-7    |
| Revision 6 (Dec 2008)                       | The "QN48 – Bottom View" section is new.                                                                                                                                                                                                     | 4-1    |
| Packaging v1.4                              | The "QN68" pin table for A3P030 is new.                                                                                                                                                                                                      | 4-5    |