# E·XFL

## NXP USA Inc. - MC908JK3ECDWE Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                   |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | HC08                                                                  |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 8MHz                                                                  |
| Connectivity               | -                                                                     |
| Peripherals                | LED, LVD, POR, PWM                                                    |
| Number of I/O              | 15                                                                    |
| Program Memory Size        | 4KB (4K x 8)                                                          |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 128 x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.3V                                                           |
| Data Converters            | A/D 12x8b                                                             |
| Oscillator Type            | External                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 20-SOIC (0.295", 7.50mm Width)                                        |
| Supplier Device Package    | 20-SOIC                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908jk3ecdwe |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## MC68HC908JL3/JK3E/JK1E MC68HRC908JL3/JK3E/JK1E MC68HLC908JL3/JK3E/JK1E MC68HC908KL3E/KK3E MC68HC08JL3E/JK3E MC68HRC08JL3E/JK3E

**Data Sheet** 

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://www.freescale.com

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. This product incorporates SuperFlash® technology licensed from SST.

© Freescale Semiconductor, Inc., 2004, 2006. All rights reserved.

MC68HC908JL3E Family Data Sheet, Rev. 4



## 2.7 Flash Control Register

The Flash Control Register controls Flash program and erase operations.



Figure 2-4. Flash Control Register (FLCR)

### HVEN — High Voltage Enable Bit

This read/write bit enables high voltage from the charge pump to the memory for either program or erase operation. It can only be set if either PGM=1 or ERASE=1 and the proper sequence for program or erase is followed.

1 = High voltage enabled to array and charge pump on

0 = High voltage disabled to array and charge pump off

### MASS — Mass Erase Control Bit

This read/write bit configures the memory for mass erase operation or page erase operation when the ERASE bit is set.

1 = Mass erase operation selected

0 = Page erase operation selected

### **ERASE** — Erase Control Bit

This read/write bit configures the memory for erase operation. This bit and the PGM bit should not be set to 1 at the same time.

1 = Erase operation selected

0 = Erase operation not selected

### PGM — Program Control Bit

This read/write bit configures the memory for program operation. This bit and the ERASE bit should not be set to 1 at the same time.

1 = Program operation selected

0 = Program operation not selected

# NP

#### **Configuration Registers (CONFIG)**

## LVID — Low Voltage Inhibit Disable Bit

- 1 = Low Voltage Inhibit disabled
- 0 = Low Voltage Inhibit enabled

## SSREC — Short Stop Recovery Bit

SSREC enables the CPU to exit stop mode with a delay of

 $32 \times 20$ SCOUT cycles instead of a  $4096 \times 20$ SCOUT cycle delay.

1 = Stop mode recovery after 32 × 20SCOUT cycles

0 =Stop mode recovery after  $4096 \times 20$ SCOUT cycles

### NOTE

Exiting stop mode by pulling reset will result in the long stop recovery.

If using an external crystal, do not set the SSREC bit.

## STOP — STOP Instruction Enable

STOP enables the STOP instruction.

- 1 = STOP instruction enabled
  - 0 = STOP instruction treated as illegal opcode

## COPD — COP Disable Bit

COPD disables the COP module. (See Chapter 13 Computer Operating Properly (COP).)

- 1 = COP module disabled
- 0 = COP module enabled

## 3.4 Configuration Register 2 (CONFIG2)



## Figure 3-2. Configuration Register 2 (CONFIG2)

## IRQPUD — IRQ Pin Pull-up control bit

1 = Internal pull-up is disconnected

0 = Internal pull-up is connected between  $\overline{IRQ}$  pin and  $V_{DD}$ 

## LVIT1, LVIT0 — Low Voltage Inhibit trip voltage selection bits

Detail description of the LVI control signals is given in Chapter 14 Low Voltage Inhibit (LVI)



| Table 4-1. | Instruction | Set | Summarv | (Sheet 6  | of 6 | ١ |
|------------|-------------|-----|---------|-----------|------|---|
|            | monuclion   | UCL | Gammary | (011001 0 | 0.0  | , |

| Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                               |                                                                                             |                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                           | Effect<br>on CCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                           |                                                             |                                                            |                                                               | ress<br>e                                                       | ode<br>rand                        | rand           | es     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------|----------------|--------|
| Form                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                               | 1                                                                                           |                                                                                                                                                                                                                                                                        | v                                                                                                                                                                                                                                                                         | н                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I                                                                                         | N                                                           | z                                                          | С                                                             | Add                                                             | Opc                                | Ope            | Cycl   |
| SWI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Software Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $\begin{array}{c} PC \leftarrow (PC) + 1; Pusl\\ SP \leftarrow (SP) - 1; Lect\\ SP \leftarrow (SP) - 1; Lect\\ SP \leftarrow Interrupt Vector\\ PCL \leftarrow Interrupt Vector\\ \end{array}$ | n (PCL<br>n (PCH<br>sh (X)<br>sh (A)<br>n (CCR<br>← 1<br>High E<br>Low B                    | )<br>)<br>Byte<br>yte                                                                                                                                                                                                                                                  | _                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                         |                                                             |                                                            | _                                                             | INH                                                             | 83                                 |                | 9      |
| TAP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer A to CCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $CCR \leftarrow (A)$                                                                                                                                                                                                                                                                                                                                      |                                                                                             |                                                                                                                                                                                                                                                                        | 1                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                         | 1                                                           | \$                                                         | \$                                                            | INH                                                             | 84                                 |                | 2      |
| TAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer A to X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $X \leftarrow (A)$                                                                                                                                                                                                                                                                                                                                        |                                                                                             |                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                         | -   ·                                                       | -                                                          | -                                                             | INH                                                             | 97                                 |                | 1      |
| TPA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer CCR to A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $A \leftarrow (CCR)$                                                                                                                                                                                                                                                                                                                                      |                                                                                             |                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                         | -   ·                                                       | -                                                          | -                                                             | INH                                                             | 85                                 |                | 1      |
| TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Test for Negative or Zero                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (A) – \$00 or (X) – \$00 o                                                                                                                                                                                                                                                                                                                                | r (M) –                                                                                     | \$00                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                                                                                         | t                                                           | ţ                                                          | -                                                             | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1                           | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 311324 |
| TSX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer SP to H:X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $H:X \leftarrow (SP) +$                                                                                                                                                                                                                                                                                                                                   | 1                                                                                           |                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                         | - ·                                                         | -                                                          | Ι                                                             | INH                                                             | 95                                 |                | 2      |
| ТХА                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer X to A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $A \gets (X)$                                                                                                                                                                                                                                                                                                                                             |                                                                                             |                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                         | -   ·                                                       | -                                                          | -                                                             | INH                                                             | 9F                                 |                | 1      |
| TXS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Transfer H:X to SP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | $(SP) \leftarrow (H:X) -$                                                                                                                                                                                                                                                                                                                                 | 1                                                                                           |                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                         | -   ·                                                       | -                                                          | -                                                             | INH                                                             | 94                                 |                | 2      |
| WAIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Enable Interrupts; Wait for Interrupt                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I bit ← 0; Inhibit CPU<br>until interrupte                                                                                                                                                                                                                                                                                                                | clockin<br>d                                                                                | g                                                                                                                                                                                                                                                                      | -                                                                                                                                                                                                                                                                         | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0                                                                                         |                                                             | -                                                          | I                                                             | INH                                                             | 8F                                 |                | 1      |
| A Accum.<br>C Carry/b<br>CCR Condition<br>dd Direct a<br>dd rr Direct a<br>DD Direct to<br>DIR Direct a<br>DIX+ Direct a<br>DIX+ Direct a<br>DIX+ Direct a<br>DIX+ Direct to<br>ee ff High an<br>EXT Extende<br>ff Offset b<br>H Half-car<br>H Index re<br>hh II High an<br>I Interrup<br>ii Immedia<br>IMD Immedia<br>IMD Immedia<br>IMM Inheren<br>IX Indexed<br>IX+ IN+ IN+ IN+ IN+ IN+ IN+ IN+ IN+ IN+ IN | Ilator<br>prove bit<br>prove bit<br>process of operand<br>ddress of operand and relative offset<br>o direct addressing mode<br>ddressing mode<br>o indexed with post increment address<br>d low bytes of offset in indexed, 16-bit<br>ed addressing mode<br>yte in indexed, 8-bit offset addressing<br>ry bit<br>egister high byte<br>d low bytes of operand address in ext<br>t mask<br>ate operand byte<br>ate source to direct destination address<br>ate addressing mode<br>t addressing mode<br>l, no offset addressing mode<br>l, no offset, post increment addressing<br>with post increment to direct addressing<br>with post increment addressing<br>l, 8-bit offset, post increment addressing<br>l, 16-bit offset addressing mode<br>e bit | of branch instruction<br>sing mode<br>c offset addressing<br>ended addressing<br>ssing mode<br>ing mode<br>ing mode                                                                                                                                                                                                                                       | n opr<br>PCH<br>PCL<br>REL rr<br>SP2<br>U ∨ X Z & $  \oplus () - \# \ll + ?$ : $\ddagger -$ | Any bit<br>Operar<br>Prograu<br>Prograu<br>Relativ<br>Relativ<br>Relativ<br>Stack p<br>Stack p<br>Undefin<br>Overflo<br>Index r<br>Zero bi<br>Logical<br>Logical<br>Logical<br>Conten<br>Negatic<br>Immed<br>Sign ex<br>Loadec<br>If<br>Concat<br>Set or o<br>Not affe | nd (<br>m c<br>m c<br>e e pooir<br>pooir<br>pooir<br>e e pooir<br>pooir<br>e e pooir<br>e e e pooir<br>e e e pooir<br>e e e pooir<br>e e e e pooir<br>e e e e e e e e e e e e e e e e e e e | (one<br>course of the course of t | e or<br>nter<br>nter<br>ress<br>ram<br>, 8-1<br>16<br>r lov<br>c's c<br>ilue<br>d wi<br>d | two<br>hig<br>low<br>ing<br>co<br>co<br>bit c<br>bit<br>IVE | o b<br>ih<br>v b<br>un<br>un<br>off<br>v te<br>E C<br>uple | oyte<br>byt<br>odd<br>iter<br>iter<br>set<br>fset<br>OR<br>em | es)<br>e<br>offset byt<br>offset byt<br>addressir<br>t addressi | e<br>ig mode<br>ng mod             | e              |        |

## 4.8 Opcode Map

See Table 4-2.



#### System Integration Module (SIM)



Figure 5-7. POR Recovery

## 5.3.2.2 Computer Operating Properly (COP) Reset

An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the reset status register (RSR). The SIM actively pulls down the RST pin for all internal reset sources.

To prevent a COP module time-out, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and stages 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every 4080 2OSCOUT cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first time-out.

The COP module is disabled if the  $\overline{\text{RST}}$  pin or the  $\overline{\text{IRQ}}$  pin is held at V<sub>TST</sub> while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the  $\overline{\text{RST}}$  or the  $\overline{\text{IRQ}}$  pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, V<sub>TST</sub> on the  $\overline{\text{RST}}$  pin disables the COP module.

## 5.3.2.3 Illegal Opcode Reset

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the reset status register (RSR) and causes a reset.

If the stop enable bit, STOP, in the mask option register is zero, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the  $\overline{\text{RST}}$  pin for all internal reset sources.

### 5.3.2.4 Illegal Address Reset

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the reset status register (RSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources.



#### System Integration Module (SIM)



Figure 5-17. Wait Recovery from Internal Reset

## 5.6.2 Stop Mode

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the oscillator signals (OSCOUT and 2OSCOUT) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register (CONFIG). If SSREC is set, stop recovery is reduced from the normal delay of 4096 2OSCOUT cycles down to 32. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode.

NOTE

External crystal applications should use the full stop recovery time by clearing the SSREC bit.

A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the break status register (BSR).

The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. Figure 5-18 shows stop mode entry timing.

**NOTE** To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0.

| CPUSTOP |                                         |
|---------|-----------------------------------------|
| IAB     | STOP ADDR X STOP ADDR + 1 X SAME X SAME |
| IDB     | PREVIOUS DATA NEXT OPCODE SAME          |
| R/W     | у                                       |

NOTE: Previous data can be operand data or the STOP opcode, depending on the last instruction.



MC68HC908JL3E Family Data Sheet, Rev. 4





Figure 5-19. Stop Mode Recovery from Interrupt or Break

## 5.7 SIM Registers

The SIM has three memory mapped registers. Table 5-4 shows the mapping of these registers.

Table 5-4. SIM Registers

| Address | Register | Access Mode |
|---------|----------|-------------|
| \$FE00  | BSR      | User        |
| \$FE01  | RSR      | User        |
| \$FE03  | BFCR     | User        |

## 5.7.1 Break Status Register (BSR)

The break status register contains a flag to indicate a break caused by an exit from wait mode.



Figure 5-20. Break Status Register (BSR)

## SBSW — SIM Break Stop/Wait

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it.

1 = Wait mode was exited by break interrupt

0 = Wait mode was not exited by break interrupt





## 5.7.3 Break Flag Control Register (BFCR)

The break control register contains a bit that enables software to clear status bits while the MCU is in a break state.



## BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

1 = Status bits clearable during break

0 = Status bits not clearable during break



## 7.3.6 Commands

The monitor ROM uses the following commands:

- READ (read memory)
- WRITE (write memory)
- IREAD (indexed read)
- IWRITE (indexed write)
- READSP (read stack pointer)
- RUN (run user program)

### Table 7-4. READ (Read Memory) Command

| Description        | Read byte from memory                                                |
|--------------------|----------------------------------------------------------------------|
| Operand            | Specifies 2-byte address in high byte:low byte order                 |
| Data Returned      | Returns contents of specified address                                |
| Opcode             | \$4A                                                                 |
| Command Sequence   |                                                                      |
| SENT TO<br>MONITOR | AD X READ X ADDR. HIGH X ADDR. HIGH X ADDR. LOW X ADDR. LOW X DATA X |
| ЕСНО               | RESULT                                                               |

## Table 7-5. WRITE (Write Memory) Command

| Description      | Write byte to memory                                                                 |
|------------------|--------------------------------------------------------------------------------------|
| Operand          | Specifies 2-byte address in high byte:low byte order; low byte followed by data byte |
| Data Returned    | None                                                                                 |
| Opcode           | \$49                                                                                 |
| Command Sequence | WRITE ADDR. HIGH ADDR. HIGH ADDR. LOW ADDR. LOW ADDR. LOW ADDR. HIGH                 |



#### Monitor ROM (MON)



### Figure 7-7. Monitor Mode Entry Timing

Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6-\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a Flash location returns an invalid value and trying to execute code from Flash causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command.

### NOTE

The MCU does not transmit a break character until after the host sends the eight security bytes.

To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$80 is set. If it is, then the correct security code has been entered and Flash can be accessed.

If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the Flash module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank).





## 8.4.4.3 PWM Initialization

To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure:

- 1. In the TIM status and control register (TSC):
  - a. Stop the TIM counter by setting the TIM stop bit, TSTOP.
  - b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST.
- 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period.
- 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width.
- 4. In TIM channel x status and control register (TSCx):
  - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 8-3.)
  - b. Write 1 to the toggle-on-overflow bit, TOVx.
  - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 8-3.)

### NOTE

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSC0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. (See 8.9.4 TIM Channel Status and Control Registers (TSC0:TSC1).)



#### Analog-to-Digital Converter (ADC)



### Figure 9-2. ADC Block Diagram

## 9.3.1 ADC Port I/O Pins

PTB0–PTB7 and PTD0–PTD3 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits (ADC status and control register, \$003C), define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O and can be used as general-purpose I/O. Writes to the port register or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return a 0 if the corresponding DDR bit is at 0. If the DDR bit is at 1, the value in the port data latch is read.



#### Analog-to-Digital Converter (ADC)

## 9.5.2 Stop Mode

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before attempting a new ADC conversion after exiting stop mode.

## 9.6 I/O Signals

The ADC module has 12 channels that are shared with I/O port B and port D.

## 9.6.1 ADC Voltage In (ADCVIN)

ADCVIN is the input voltage signal from one of the 12 ADC channels to the ADC module.

## 9.7 I/O Registers

These I/O registers control and monitor ADC operation:

- ADC status and control register (ADSCR)
- ADC data register (ADR)
- ADC clock register (ADICLK)

## 9.7.1 ADC Status and Control Register

The following paragraphs describe the function of the ADC status and control register.



### Figure 9-3. ADC Status and Control Register (ADSCR)

## COCO — Conversions Complete Bit

When the AIEN bit is a 0, the COCO is a read-only bit which is set each time a conversion is completed. This bit is cleared whenever the ADC status and control register is written or whenever the ADC data register is read. Reset clears this bit.

1 = Conversion completed (AIEN = 0)

0 =Conversion not completed (AIEN = 0)

When the AIEN bit is a 1 (CPU interrupt enabled), the COCO is a read-only bit, and will always be 0 when read.

## AIEN — ADC Interrupt Enable Bit

When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit.

1 = ADC interrupt enabled

0 = ADC interrupt disabled



Input/Output (I/O) Ports

## 10.4 Port D

Port D is an 8-bit special function port that shares two of its pins with timer interface module, (see Chapter 8 Timer Interface Module (TIM)) and shares four of its pins with analog-to-digital converter module (see Chapter 9 Analog-to-Digital Converter (ADC)). PTD6 and PTD7 each has high current drive (25mA sink) and programmable pull-up. PTD2, PTD3, PTD6 and PTD7 each has LED driving (sink) capability.

### **NOTE** PTD0–PTD1 are available on MC68H(R)C908JL3E only.

## 10.4.1 Port D Data Register (PTD)

The port D data register contains a data latch for each of the eight port D pins.

| Address:              | \$0003                   |                          |      |           |            |        |       |       |
|-----------------------|--------------------------|--------------------------|------|-----------|------------|--------|-------|-------|
|                       | Bit 7                    | 6                        | 5    | 4         | 3          | 2      | 1     | Bit 0 |
| Read:                 | PTD7                     | PTD6                     | PTD5 | PTD4      | PTD3       | PTD2   | PTD1  | PTD0  |
| Write:                |                          |                          |      |           |            |        |       |       |
| Reset:                |                          |                          |      | Unaffecte | d by reset |        |       |       |
| Additional Eurotions: | LED                      | LED                      |      |           | LED        | LED    |       |       |
| Auditional Functions. | (Sink)                   | (Sink)                   |      |           | (Sink)     | (Sink) |       |       |
|                       |                          |                          |      |           | ADC8       | ADC9   | ADC10 | ADC11 |
|                       |                          |                          | TCH1 | TCH0      |            |        |       |       |
|                       | 25mA sink<br>(Slow Edge) | 25mA sink<br>(Slow Edge) |      |           |            |        |       |       |
|                       | 5k pull-up               | 5k pull-up               |      |           |            |        |       |       |
|                       |                          |                          |      |           |            |        |       |       |

= Unimplemented

Figure 10-9. Port D Data Register (PTD)

## PTD[7:0] — Port D Data Bits

These read/write bits are software programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data.

## ADC[11:8] — ADC channels 11 to 8

ADC[11:8] are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC status and control register define which port pin will be used as an ADC input and overrides any control from the port I/O logic. See Chapter 9 Analog-to-Digital Converter (ADC).

## TCH[1:0] — Timer Channel I/O

The TCH1 and TCH0 pins are the TIM input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTD4/TCH0 and PTD5/TCH1 pins are timer channel I/O pins or general-purpose I/O pins. See Chapter 8 Timer Interface Module (TIM).



## Chapter 17 Mechanical Specifications

## **17.1 Introduction**

This section gives the dimensions for:

- 20-pin plastic dual in-line package (case #738)
- 20-pin small outline integrated circuit package (case #751D)
- 28-pin plastic dual in-line package (case #710)
- 28-pin small outline integrated circuit package (case #751F)
- 48-pin low-profile quad flat pack (case #932)

The following figures show the latest package drawings at the time of this publication. To make sure that you have the latest package specifications, contact your local Freescale Sales Office.

## 17.2 Package Dimensions

Refer to the following pages for detailed package dimensions.



20-Pin PDIP (Case #738)



## A.5.5 ADC Characteristics

| Characteristic                                | Symbol            | Min                          | Max                          | Unit                    | Comments                                                         |
|-----------------------------------------------|-------------------|------------------------------|------------------------------|-------------------------|------------------------------------------------------------------|
| Supply voltage                                | V <sub>DDAD</sub> | 2.2<br>(V <sub>DD</sub> min) | 5.5<br>(V <sub>DD</sub> max) | V                       |                                                                  |
| Input voltages                                | V <sub>ADIN</sub> | V <sub>SS</sub>              | V <sub>DD</sub>              | V                       |                                                                  |
| Resolution                                    | B <sub>AD</sub>   | 8                            | 8                            | Bits                    |                                                                  |
| Absolute accuracy                             | A <sub>AD</sub>   | $\pm 0.5$                    | ±2                           | LSB                     | Includes quantization                                            |
| ADC internal clock                            | f <sub>ADIC</sub> | 0.5                          | 1.048                        | MHz                     | t <sub>AIC</sub> = 1/f <sub>ADIC</sub> , tested<br>only at 1 MHz |
| Conversion range                              | R <sub>AD</sub>   | V <sub>SS</sub>              | V <sub>DD</sub>              | V                       |                                                                  |
| Power-up time                                 | t <sub>ADPU</sub> | 14                           | —                            | t <sub>AIC</sub> cycles |                                                                  |
| Conversion time                               | t <sub>ADC</sub>  | 14                           | 15                           | t <sub>AIC</sub> cycles |                                                                  |
| Sample time <sup>(1)</sup>                    | t <sub>ADS</sub>  | 5                            | —                            | t <sub>AIC</sub> cycles |                                                                  |
| Zero input reading <sup>(2)</sup>             | Z <sub>ADI</sub>  | 00                           | 01                           | Hex                     | $V_{IN} = V_{SS}$                                                |
| Full-scale reading <sup>(3)</sup>             | F <sub>ADI</sub>  | FE                           | FF                           | Hex                     | $V_{IN} = V_{DD}$                                                |
| Input capacitance                             | C <sub>ADI</sub>  | _                            | (20) 8                       | pF                      | Not tested                                                       |
| Input leakage <sup>(3)</sup><br>Port B/port D | —                 | _                            | ± 1                          | μA                      |                                                                  |

## Table A-5. ADC Characteristics

1. Source impedances greater than 10 k $\Omega$  adversely affect internal RC charging time during input sampling.

2. Zero-input/full-scale reading requires sufficient decoupling measures for accurate conversions.

3. The external system error caused by input leakage current is approximately equal to the product of R source and input current.



## A.6 MC Order Numbers

Table A-7 shows the ordering numbers for the low-voltage devices.

## Table A-7. MC68HLC908JL3E/JK3E/JK1E Order Numbers

| MC Order Number                     | Oscillator Type    | Flash Memory | Package         |
|-------------------------------------|--------------------|--------------|-----------------|
| MC68HLC98JL3EIFA                    | Crystal oscillator | 4096 Bytes   | 48-pin LQFP     |
| MC68HLC98JL3EIP<br>MC68HLC98JL3EIDW | Crystal oscillator | 4096 Bytes   | 28-pin package  |
| MC68HLC98JK3EIP<br>MC68HLC98JK3EIDW | Crystal oscillator | 4096 Bytes   | 20.nin nackada  |
| MC68HLC98JK1EIP<br>MC68HLC98JK1EIDW | Crystal oscillator | 1536 Bytes   | 20-piii packaye |

Notes:

I = 0 °C to +85 °C

P = Plastic dual in-line package (PDIP) DW = Small outline integrated circuit package (SOIC) FA = Low-Profile Quad Flat Pack (LQFP)



## **B.3 Memory Map**

The MC68H(R)C08JL3E/JK3E has 4,096 bytes of user ROM from \$EC00 to \$FBFF, and 48 bytes of user ROM vectors from \$FFD0 to \$FFFF. On the MC68H(R)C908JL3E/JK3E, these memory locations are Flash memory.

Figure B-2 shows the memory map of the MC68H(R)C08JL3E/JK3E.

| \$0040<br>↓ RESERVED<br>\$007F<br>\$0080<br>RAM                         |    |
|-------------------------------------------------------------------------|----|
| \$0080 RAM                                                              |    |
| \$00FF 128 BYTES                                                        |    |
| \$0100<br>↓ UNIMPLEMENTED<br>\$EBFF 60,160 BYTES                        |    |
| <pre>\$EC00 ROM<br/>↓ MC68H(R)C08JL3E/JK3E<br/>\$FBFF 4,096 BYTES</pre> |    |
| \$FC00 MONITOR ROM<br>↓ 512 BYTES                                       |    |
| \$FE00 BREAK STATUS REGISTER (BSR)                                      |    |
| \$FE01 RESET STATUS REGISTER (RSR)                                      |    |
| \$FE02 RESERVED (UBAR)                                                  |    |
| \$FE03 BREAK FLAG CONTROL REGISTER (BFCR)                               |    |
| \$FE04 INTERRUPT STATUS REGISTER 1 (INT1)                               |    |
| \$FE05 INTERRUPT STATUS REGISTER 2 (INT2)                               |    |
| \$FE06 INTERRUPT STATUS REGISTER 3 (INT3)                               |    |
| \$FE07 RESERVED                                                         |    |
| \$FE08 RESERVED                                                         |    |
| \$FE09 RESERVED                                                         |    |
| \$FE0A RESERVED                                                         |    |
| \$FE0B RESERVED                                                         |    |
| \$FE0C BREAK ADDRESS HIGH REGISTER (BRKH)                               |    |
| \$FE0D BREAK ADDRESS LOW REGISTER (BRKL)                                |    |
| \$FE0E BREAK STATUS AND CONTROL REGISTER (BRKSC                         | R) |
| \$FE0F RESERVED                                                         |    |
| \$FE10 MONITOR ROM<br>↓ 448 BYTES                                       |    |
| \$FFD0<br>↓ USER ROM VECTORS<br>↓ 48 BYTES                              |    |

Figure B-2. MC68H(R)C08JL3E/JK3E Memory Map

MC68HC908JL3E Family Data Sheet, Rev. 4





Figure C-1. MC68HC908KL3E/KK3E Block Diagram

