Welcome to **E-XFL.COM** #### What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | LED, LVD, POR, PWM | | Number of I/O | 15 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.3V | | Data Converters | A/D 12x8b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-SOIC (0.295", 7.50mm Width) | | Supplier Device Package | 20-SOIC | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mcr908jk3ecdwe | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong | 10.4<br>10.4.1 | Port D | | |------------------|------------------------------------------|-----| | 10.4.2 | Data Direction Register D (DDRD) | | | 10.4.2 | Port D Control Register (PDCR) | | | 10.1.0 | r on B control riogister (i Bort) | | | | Chapter 11 | | | | External Interrupt (IRQ) | | | 11.1 | Introduction | 113 | | 11.2 | Features | 113 | | 11.3 | Functional Description | | | 11.3.1 | ĪRQ Pin | | | 11.4 | IRQ Module During Break Interrupts | | | 11.5 | IRQ Status and Control Register (INTSCR) | 116 | | | Chapter 12 | | | | Keyboard Interrupt Module (KBI) | | | 12.1 | Introduction | 117 | | 12.2 | Features | 117 | | 12.3 | I/O Pins | 117 | | 12.4 | Functional Description | 118 | | 12.4.1 | Keyboard Initialization | 119 | | 12.5 | Keyboard Interrupt Registers | | | 12.5.1 | Keyboard Status and Control Register | | | 12.5.2 | Keyboard Interrupt Enable Register | | | 12.6 | Low-Power Modes | | | 12.6.1<br>12.6.2 | Wait Mode | | | 12.6.2 | Stop Mode | | | 12.7 | Keyboard Module During Break Interrupts | 121 | | | Chapter 13 | | | | Computer Operating Properly (COP) | | | 13.1 | Introduction | | | 13.2 | Functional Description | 123 | | 13.3 | I/O Signals | | | 13.3.1 | 20SCOUT | | | 13.3.2 | COPCTL Write | | | 13.3.3<br>13.3.4 | Power-On Reset | | | 13.3.5 | Reset Vector Fetch | | | 13.3.6 | COPD (COP Disable). | | | 13.3.7 | COPRS (COP Rate Select) | | | 13.4 | COP Control Register | | | 13.5 | Interrupts | | | 13.6 | Monitor Mode | | | 13.7 | Low-Power Modes | | | | | | MC68HC908JL3E Family Data Sheet, Rev. 4 #### **Table of Contents** # Appendix C MC68HC908KL3E/KK3E | C.1 | Introduction | 175 | |-----|--------------------|-----| | C.2 | MCU Block Diagram | 175 | | C.3 | Pin Assignments | 175 | | C.4 | Reserved Registers | 178 | | C.5 | Reserved Vectors | 178 | | C.6 | Order Numbers | 178 | # 1.3 MCU Block Diagram Figure 1-1 shows the structure of the MC68H(R)C908JL3E. Figure 1-1. MCU Block Diagram # 2.7 Flash Control Register The Flash Control Register controls Flash program and erase operations. Figure 2-4. Flash Control Register (FLCR) #### **HVEN** — High Voltage Enable Bit This read/write bit enables high voltage from the charge pump to the memory for either program or erase operation. It can only be set if either PGM=1 or ERASE=1 and the proper sequence for program or erase is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off #### MASS — Mass Erase Control Bit This read/write bit configures the memory for mass erase operation or page erase operation when the ERASE bit is set. - 1 = Mass erase operation selected - 0 = Page erase operation selected #### **ERASE** — Erase Control Bit This read/write bit configures the memory for erase operation. This bit and the PGM bit should not be set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation not selected #### **PGM** — Program Control Bit This read/write bit configures the memory for program operation. This bit and the ERASE bit should not be set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation not selected #### **Configuration Registers (CONFIG)** #### LVID — Low Voltage Inhibit Disable Bit - 1 = Low Voltage Inhibit disabled - 0 = Low Voltage Inhibit enabled #### SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of - $32 \times 20$ SCOUT cycles instead of a $4096 \times 20$ SCOUT cycle delay. - 1 = Stop mode recovery after 32 × 20SCOUT cycles - 0 = Stop mode recovery after 4096 × 20SCOUT cycles #### NOTE Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal, do not set the SSREC bit. #### STOP — STOP Instruction Enable STOP enables the STOP instruction. - 1 = STOP instruction enabled - 0 = STOP instruction treated as illegal opcode #### COPD — COP Disable Bit COPD disables the COP module. (See Chapter 13 Computer Operating Properly (COP).) - 1 = COP module disabled - 0 = COP module enabled # 3.4 Configuration Register 2 (CONFIG2) Figure 3-2. Configuration Register 2 (CONFIG2) #### IRQPUD — IRQ Pin Pull-up control bit - 1 = Internal pull-up is disconnected - $0 = Internal pull-up is connected between <math>\overline{IRQ}$ pin and $V_{DD}$ #### LVIT1, LVIT0 — Low Voltage Inhibit trip voltage selection bits Detail description of the LVI control signals is given in Chapter 14 Low Voltage Inhibit (LVI) #### **Central Processor Unit (CPU)** # 4.7 Instruction Set Summary Table 4-1 provides a summary of the M68HC08 instruction set. Table 4-1. Instruction Set Summary (Sheet 1 of 6) | Source | Operation | Description | | | Eff<br>n ( | | | | Address<br>Mode | Opcode | Operand | les | |-------------------------------------------------------------------------------------------------|------------------------------------------------------|----------------------------------------------------------|------------|---|------------|----------|------------|----------|----------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | Form | оролишен. | 2000 <b>.p</b> | ٧ | Н | I | N | Z | С | Add | Орс | Ope | Cycles | | ADC #opr<br>ADC opr<br>ADC opr,<br>ADC opr,X<br>ADC opr,X<br>ADC, X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | A ← (A) + (M) + (C) | 1 | ‡ | 1 | ‡ | 1 | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ee ff | 2 3 4 4 3 2 4 5 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD opr,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | $A \leftarrow (A) + (M)$ | 1 | Î | - | 1 | 1 | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | AIS #opr | Add Immediate Value (Signed) to SP | SP ← (SP) + (16 « M) | - | _ | _ | _ | - | - | IMM | A7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | $H:X \leftarrow (H:X) + (16 \ll M)$ | - | - | _ | - | - | - | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr,<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | A ← (A) & (M) | 0 | - | - | 1 | 1 | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | © <b>→</b> 0 b7 b0 | 1 | _ | - | <b>1</b> | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | ţ | _ | ı | 1 | ţ | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$ | - | _ | _ | - | - | - | REL | 24 | rr | 3 | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | _ | _ | _ | _ | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | - | - | - | - | - | - | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | $PC \leftarrow (PC) + 2 + rel? (Z) = 1$ | _ | _ | _ | _ | - | _ | REL | 27 | rr | 3 | | BGE opr | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ | _ | - | _ | _ | _ | - | REL | 90 | rr | 3 | | BGT opr | Branch if Greater Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel?(Z) \mid (N \oplus V) = 0$ | _ | - | _ | _ | _ | _ | REL | 92 | rr | 3 | | BHCC rel | Branch if Half Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? (H) = 0$ | <u> </u> – | - | _ | _ | - | - | REL | 28 | rr | 3 | | BHCS rel | Branch if Half Carry Bit Set | PC ← (PC) + 2 + rel? (H) = 1 | - | _ | _ | _ | <u> </u> - | _ | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? (C) \mid (Z) = 0$ | - | - | _ | _ | - | - | REL | 22 | rr | 3 | MC68HC908JL3E Family Data Sheet, Rev. 4 ### Table 4-2. Opcode Map | | Bit Mani | pulation | Branch | | | | | | | Control Register/Memory | | | | | | | | | | |------------|----------------------|---------------------|--------------------|--------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | A | В | С | D | 9ED | E | 9EE | F | | 0 | BRSET0<br>3 DIR | BSET0<br>2 DIR | 3<br>BRA<br>2 REL | 4<br>NEG<br>2 DIR | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 5<br>NEG<br>3 SP1 | 3<br>NEG<br>1 IX | 7<br>RTI<br>1 INH | 3<br>BGE<br>2 REL | SUB<br>2 IMM | 3<br>SUB<br>2 DIR | SUB<br>3 EXT | 4<br>SUB<br>3 IX2 | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | SUB<br>1 IX | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | 5<br>CBEQ<br>3 DIR | | CBEQX<br>3 IMM | - | 6<br>CBEQ<br>4 SP1 | CBEQ<br>2 IX+ | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | CMP<br>1 IX | | 2 | 5<br>BRSET1<br>3 DIR | 4<br>BSET1<br>2 DIR | | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | | 4<br>SBC<br>3 EXT | 4<br>SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | 3 | 5<br>BRCLR1<br>3 DIR | BCLR1<br>2 DIR | 3<br>BLS<br>2 REL | COM<br>2 DIR | 1<br>COMA<br>1 INH | COMX<br>1 INH | 4<br>COM<br>2 IX1 | 5<br>COM<br>3 SP1 | COM<br>1 IX | 9<br>SWI<br>1 INH | | CPX<br>2 IMM | | 4<br>CPX<br>3 EXT | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | | 4<br>CPX<br>3 SP1 | CPX<br>1 IX | | 4 | 5<br>BRSET2<br>3 DIR | | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | | 3<br>AND<br>2 DIR | | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | 5 | 5<br>BRCLR2<br>3 DIR | 4<br>BCLR2<br>2 DIR | | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | 3<br>CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | | 3<br>BIT<br>2 DIR | | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | 6 | 5<br>BRSET3<br>3 DIR | | 3<br>BNE<br>2 REL | | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | | 3<br>LDA<br>2 DIR | | | 5<br>LDA<br>4 SP2 | | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | AIS<br>2 IMM | | 4<br>STA<br>3 EXT | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | | 4<br>STA<br>3 SP1 | STA<br>1 IX | | 8 | 5<br>BRSET4<br>3 DIR | 4<br>BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | 2<br>PULX<br>1 INH | 1<br>CLC<br>1 INH | EOR<br>2 IMM | 3<br>EOR<br>2 DIR | 4<br>EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | 5<br>EOR<br>4 SP2 | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | 9 | 5<br>BRCLR4<br>3 DIR | BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | SEC<br>1 INH | ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | ADC<br>1 IX | | A | 5<br>BRSET5<br>3 DIR | BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | DECX<br>1 INH | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | 2<br>ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | ORA<br>1 IX | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | С | 5<br>BRSET6<br>3 DIR | BSET6<br>2 DIR | 3<br>BMC<br>2 REL | INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | 3<br>INC<br>1 IX | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP<br>3 IX2 | | 3<br>JMP<br>2 IX1 | | JMP<br>1 IX | | D | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR | | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | | | 4<br>TST<br>3 SP1 | 2<br>TST<br>1 IX | | 1<br>NOP<br>1 INH | 4<br>BSR<br>2 REL | | | | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | E | 5<br>BRSET7<br>3 DIR | 4<br>BSET7<br>2 DIR | | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | * | 2<br>LDX<br>2 IMM | | | 4<br>LDX<br>3 IX2 | 5<br>LDX<br>4 SP2 | | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | AIX<br>2 IMM | 3<br>STX<br>2 DIR | 4<br>STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | INH Inherent IMM Immediate REL Relative IX Indexed, No Offset DIR Direct EXT Extended Indexed, 8-Bit Offset Indexed, 16-Bit Offset LSB 5 Cycles BRSET0 Opcode Mnemonic 3 DIR Number of Bytes / Addressing Mode Low Byte of Opcode in Hexadecimal High Byte of Opcode in Hexadecimal DD Direct-Direct IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed \*Pre-byte for stack pointer indexed instructions SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment # Chapter 7 Monitor ROM (MON) #### 7.1 Introduction This section describes the monitor ROM (MON) and the monitor mode entry methods. The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. This mode is also used for programming and erasing of Flash memory in the MCU. Monitor mode entry can be achieved without use of the higher test voltage, V<sub>TST</sub>, as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming. #### 7.2 Features Features of the monitor ROM include the following: - Normal user-mode pin functionality - One pin dedicated to serial communication between monitor ROM and host computer - Standard mark/space non-return-to-zero (NRZ) communication with host computer - Execution of code in RAM or Flash - Flash memory security feature<sup>(1)</sup> - Flash memory programming interface - 960 bytes monitor ROM code size - Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF) - Standard monitor mode entry if high voltage, V<sub>TST</sub>, is applied to IRQ # 7.3 Functional Description The monitor ROM receives and executes commands from a host computer. Figure 7-1 shows a example circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the MCU can execute host-computer code in RAM while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTB0 pin. A level-shifting and multiplexing interface is required between PTB0 and the host computer. PTB0 is used in a wired-OR configuration and requires a pull-up resistor. MC68HC908JL3E Family Data Sheet, Rev. 4 <sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the Flash difficult for unauthorized users. **Timer Interface Module (TIM)** # 8.4 Functional Description Figure 8-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. Figure 8-1. TIM Block Diagram 82 Freescale Semiconductor MC68HC908JL3E Family Data Sheet, Rev. 4 #### 8.4.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM status and control register (TSC): - a. Stop the TIM counter by setting the TIM stop bit, TSTOP. - b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 8-3.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 8-3.) #### NOTE In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSC0) controls and monitors the PWM signal from the linked channels. MS0B takes priority over MS0A. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. (See 8.9.4 TIM Channel Status and Control Registers (TSC0:TSC1).) MC68HC908JL3E Family Data Sheet, Rev. 4 Freescale Semiconductor 87 #### 9.3.2 Voltage Conversion When the input voltage to the ADC equals $V_{DD}$ , the ADC converts the signal to \$FF (full scale). If the input voltage equals $V_{SS}$ , the ADC converts it to \$00. Input voltages between $V_{DD}$ and $V_{SS}$ are a straight-line linear conversion. All other input voltages will result in \$FF if greater than $V_{DD}$ and \$00 if less than $V_{SS}$ . #### NOTE Input voltage should not exceed the analog supply voltages. #### 9.3.3 Conversion Time Fourteen ADC internal clocks are required to perform one conversion. The ADC starts a conversion on the first rising edge of the ADC internal clock immediately following a write to the ADSCR. If the ADC internal clock is selected to run at 1 MHz, then one conversion will take $14\mu s$ to complete. With a 1 MHz ADC internal clock the maximum sample rate is 71.43kHz. Number of Bus Cycles = Conversion Time $\times$ Bus Frequency #### 9.3.4 Continuous Conversion In the continuous conversion mode, the ADC continuously converts the selected channel filling the ADC data register with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit (ADC status and control register, \$003C) is set after each conversion and can be cleared by writing the ADC status and control register or reading of the ADC data register. #### 9.3.5 Accuracy and Precision The conversion process is monotonic and has no missing codes. # 9.4 Interrupts When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. A CPU interrupt is generated if the COCO bit is at 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. #### 9.5 Low-Power Modes The following subsections describe the ADC in low-power modes. #### 9.5.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the ADCH[4:0] bits in the ADC status and control register to 1's before executing the WAIT instruction. MC68HC908JL3E Family Data Sheet, Rev. 4 #### **Keyboard Interrupt Module (KBI)** #### 12.5.1 Keyboard Status and Control Register - Flags keyboard interrupt requests - Acknowledges keyboard interrupt requests - Masks keyboard interrupt requests - Controls keyboard interrupt triggering sensitivity Figure 12-3. Keyboard Status and Control Register (KBSCR) #### **KEYF** — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending on port-A. Reset clears the KEYF bit. - 1 = Keyboard interrupt pending - 0 = No keyboard interrupt pending #### ACKK — Keyboard Acknowledge Bit Writing a 1 to this write-only bit clears the keyboard interrupt request on port-A. ACKK always reads as 0. Reset clears ACKK. #### **IMASKK**— Keyboard Interrupt Mask Bit Writing a 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests on port-A. Reset clears the IMASKK bit. - 1 = Keyboard interrupt requests masked - 0 = Keyboard interrupt requests not masked #### **MODEK** — Keyboard Triggering Sensitivity Bit This read/write bit controls the triggering sensitivity of the keyboard interrupt pins on port-A. Reset clears MODEK. - 1 = Keyboard interrupt requests on falling edges and low levels - 0 = Keyboard interrupt requests on falling edges only ### 15.4.4 Break Flag Control Register (BFCR) The break control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 15-7. Break Flag Control Register (BFCR) #### **BCFE** — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break #### 15.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low-power-consumption standby modes. #### 15.5.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set (see 5.6 Low-Power Modes). Clear the SBSW bit by writing zero to it. #### 15.5.2 Stop Mode A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. See 5.7 SIM Registers. Freescale Semiconductor 133 MC68HC908JL3E Family Data Sheet, Rev. 4 #### **Electrical Specifications** #### Table 16-4. DC Electrical Characteristics (5V) (Continued) | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |-------------------------------|-------------------|-----|--------------------|-----|------| | LVI reset voltage | V <sub>LVR5</sub> | 3.6 | 4.0 | 4.4 | V | - 1. $V_{DD}$ = 4.5 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{OP}$ = 4MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_1 = 20 \text{ pF}$ on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled. - 4. Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>OP</sub> = 4MHz). All inputs 0.2V from rail. No dc loads. Less than $\overline{100}$ pF on all outputs. $C_L = 20$ pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait I<sub>DD</sub>. - 5. Stop I<sub>DD</sub> measured with OSC1 grounded; no port pins sourcing current. LVI is disabled. - 6. Maximum is highest voltage that POR is guaranteed. - 7. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum $V_{DD}$ is reached. - 8. $R_{PU1}$ and $R_{PU2}$ are measured at $V_{DD} = 5.0 \, \text{V}$ . # 16.6 5V Control Timing #### Table 16-5. Control Timing (5V) | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |---------------------------------------------|------------------|-----|-----|------| | Internal operating frequency <sup>(2)</sup> | f <sub>OP</sub> | _ | 8 | MHz | | RST input pulse width low <sup>(3)</sup> | t <sub>IRL</sub> | 750 | _ | ns | - 1. $V_{DD}$ = 4.5 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ ; timing shown with respect to 20% $V_{DD}$ and 70% $V_{SS}$ , unless otherwise - 2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this - 3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. # **Chapter 17 Mechanical Specifications** #### 17.1 Introduction This section gives the dimensions for: - 20-pin plastic dual in-line package (case #738) - 20-pin small outline integrated circuit package (case #751D) - 28-pin plastic dual in-line package (case #710) - 28-pin small outline integrated circuit package (case #751F) - 48-pin low-profile quad flat pack (case #932) The following figures show the latest package drawings at the time of this publication. To make sure that you have the latest package specifications, contact your local Freescale Sales Office. # 17.2 Package Dimensions Refer to the following pages for detailed package dimensions. - DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | INC | HES | MILLIN | IETERS | | | | |-----|-------|-------|----------|--------|--|--|--| | DIM | MIN | MAX | MIN | MAX | | | | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | | | С | 0.150 | 0.180 | 3.81 | 4.57 | | | | | D | 0.015 | 0.022 | 0.39 | 0.55 | | | | | Е | 0.050 | BSC | 1.27 BSC | | | | | | 7 | 0.050 | 0.070 | 1.27 | 1.77 | | | | | G | 0.100 | BSC | 2.54 BSC | | | | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | | | K | 0.110 | 0.140 | 2.80 | 3.55 | | | | | L | 0.300 | BSC | 7.62 | BSC | | | | | M | 0° | 15° | 0° | 15° | | | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | | | 20-Pin PDIP (Case #738) #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - THIS DIMENSION DOES NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - 4. 751F-01 THRU -04 OBSOLETE. NEW STANDARD: 751F-05 <u>/5\</u> THIS DIMENSION DOES NOT INCLUDE DAM BAR PROTRUSION ALLOWABLE DAM BAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THIS DIMENSION AT MAXIMUM MATERIAL CONDITION. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: SOIC, WIDE BOD | ΟY. | DOCUMENT NO | : 98ASB42345B | REV: G | | 28 LEAD | - · , | CASE NUMBER | 10 MAR 2005 | | | CASEOUTLINE | | STANDARD: MS | :_0134F | | # Appendix A MC68HLC908JL3E/JK3E/JK1E #### A.1 Introduction This appendix introduces three devices, that are low-voltage versions of MC68HC908JL3E/JK3E/JK1E: - MC68HLC908JL3E - MC68HLC908JK3E - MC68HLC908JK1E The entire data book apply to these low-voltage devices, with exceptions outlined in this appendix. # A.2 Flash Memory The Flash memory can be read at minimum $V_{DD}$ of 2.2V. Program or erase operations require a minimum $V_{DD}$ of 2.7V. # A.3 Low-Voltage Inhibit There is no low-voltage inhibit circuit. Therefore, no low-voltage reset. The associated register bits are reserved bits. # A.4 Oscillator Options Only crystal oscillator or direct clock input is supported. # A.5 Electrical Specifications Electrical specifications for low-voltage devices are given in the following tables. # A.5.1 Functional Operating Range Table A-1. Operating Range | Characteristic | Symbol | Value | Unit | |-----------------------------------------------------------------|----------------|------------|------| | Operating temperature range | T <sub>A</sub> | 0 to +85 | °C | | Operating voltage range | $V_{DD}$ | 2.2 to 5.5 | V | | Operating voltage for Flash memory program and erase operations | $V_{DD}$ | 2.7 to 5.5 | V | # **B.4 Reserved Registers** The two registers at \$FE08 and \$FE09 are reserved locations on the MC68H(R)C08JL3E/JK3E. On the MC68H(R)C908JL3E/JK3E, these two locations are the Flash control register and the Flash block protect register respectively. # **B.5 Mask Option Registers** This section describes the mask option registers (MOR1 and MOR2). The mask option registers enable or disable the following options: - Stop mode recovery time (32 × 20SCOUT cycles or 4096 × 20SCOUT cycles) - STOP instruction - Computer operating properly module (COP) - COP reset period (COPRS), 8176 × 20SCOUT or 262,128 × 20SCOUT - Enable LVI circuit - Select LVI trip voltage #### **B.5.1 Functional Description** The mask options are hard-wired connections, specified at the same time as the ROM code, which allow the user to customize the MCU. ### **B.5.2 Mask Option Register 1 (MOR1)** Figure 18-1. Mask Option Register 1 (MOR1) #### COPRS — COP reset period selection bit 1 = COP reset cycle is 8176 × 20SCOUT 0 = COP reset cycle is 262,128 × 20SCOUT #### LVID — Low Voltage Inhibit Disable Bit 1 = Low Voltage Inhibit disabled 0 = Low Voltage Inhibit enabled # **B.7 Electrical Specifications** Electrical specifications for the MC68H(R)C908JL3E/JK3E apply to the MC68H(R)C08JL3E/JK3E, except for the parameters indicated below. #### **B.7.1 DC Electrical Characteristics** Table B-2. DC Electrical Characteristics (5V) | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |------------------------------------------------------------------------------|--------------------------------------|-----------|--------------------|-----------|----------| | V <sub>DD</sub> supply current, f <sub>OP</sub> = 4MHz<br>Run <sup>(3)</sup> | | | | | | | MC68HC08JL3E/JK3E | | _ | 9 | 11 | mA | | MC68HRC08JL3E/JK3E<br>Wait <sup>(4)</sup> | | _ | 4.3 | 5 | mA | | MC68HC08JL3E/JK3E | | _ | 5.5 | 6.5 | mA | | MC68HRC08JL3E/JK3E<br>Stop <sup>(5)</sup><br>(-40°C to 85°C) | I <sub>DD</sub> | _ | 0.8 | 1.5 | mA | | MC68HC08JL3E/JK3E | | _ | 1.8 | 5 | μΑ | | MC68HRC08JL3E/JK3E<br>(-40°C to 125°C) | | _ | 1.8 | 5 | μA | | MC68HC08JL3E/JK3E | | _ | 5 | 10 | μΑ | | MC68HRC08JL3E/JK3E | | _ | 5 | 10 | μΑ | | Pullup resistors <sup>(6)</sup> PTD6, PTD7 RST, IRQ, PTA0–PTA6 | R <sub>PU1</sub><br>R <sub>PU2</sub> | 1.8<br>16 | 4.3<br>31 | 4.8<br>36 | kΩ<br>kΩ | <sup>1.</sup> $V_{DD}$ = 4.5 to 5.5 Vdc, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted. <sup>2.</sup> Typical values reflect average measurements at midpoint of voltage range, 25 °C only. <sup>3.</sup> Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{QP} = 4MHz$ ). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_L = 20$ pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run $I_{DD}$ . Measured with all modules enabled. <sup>4.</sup> Wait I<sub>DD</sub> measured using external square wave clock source (f<sub>OP</sub> = 4MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait I<sub>DD</sub>. 5. Stop I<sub>DD</sub> measured with OSC1 grounded; no port pins sourcing current. LVI is disabled. <sup>6.</sup> $R_{PU1}$ and $R_{PU2}$ are measured at $V_{DD} = 5.0 \text{ V}$ . # **C.4 Reserved Registers** The following registers are reserved location on the MC68HC908KL3E/KK3E. | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|---------------|-----------------|-------|---|---|---|---|---|---|-------| | \$003C | Reserved | Read:<br>Write: | R | R | R | R | R | R | R | R | | | | Reset: | | | | | | | | | | \$003D | Reserved | Read:<br>Write: | R | R | R | R | R | R | R | R | | | | Reset: | | | | | | | | | | \$003E | Reserved | Read:<br>Write: | R | R | R | R | R | R | R | R | | | | Reset: | | | | | | | | | Figure C-4. Reserved Registers # **C.5 Reserved Vectors** The following vectors are reserved interrupt vectors on the MC68HC908KL3E/KK3E. **Table C-2. Reserved Vectors** | Vector Priority | INT Flag | Address | Vector | |-----------------|----------|---------|----------| | _ | IF15 | \$FFDE | Reserved | | | | \$FFDF | Reserved | # **C.6 Order Numbers** Table C-3. MC68HC908KL3E/KK3E Order Numbers | MC order number | Package | Operating<br>Temperature | Operating V <sub>DD</sub> | osc | Flash Memory | |------------------|-------------|--------------------------|---------------------------|------|--------------| | MC68HC908KL3ECP | 28-pin PDIP | | 3V, 5V | XTAL | 4096 Bytes | | MC68HC908KL3ECDW | 28-pin SOIC | −40 to +85 °C | | | | | MC68HC908KK3ECP | 20-pin PDIP | -40 to +65 C | | | | | MC68HC908KK3ECDW | 20-pin SOIC | | | | | MC68HC908JL3E Family Data Sheet, Rev. 4