



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                              |
|----------------------------|-------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                     |
| Core Size                  | 32-Bit Single-Core                                                                  |
| Speed                      | 180MHz                                                                              |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT                        |
| Number of I/O              | 140                                                                                 |
| Program Memory Size        | 1MB (1M x 8)                                                                        |
| Program Memory Type        | FLASH                                                                               |
| EEPROM Size                |                                                                                     |
| RAM Size                   | 256K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                         |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                               |
| Oscillator Type            | Internal                                                                            |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                   |
| Mounting Type              | Surface Mount                                                                       |
| Package / Case             | 201-UFBGA                                                                           |
| Supplier Device Package    | 176+25UFBGA (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f427igh6               |
|                            |                                                                                     |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Figure 44.<br>Figure 45. | SAI slave timing waveforms                                                                   | 150 |
|--------------------------|----------------------------------------------------------------------------------------------|-----|
| Figure 46.               | ULPI timing diagram                                                                          |     |
| Figure 47.               | Ethernet SMI timing diagram                                                                  |     |
| Figure 48.               | Ethernet RMII timing diagram                                                                 |     |
| Figure 49.               | Ethernet MII timing diagram                                                                  |     |
| Figure 50.               | ADC accuracy characteristics                                                                 |     |
| Figure 51.               | Typical connection diagram using the ADC                                                     |     |
| Figure 52.               | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) |     |
| Figure 53.               | Power supply and reference decoupling (V <sub>REF+</sub> connected to V <sub>DDA</sub> )     |     |
| Figure 54.               | 12-bit buffered /non-buffered DAC                                                            |     |
| Figure 55.               | Asynchronous non-multiplexed SRAM/PSRAM/NOR read waveforms                                   |     |
| Figure 56.               | Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms                                  | 170 |
| Figure 57.               | Asynchronous multiplexed PSRAM/NOR read waveforms.                                           | 171 |
| Figure 58.               | Asynchronous multiplexed PSRAM/NOR write waveforms                                           | 173 |
| Figure 59.               | Synchronous multiplexed NOR/PSRAM read timings                                               | 175 |
| Figure 60.               | Synchronous multiplexed PSRAM write timings                                                  | 176 |
| Figure 61.               | Synchronous non-multiplexed NOR/PSRAM read timings                                           |     |
| Figure 62.               | Synchronous non-multiplexed PSRAM write timings                                              |     |
| Figure 63.               | PC Card/CompactFlash controller waveforms for common memory read access                      |     |
| Figure 64.               | PC Card/CompactFlash controller waveforms for common memory write access                     |     |
| Figure 65.               | PC Card/CompactFlash controller waveforms for attribute memory                               |     |
| 0                        | read access                                                                                  | 182 |
| Figure 66.               | PC Card/CompactFlash controller waveforms for attribute memory write access                  |     |
| Figure 67.               | PC Card/CompactFlash controller waveforms for I/O space read access                          |     |
| Figure 68.               | PC Card/CompactFlash controller waveforms for I/O space write access                         |     |
| Figure 69.               | NAND controller waveforms for read access                                                    |     |
| Figure 70.               | NAND controller waveforms for write access                                                   |     |
| Figure 71.               | NAND controller waveforms for common memory read access                                      |     |
| Figure 72.               | NAND controller waveforms for common memory write access                                     |     |
| Figure 73.               | SDRAM read access waveforms (CL = 1)                                                         |     |
| Figure 74.               | SDRAM write access waveforms                                                                 |     |
| Figure 75.               | DCMI timing diagram                                                                          |     |
| Figure 76.               | LCD-TFT horizontal timing diagram                                                            |     |
| Figure 77.               | LCD-TFT vertical timing diagram                                                              |     |
| Figure 78.               | SDIO high-speed mode                                                                         |     |
| -                        | SD default mode                                                                              |     |
| Figure 79.               | LQFP100 -100-pin, 14 x 14 mm low-profile quad flat package outline                           |     |
| Figure 80.               |                                                                                              | 197 |
| Figure 81.               | LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat                                          | 100 |
| <b>E</b> imuna 00        | recommended footprint.                                                                       |     |
| Figure 82.               | LQFP100 marking example (package top view)                                                   | 200 |
| Figure 83.               | WLCSP143 - 143-ball, 4.521x 5.547 mm, 0.4 mm pitch wafer level chip scale                    | 004 |
|                          | package outline                                                                              | 201 |
| Figure 84.               | WLCSP143 - 143-ball, 4.521x 5.547 mm, 0.4 mm pitch wafer level chip scale                    |     |
|                          | recommended footprint                                                                        |     |
| Figure 85.               | WLCSP143 marking example (package top view)                                                  |     |
| Figure 86.               | LQFP144-144-pin, 20 x 20 mm low-profile quad flat package outline                            | 204 |
| Figure 87.               | LQPF144- 144-pin,20 x 20 mm low-profile quad flat package                                    |     |
|                          | recommended footprint                                                                        |     |
| Figure 88.               | LQFP144 marking example (package top view)                                                   |     |
| Figure 89.               | LQFP176 - 176-pin, 24 x 24 mm low-profile quad flat package outline                          | 208 |



DocID024030 Rev 9

## 2.1 Full compatibility throughout the family

The STM32F427xx and STM32F429xx devices are part of the STM32F4 family. They are fully pin-to-pin, software and feature compatible with the STM32F2xx devices, allowing the user to try different memory densities, peripherals, and performances (FPU, higher frequency) for a greater degree of freedom during the development cycle.

The STM32F427xx and STM32F429xx devices maintain a close compatibility with the whole STM32F10xx family. All functional pins are pin-to-pin compatible. The STM32F427xx and STM32F429xx, however, are not drop-in replacements for the STM32F10xx devices: the two families do not have the same power scheme, and so their power pins are different. Nonetheless, transition from the STM32F10xx to the STM32F42x family remains simple as only a few pins are impacted.

*Figure 1*, *Figure 2*, and *Figure 3*, give compatible board designs between the STM32F4xx, STM32F2xx, and STM32F10xx families.



Figure 1. Compatible board design STM32F10xx/STM32F2xx/STM32F4xx for LQFP100 package







1. The timers connected to APB2 are clocked from TIMxCLK up to 180 MHz, while the timers connected to APB1 are clocked from TIMxCLK either up to 90 MHz or 180 MHz depending on TIMPRE bit configuration in the RCC\_DCKCFGR register.

2. The LCD-TFT is available only on STM32F429xx devices.



DocID024030 Rev 9

# 3 Functional overview

# 3.1 **ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU and embedded Flash and SRAM**

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU core is a 32-bit RISC processor that features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F42x family is compatible with all ARM tools and software.

*Figure 4* shows the general block diagram of the STM32F42x family.

Note: Cortex-M4 with FPU core is binary compatible with the Cortex-M3 core.

## 3.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processors. It balances the inherent performance advantage of the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor full 225 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART Accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 180 MHz.

# 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.



detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 180 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails).

Several prescalers allow the configuration of the two AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the two AHB buses is 180 MHz while the maximum frequency of the high-speed APB domains is 90 MHz. The maximum allowed frequency of the low-speed APB domain is 45 MHz.

The devices embed a dedicated PLL (PLLI2S) and PLLSAI which allows to achieve audio class performance. In this case, the  $I^2S$  master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz.

#### 3.15 Boot modes

At startup, boot pins are used to select one out of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory through a serial interface. Refer to application note AN2606 for details.

#### 3.16 Power supply schemes

- $V_{DD}$  = 1.7 to 3.6 V: external power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> = 1.7 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively.
- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

Note: V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF). Refer to Table 3: Voltage regulator configuration mode versus device operating mode to identify the packages supporting this option.

### 3.17 **Power supply supervisor**

#### 3.17.1 Internal reset ON

On packages embedding the PDR\_ON pin, the power supply supervisor is enabled by holding PDR\_ON high. On the other package, the power supply supervisor is always enabled.

The device has an integrated power-on reset (POR)/ power-down reset (PDR) circuitry coupled with a Brownout reset (BOR) circuitry. At power-on, POR/PDR is always active and ensures proper operation starting from 1.8 V. After the 1.8 V POR threshold level is



DocID024030 Rev 9

In regulator OFF mode, the following features are no more supported:

- PA0 cannot be used as a GPIO pin since it allows to reset a part of the V<sub>12</sub> logic power domain which is not reset by the NRST pin.
- As long as PA0 is kept low, the debug mode cannot be used under power-on reset. As a consequence, PA0 and NRST pins must be managed separately if the debug connection under reset or pre-reset is required.
- The over-drive and under-drive modes are not available.
- The Standby mode is not available.





The following conditions must be respected:

- V<sub>DD</sub> should always be higher than V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to avoid current injection between power domains.
- If the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is faster than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 should be kept low to cover both conditions: until V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> reach V<sub>12</sub> minimum value and until V<sub>DD</sub> reaches 1.7 V (see *Figure 9*).
- Otherwise, if the time for V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> to reach V<sub>12</sub> minimum value is slower than the time for V<sub>DD</sub> to reach 1.7 V, then PA0 could be asserted low externally (see *Figure 10*).
- If V<sub>CAP\_1</sub> and V<sub>CAP\_2</sub> go below V<sub>12</sub> minimum value and V<sub>DD</sub> is higher than 1.7 V, then a reset must be asserted on PA0 pin.

Note: The minimum value of  $V_{12}$  depends on the maximum frequency targeted in the application (see Table 17: General operating conditions).



# 3.21 V<sub>BAT</sub> operation

The V<sub>BAT</sub> pin allows to power the device V<sub>BAT</sub> domain from an external battery, an external supercapacitor, or from V<sub>DD</sub> when no external battery and an external supercapacitor are present.

 $V_{\text{BAT}}$  operation is activated when  $V_{\text{DD}}$  is not present.

The V<sub>BAT</sub> pin supplies the RTC, the backup registers and the backup SRAM.

Note: When the microcontroller is supplied from  $V_{BAT}$ , external interrupts and RTC alarm/events do not exit it from  $V_{BAT}$  operation.

When PDR\_ON pin is not connected to  $V_{DD}$  (Internal Reset OFF), the  $V_{BAT}$  functionality is no more available and  $V_{BAT}$  pin should be connected to VDD.

### 3.22 Timers and watchdogs

The devices include two advanced-control timers, eight general-purpose timers, two basic timers and two watchdog timers.

All timer counters can be frozen in debug mode.

Table 6 compares the features of the advanced-control, general-purpose and basic timers.



FIFOS with 3 stages and 28 shared scalable filter banks (all of them can be used even if one CAN is used). 256 bytes of SRAM are allocated for each CAN.

# 3.33 Universal serial bus on-the-go full-speed (OTG\_FS)

The devices embed an USB OTG full-speed device/host/OTG peripheral with integrated transceivers. The USB OTG FS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator. The major features are:

- Combined Rx and Tx FIFO size of 320 × 35 bits with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 4 bidirectional endpoints
- 8 host channels with periodic OUT support
- HNP/SNP/IP inside (no need for any external resistor)
- For OTG/Host modes, a power switch is needed in case bus-powered devices are connected

## 3.34 Universal serial bus on-the-go high-speed (OTG\_HS)

The devices embed a USB OTG high-speed (up to 480 Mb/s) device/host/OTG peripheral. The USB OTG HS supports both full-speed and high-speed operations. It integrates the transceivers for full-speed operation (12 MB/s) and features a UTMI low-pin interface (ULPI) for high-speed operation (480 MB/s). When using the USB OTG HS in HS mode, an external PHY device connected to the ULPI is required.

The USB OTG HS peripheral is compliant with the USB 2.0 specification and with the OTG 1.0 specification. It has software-configurable endpoint setting and supports suspend/resume. The USB OTG full-speed controller requires a dedicated 48 MHz clock that is generated by a PLL connected to the HSE oscillator.

The major features are:

- Combined Rx and Tx FIFO size of 1 Kbit × 35 with dynamic FIFO sizing
- Supports the session request protocol (SRP) and host negotiation protocol (HNP)
- 6 bidirectional endpoints
- 12 host channels with periodic OUT support
- Internal FS OTG PHY support
- External HS or HS OTG operation supporting ULPI in SDR mode. The OTG PHY is connected to the microcontroller ULPI port through 12 signals. It can be clocked using the 60 MHz output.
- Internal USB DMA
- HNP/SNP/IP inside (no need for any external resistor)
- for OTG/Host modes, a power switch is needed in case bus-powered devices are connected



|         |         |           | Pin nu   | ımbei   | r        |         |          |                                                      |          |                 |            |                                                                                          |                              |
|---------|---------|-----------|----------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|------------|------------------------------------------------------------------------------------------|------------------------------|
| LQFP100 | LQFP144 | UFBGA169  | UFBGA176 | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes      | Alternate functions                                                                      | Additional<br>functions      |
| 4       | 4       | D1        | B2       | 4       | D9       | 4       | B1       | PE5                                                  | I/O      | FT              | -          | TRACED2, TIM9_CH1,<br>SPI4_MISO,<br>SAI1_SCK_A,<br>FMC_A21, DCMI_D6,<br>LCD_G0, EVENTOUT | -                            |
| 5       | 5       | D2        | В3       | 5       | E8       | 5       | B2       | PE6                                                  | I/O      | FT              | -          | TRACED3, TIM9_CH2,<br>SPI4_MOSI,<br>SAI1_SD_A, FMC_A22,<br>DCMI_D7, LCD_G1,<br>EVENTOUT  | -                            |
| -       | -       | -         | -        | -       | -        | -       | G6       | V <sub>SS</sub>                                      | S        | -               | -          | -                                                                                        | -                            |
| -       | -       | -         | -        | -       | -        | -       | F5       | V <sub>DD</sub>                                      | S        | -               | -          | -                                                                                        | -                            |
| 6       | 6       | E5        | C1       | 6       | C11      | 6       | C1       | V <sub>BAT</sub>                                     | S        | -               | -          | -                                                                                        | -                            |
| -       | -       | NC<br>(2) | D2       | 7       | -        | 7       | C2       | PI8                                                  | I/O      | FT              | (3)<br>(4) | EVENTOUT                                                                                 | TAMP_2                       |
| 7       | 7       | E4        | D1       | 8       | D10      | 8       | D1       | PC13                                                 | I/O      | FT              | (3)<br>(4) | EVENTOUT                                                                                 | TAMP_1                       |
| 8       | 8       | E1        | E1       | 9       | D11      | 9       | E1       | PC14-<br>OSC32_IN<br>(PC14)                          | I/O      | FT              | (3)<br>(4) | EVENTOUT                                                                                 | OSC32_IN                     |
| 9       | 9       | F1        | F1       | 10      | E11      | 10      | F1       | PC15-<br>OSC32_OUT<br>(PC15)                         | I/O      | FT              | (3)<br>(4) | EVENTOUT                                                                                 | OSC32_<br>OUT <sup>(5)</sup> |
| -       | -       | -         | -        | -       | -        | -       | G5       | V <sub>DD</sub>                                      | S        | -               | -          | -                                                                                        | -                            |
| -       | -       | E2        | D3       | 11      | -        | 11      | E4       | PI9                                                  | I/O      | FT              | -          | CAN1_RX, FMC_D30,<br>LCD_VSYNC,<br>EVENTOUT                                              | -                            |
| -       | -       | E3        | E3       | 12      | -        | 12      | D5       | PI10                                                 | I/O      | FT              | -          | ETH_MII_RX_ER,<br>FMC_D31,<br>LCD_HSYNC,<br>EVENTOUT                                     | -                            |
| -       | -       | NC<br>(2) | E4       | 13      | -        | 13      | F3       | PI11                                                 | I/O      | FT              | -          | OTG_HS_ULPI_DIR,<br>EVENTOUT                                                             | -                            |
| -       | -       | F6        | F2       | 14      | E7       | 14      | F2       | V <sub>SS</sub>                                      | S        | -               | -          | -                                                                                        | -                            |
| -       | -       | F4        | F3       | 15      | E10      | 15      | F4       | $V_{DD}$                                             | S        | -               | -          | -                                                                                        | -                            |

| Table 10. | STM32F427xx and | STM32F429xx | pin and ball | definitions | (continued) |
|-----------|-----------------|-------------|--------------|-------------|-------------|
|           |                 |             |              |             |             |



# Pinouts and pin description

| Table 11. FMC pin definition (continued) |        |                    |                  |        |       |  |  |  |  |  |
|------------------------------------------|--------|--------------------|------------------|--------|-------|--|--|--|--|--|
| Pin name                                 | CF     | NOR/PSRAM/<br>SRAM | NOR/PSRAM<br>Mux | NAND16 | SDRAM |  |  |  |  |  |
| PE11                                     | D8     | D8                 | DA8              | D8     | D8    |  |  |  |  |  |
| PE12                                     | D9     | D9                 | DA9              | D9     | D9    |  |  |  |  |  |
| PE13                                     | D10    | D10                | DA10             | D10    | D10   |  |  |  |  |  |
| PE14                                     | D11    | D11                | DA11             | D11    | D11   |  |  |  |  |  |
| PE15                                     | D12    | D12                | DA12             | D12    | D12   |  |  |  |  |  |
| PD8                                      | D13    | D13                | DA13             | D13    | D13   |  |  |  |  |  |
| PD9                                      | D14    | D14                | DA14             | D14    | D14   |  |  |  |  |  |
| PD10                                     | D15    | D15                | DA15             | D15    | D15   |  |  |  |  |  |
| PH8                                      |        | D16                |                  |        | D16   |  |  |  |  |  |
| PH9                                      |        | D17                |                  |        | D17   |  |  |  |  |  |
| PH10                                     |        | D18                |                  |        | D18   |  |  |  |  |  |
| PH11                                     |        | D19                |                  |        | D19   |  |  |  |  |  |
| PH12                                     |        | D20                |                  |        | D20   |  |  |  |  |  |
| PH13                                     |        | D21                |                  |        | D21   |  |  |  |  |  |
| PH14                                     |        | D22                |                  |        | D22   |  |  |  |  |  |
| PH15                                     |        | D23                |                  |        | D23   |  |  |  |  |  |
| PI0                                      |        | D24                |                  |        | D24   |  |  |  |  |  |
| PI1                                      |        | D25                |                  |        | D25   |  |  |  |  |  |
| Pl2                                      |        | D26                |                  |        | D26   |  |  |  |  |  |
| PI3                                      |        | D27                |                  |        | D27   |  |  |  |  |  |
| Pl6                                      |        | D28                |                  |        | D28   |  |  |  |  |  |
| PI7                                      |        | D29                |                  |        | D29   |  |  |  |  |  |
| P19                                      |        | D30                |                  |        | D30   |  |  |  |  |  |
| PI10                                     |        | D31                |                  |        | D31   |  |  |  |  |  |
| PD7                                      |        | NE1                | NE1              | NCE2   |       |  |  |  |  |  |
| PG9                                      |        | NE2                | NE2              | NCE3   |       |  |  |  |  |  |
| PG10                                     | NCE4_1 | NE3                | NE3              |        |       |  |  |  |  |  |
| PG11                                     | NCE4_2 |                    |                  |        |       |  |  |  |  |  |
| PG12                                     |        | NE4                | NE4              |        |       |  |  |  |  |  |
| PD3                                      |        | CLK                | CLK              |        |       |  |  |  |  |  |
| PD4                                      | NOE    | NOE                | NOE              | NOE    |       |  |  |  |  |  |
| PD5                                      | NWE    | NWE                | NWE              | NWE    |       |  |  |  |  |  |
| PD6                                      | NWAIT  | NWAIT              | NWAIT            | NWAIT  |       |  |  |  |  |  |
| PB7                                      |        | NL(NADV)           | NL(NADV)         |        |       |  |  |  |  |  |

#### Table 11. FMC pin definition (continued)



| Pin name | CF    | NOR/PSRAM/ | NOR/PSRAM | NAND16 | SDRAM  |
|----------|-------|------------|-----------|--------|--------|
|          |       | SRAM       | Mux       |        |        |
| PF6      | NIORD |            |           |        |        |
| PF7      | NREG  |            |           |        |        |
| PF8      | NIOWR |            |           |        |        |
| PF9      | CD    |            |           |        |        |
| PF10     | INTR  |            |           |        |        |
| PG6      |       |            |           | INT2   |        |
| PG7      |       |            |           | INT3   |        |
| PE0      |       | NBL0       | NBL0      |        | NBL0   |
| PE1      |       | NBL1       | NBL1      |        | NBL1   |
| PI4      |       | NBL2       |           |        | NBL2   |
| PI5      |       | NBL3       |           |        | NBL3   |
| PG8      |       |            |           |        | SDCLK  |
| PC0      |       |            |           |        | SDNWE  |
| PF11     |       |            |           |        | SDNRAS |
| PG15     |       |            |           |        | SDNCAS |
| PH2      |       |            |           |        | SDCKE0 |
| PH3      |       |            |           |        | SDNE0  |
| PH6      |       |            |           |        | SDNE1  |
| PH7      |       |            |           |        | SDCKE1 |
| PH5      |       |            |           |        | SDNWE  |
| PC2      |       |            |           |        | SDNE0  |
| PC3      |       |            |           |        | SDCKE0 |
| PB5      |       |            |           |        | SDCKE1 |
| PB6      |       |            |           |        | SDNE1  |

Table 11. FMC pin definition (continued)



#### 6.1.6 Power supply scheme



#### Figure 22. Power supply scheme

1. To connect BYPASS\_REG and PDR\_ON pins, refer to Section 3.17: Power supply supervisor and Section 3.18: Voltage regulator

- 2. The two 2.2 µF ceramic capacitors should be replaced by two 100 nF decoupling capacitors when the voltage regulator is OFF.
- 3. The 4.7  $\mu F$  ceramic capacitor must be connected to one of the  $V_{DD}$  pin.
- 4.  $V_{DDA}=V_{DD}$  and  $V_{SSA}=V_{SS}$ .
- **Caution:** Each power supply pair (V<sub>DD</sub>/V<sub>SS</sub>, V<sub>DDA</sub>/V<sub>SSA</sub> ...) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below, the appropriate pins on the underside of the PCB to ensure good operation of the device. It is not recommended to remove filtering capacitors to reduce PCB size or cost. This might cause incorrect operation of the device.



| 0                                   |                                                       |                 | f <sub>HCLK</sub> | VDD=3.3 V         |                 | VDD=1.7 V         |                 |        |
|-------------------------------------|-------------------------------------------------------|-----------------|-------------------|-------------------|-----------------|-------------------|-----------------|--------|
| Symbol                              | Parameter                                             | Conditions      | (MHz)             | I <sub>DD12</sub> | I <sub>DD</sub> | I <sub>DD12</sub> | I <sub>DD</sub> | - Unit |
|                                     |                                                       |                 | 168               | 77.8              | 1.3             | 76.8              | 1.0             |        |
|                                     |                                                       |                 | 150               | 70.8              | 1.3             | 69.8              | 1.0             |        |
|                                     |                                                       |                 | 144               | 64.5              | 1.3             | 63.6              | 1.0             |        |
|                                     |                                                       | All Peripherals | 120               | 49.9              | 1.2             | 49.3              | 0.9             |        |
|                                     | Supply current in RUN mode from $V_{12}$ and $V_{DD}$ | enabled         | 90                | 39.2              | 1.3             | 38.7              | 1.0             |        |
|                                     |                                                       |                 | 60                | 27.2              | 1.2             | 26.8              | 0.9             | mA     |
|                                     |                                                       |                 | 30                | 15.6              | 1.2             | 15.4              | 0.9             |        |
| 1 /1                                |                                                       |                 | 25                | 13.6              | 1.2             | 13.5              | 0.9             |        |
| I <sub>DD12</sub> / I <sub>DD</sub> |                                                       |                 | 168               | 38.2              | 1.3             | 37.0              | 1.0             | mA     |
|                                     | supply                                                |                 | 150               | 34.6              | 1.3             | 33.4              | 1.0             |        |
|                                     |                                                       |                 | 144               | 31.3              | 1.3             | 30.3              | 1.0             |        |
|                                     |                                                       | All Peripherals | 120               | 24.0              | 1.2             | 23.2              | 0.9             |        |
|                                     |                                                       | disabled        | 90                | 18.1              | 1.4             | 18.0              | 1.0             |        |
|                                     |                                                       |                 | 60                | 12.9              | 1.2             | 12.5              | 0.9             |        |
|                                     |                                                       |                 | 30                | 7.2               | 1.2             | 6.9               | 0.9             | ]      |
|                                     |                                                       |                 | 25                | 6.3               | 1.2             | 6.1               | 0.9             | 1      |

# Table 31.Typical current consumption in Run mode, code with data processing running<br/>from Flash memory, regulator OFF (ART accelerator enabled except prefetch)

1. When peripherals are enabled, the power consumption corresponding to the analog part of the peripherals (such as ADC, or DAC) is not included.





Figure 35. FT I/O input characteristics

#### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to  $\pm 8$  mA, and sink or source up to  $\pm 20$  mA (with a relaxed V<sub>OL</sub>/V<sub>OH</sub>) except PC13, PC14, PC15 and PI8 which can sink or source up to  $\pm 3$ mA. When using the PC13 to PC15 and PI8 GPIOs in output mode, the speed should not exceed 2 MHz with a maximum load of 30 pF.

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*. In particular:

- The sum of the currents sourced by all the I/Os on V<sub>DD</sub>, plus the maximum Run consumption of the MCU sourced on V<sub>DD</sub>, cannot exceed the absolute maximum rating ΣI<sub>VDD</sub> (see *Table 15*).
- The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating ΣI<sub>VSS</sub> (see *Table 15*).



| Г |                 |                                                                        |                   |                    |      |  |  |  |  |
|---|-----------------|------------------------------------------------------------------------|-------------------|--------------------|------|--|--|--|--|
|   | Symbol          | nbol Parameter                                                         |                   | Max                | Unit |  |  |  |  |
|   | t <sub>AF</sub> | Maximum pulse width of spikes that are suppressed by the analog filter | 50 <sup>(2)</sup> | 260 <sup>(3)</sup> | ns   |  |  |  |  |

Table 61. I2C analog filter characteristics<sup>(1)</sup>

- 1. Guaranteed by design.
- 2. Spikes with widths below  $t_{AF(min)}$  are filtered.
- 3. Spikes with widths above  $t_{AF(max)}$  are not filtered

#### SPI interface characteristics

Unless otherwise specified, the parameters given in *Table 62* for the SPI interface are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 17*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI).

| Symbol                                    | Parameter                            | Condition                                              | Min                         | Тур | Max  | Unit              |     |  |  |
|-------------------------------------------|--------------------------------------|--------------------------------------------------------|-----------------------------|-----|------|-------------------|-----|--|--|
|                                           |                                      | Master mode, SPI1/4/5<br>2.7 V≤V <sub>DD</sub> ≤3.6 V  |                             |     | 45   |                   |     |  |  |
|                                           |                                      | Slave mode,                                            | Receiver                    | -   | -    | 45                | MHz |  |  |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency                  | SPI1/4/5/6,<br>2.7 V≤V <sub>DD</sub> ≤3.6 V            | Transmitter/<br>full-duplex |     |      | 38 <sup>(2)</sup> |     |  |  |
| "C(SCK)                                   |                                      | Master mode, SPI1/2/3<br>1.7 V≤V <sub>DD</sub> ≤3.6 V  |                             |     | 22.5 | -                 |     |  |  |
|                                           |                                      | Slave mode, SPI1/2/3/4<br>1.7 V≤V <sub>DD</sub> ≤3.6 V | -                           | -   | 22.5 |                   |     |  |  |
| Duty(SCK)                                 | Duty cycle of SPI clock<br>frequency | Slave mode                                             | 30                          | 50  | 70   | %                 |     |  |  |

Table 62. SPI dynamic characteristics<sup>(1)</sup>



#### **Electrical characteristics**

| Symbol                                   | Parameter                                                                                                                                                                | Conditions | Min | Тур | Мах  | Unit     | Comments                                                                                                        |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----|-----|------|----------|-----------------------------------------------------------------------------------------------------------------|
|                                          |                                                                                                                                                                          | -          | -   | 280 | 380  | μA       | With no load, middle code<br>(0x800) on the inputs                                                              |
| I <sub>DDA</sub> <sup>(4)</sup>          | DAC DC VDDA<br>current consumption in<br>quiescent mode <sup>(3)</sup>                                                                                                   | -          | -   | 475 | 625  | μA       | With no load, worst code<br>(0xF1C) at V <sub>REF+</sub> = 3.6 V in<br>terms of DC consumption on<br>the inputs |
| DNL <sup>(4)</sup>                       | Differential non<br>linearity Difference<br>between two                                                                                                                  | -          | -   | -   | ±0.5 | LSB      | Given for the DAC in 10-bit configuration.                                                                      |
|                                          | consecutive code-<br>1LSB)                                                                                                                                               | -          | -   | -   | ±2   | LSB      | Given for the DAC in 12-bit configuration.                                                                      |
|                                          | Integral non linearity<br>(difference between                                                                                                                            | -          | -   | -   | ±1   | LSB      | Given for the DAC in 10-bit configuration.                                                                      |
| INL <sup>(4)</sup> Code<br>at Co<br>draw | measured value at<br>Code i and the value<br>at Code i on a line<br>drawn between Code<br>D and last Code 1023)                                                          | -          | -   | -   | ±4   | LSB      | Given for the DAC in 12-bit configuration.                                                                      |
|                                          | Offset error<br>(difference between<br>measured value at<br>Code (0x800) and the                                                                                         | -          | -   | -   | ±10  | mV       | Given for the DAC in 12-bit configuration                                                                       |
| Offset <sup>(4)</sup>                    |                                                                                                                                                                          | -          | -   | -   | ±3   | LSB      | Given for the DAC in 10-bit at<br>V <sub>REF+</sub> = 3.6 V                                                     |
|                                          | ideal value = $V_{\text{REF+}}/2$ )                                                                                                                                      | -          | -   | -   | ±12  | LSB      | Given for the DAC in 12-bit at<br>V <sub>REF+</sub> = 3.6 V                                                     |
| Gain<br>error <sup>(4)</sup>             | Gain error                                                                                                                                                               | -          | -   | -   | ±0.5 | %        | Given for the DAC in 12-bit configuration                                                                       |
| t <sub>SETTLIN</sub><br>G                | Settling time (full<br>scale: for a 10-bit input<br>code transition<br>between the lowest<br>and the highest input<br>codes when<br>DAC_OUT reaches<br>final value ±4LSB | -          | -   | 3   | 6    | μs       | C <sub>LOAD</sub> ≤ 50 pF,<br>R <sub>LOAD</sub> ≥ 5 kΩ                                                          |
| THD <sup>(4)</sup>                       | Total Harmonic<br>Distortion<br>Buffer ON                                                                                                                                | -          | -   | -   | -    | dB       | $C_{LOAD} \le 50 \text{ pF},$<br>$R_{LOAD} \ge 5 \text{ k}\Omega$                                               |
| Update<br>rate <sup>(2)</sup>            | Max frequency for a<br>correct DAC_OUT<br>change when small<br>variation in the input<br>code (from code i to<br>i+1LSB)                                                 | -          | -   | -   | 1    | MS/<br>s | C <sub>LOAD</sub> ≤ 50 pF,<br>R <sub>LOAD</sub> ≥ 5 kΩ                                                          |

#### Table 85. DAC characteristics (continued)



# 7.2 WLCSP143 package information



Figure 83. WLCSP143 - 143-ball, 4.521x 5.547 mm, 0.4 mm pitch wafer level chip scale package outline

1. Drawing is not to scale.



| Symbol |        | millimeters |        | inches <sup>(1)</sup> |        |        |  |  |
|--------|--------|-------------|--------|-----------------------|--------|--------|--|--|
| Symbol | Min    | Тур         | Max    | Min                   | Тур    | Max    |  |  |
| А      | -      | -           | 1.600  |                       | -      | 0.0630 |  |  |
| A1     | 0.050  | -           | 0.150  | 0.0020                | -      | 0.0059 |  |  |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531                | 0.0551 | 0.0571 |  |  |
| b      | 0.170  | 0.220       | 0.270  | 0.0067                | 0.0087 | 0.0106 |  |  |
| С      | 0.090  | -           | 0.200  | 0.0035                | -      | 0.0079 |  |  |
| D      | 29.800 | 30.000      | 30.200 | 1.1732                | 1.1811 | 1.1890 |  |  |
| D1     | 27.800 | 28.000      | 28.200 | 1.0945                | 1.1024 | 1.1102 |  |  |
| D3     | -      | 25.500      | -      | -                     | 1.0039 | -      |  |  |
| E      | 29.800 | 30.000      | 30.200 | 1.1732                | 1.1811 | 1.1890 |  |  |
| E1     | 27.800 | 28.000      | 28.200 | 1.0945                | 1.1024 | 1.1102 |  |  |
| E3     | -      | 25.500      | -      | -                     | 1.0039 | -      |  |  |
| е      | -      | 0.500       | -      | -                     | 0.0197 | -      |  |  |
| L      | 0.450  | 0.600       | 0.750  | 0.0177                | 0.0236 | 0.0295 |  |  |
| L1     | -      | 1.000       | -      | -                     | 0.0394 | -      |  |  |
| k      | 0°     | 3.5°        | 7.0°   | 0°                    | 3.5°   | 7.0°   |  |  |
| CCC    | -      | -           | 0.080  | -                     | -      | 0.0031 |  |  |

# Table 115. LQFP208 - 208-pin, 28 x 28 mm low-profile quad flat packagemechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.



# Appendix A Recommendations when using internal reset OFF

When the internal reset is OFF, the following integrated features are no longer supported:

- The integrated power-on reset (POR) / power-down reset (PDR) circuitry is disabled.
- The brownout reset (BOR) circuitry must be disabled.
- The embedded programmable voltage detector (PVD) is disabled.
- V<sub>BAT</sub> functionality is no more available and VBAT pin should be connected to V<sub>DD</sub>.
- The over-drive mode is not supported.

# A.1 Operating conditions

#### Table 123. Limitations depending on the operating power supply range

| Operating<br>power<br>supply<br>range           | ADC<br>operation                     | Maximum<br>Flash<br>memory<br>access<br>frequency<br>with no wait<br>states<br>(f <sub>Flashmax</sub> ) | Maximum Flash<br>memory access<br>frequency with<br>wait states <sup>(1)(2)</sup> | I/O operation                           | Possible Flash<br>memory<br>operations        |
|-------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------|
| V <sub>DD</sub> =1.7 to<br>2.1 V <sup>(3)</sup> | Conversion<br>time up to<br>1.2 Msps | 20 MHz <sup>(4)</sup>                                                                                   | 168 MHz with 8<br>wait states and<br>over-drive OFF                               | <ul> <li>No I/O compensation</li> </ul> | 8-bit erase and<br>program<br>operations only |

1. Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required.

 Thanks to the ART accelerator and the 128-bit Flash memory, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator allows to achieve a performance equivalent to 0 wait state program execution.

 V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V, with the use of an external power supply supervisor (refer to Section 3.17.1: Internal reset ON).

4. Prefetch is not available. Refer to AN3430 application note for details on how to adjust performance and power.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 24-Apr-2014 | 4        | In the whole document, minimum supply voltage changed to 1.7 V<br>when external power supply supervisor is used.<br>Added DCMI_VSYNC alternate function on PG9 and updated note 6.<br>in <i>Table 10:</i> STM32F427xx and STM32F429xx pin and ball definitions<br>and <i>Table 12:</i> STM32F427xx and STM32F429xx alternate function<br><i>mapping.</i> Added note 2.belowFigure 16: STM32F42x UFBGA169<br>ballout.<br>Changed SVGA (800x600) into XGA1024x768) on cover page and in<br><i>Section 3.10:</i> LCD-TFT controller (available only on STM32F429xx).<br>Updated Section 3.18.2: Regulator OFF.<br>Updated signal corresponding to pin L5 in Figure 12: STM32F42x<br><i>WLCSP143</i> ballout.<br>Added ACC <sub>HSE</sub> in <i>Table 39:</i> HSE 4-26 MHz oscillator characteristics<br>and ACC <sub>LSE</sub> in <i>Table 40:</i> LSE oscillator characteristics (fLSE = 32.768<br><i>kHz</i> ).<br>Updated <i>Table 53:</i> ESD absolute maximum ratings.<br>Updated Table 53: ESD absolute maximum ratings.<br>Updated V <sub>IH</sub> in <i>Table 56:</i> I/O static characteristics. Added condition<br>V <sub>DD</sub> >1.7 V in <i>Table 56:</i> I/O static characteristics.<br>Added Z <sub>DRV</sub> in <i>Table 67:</i> USB OTG full speed electrical characteristics<br>Removed note 3 in <i>Table 80:</i> Temperature sensor characteristics.<br>Added Figure 82: LQFP100 marking example (package top view),<br>Figure 85: WLCSP143 marking example (package top view),<br>Figure 85: LQFP144 marking example (package top view),<br>Figure 85: LQFP144 marking example (package top view),<br>Figure 91: LQFP176 marking (package top view), Figure 91:<br>LQFP176 marking (package top view), Figure 94: LQFP208 marking<br>example (package top view), and Figure 100: UFBGA176+25 marking example<br>(package top view) and Figure 100: UFBGA176+25 marking example<br>(package top view).<br>Added Appendix A: Recommendations when using internal reset OFF.<br>Removed Internal reset OFF hardware connection appendix. |

Table 124. Document revision history

