# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

| D | e | ta | 31 | IS |
|---|---|----|----|----|
|   |   |    |    |    |

| Product Status             | Active                                                                              |
|----------------------------|-------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                     |
| Core Size                  | 32-Bit Single-Core                                                                  |
| Speed                      | 180MHz                                                                              |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                   |
| Number of I/O              | 82                                                                                  |
| Program Memory Size        | 1MB (1M x 8)                                                                        |
| Program Memory Type        | FLASH                                                                               |
| EEPROM Size                | -                                                                                   |
| RAM Size                   | 256K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                         |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                               |
| Oscillator Type            | Internal                                                                            |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                   |
| Mounting Type              | Surface Mount                                                                       |
| Package / Case             | 100-LQFP                                                                            |
| Supplier Device Package    | -                                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f429vgt6               |
|                            |                                                                                     |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|     | 6.1.2    | Typical values                                                                                     |
|-----|----------|----------------------------------------------------------------------------------------------------|
|     | 6.1.3    | Typical curves                                                                                     |
|     | 6.1.4    | Loading capacitor                                                                                  |
|     | 6.1.5    | Pin input voltage                                                                                  |
|     | 6.1.6    | Power supply scheme                                                                                |
|     | 6.1.7    | Current consumption measurement                                                                    |
| 6.2 | Absolute | e maximum ratings                                                                                  |
| 6.3 | Operatir | ng conditions                                                                                      |
|     | 6.3.1    | General operating conditions                                                                       |
|     | 6.3.2    | VCAP1/VCAP2 external capacitor                                                                     |
|     | 6.3.3    | Operating conditions at power-up / power-down (regulator ON)97                                     |
|     | 6.3.4    | Operating conditions at power-up / power-down (regulator OFF) $\ldots$ . 97                        |
|     | 6.3.5    | Reset and power control block characteristics                                                      |
|     | 6.3.6    | Over-drive switching characteristics                                                               |
|     | 6.3.7    | Supply current characteristics                                                                     |
|     | 6.3.8    | Wakeup time from low-power modes                                                                   |
|     | 6.3.9    | External clock source characteristics                                                              |
|     | 6.3.10   | Internal clock source characteristics                                                              |
|     | 6.3.11   | PLL characteristics                                                                                |
|     | 6.3.12   | PLL spread spectrum clock generation (SSCG) characteristics 126                                    |
|     | 6.3.13   | Memory characteristics                                                                             |
|     | 6.3.14   | EMC characteristics                                                                                |
|     | 6.3.15   | Absolute maximum ratings (electrical sensitivity)                                                  |
|     | 6.3.16   | I/O current injection characteristics                                                              |
|     | 6.3.17   | I/O port characteristics                                                                           |
|     | 6.3.18   | NRST pin characteristics                                                                           |
|     | 6.3.19   | TIM timer characteristics                                                                          |
|     | 6.3.20   | Communications interfaces141                                                                       |
|     | 6.3.21   | 12-bit ADC characteristics                                                                         |
|     | 6.3.22   | Temperature sensor characteristics                                                                 |
|     | 6.3.23   | $V_{\text{BAT}}$ monitoring characteristics $\ldots \ldots \ldots \ldots \ldots \ldots \ldots 163$ |
|     | 6.3.24   | Reference voltage                                                                                  |
|     | 6.3.25   | DAC electrical characteristics                                                                     |
|     | 6.3.26   | FMC characteristics                                                                                |
|     | 6.3.27   | Camera interface (DCMI) timing specifications                                                      |
|     | 6.3.28   | LCD-TFT controller (LTDC) characteristics                                                          |
|     | 6.3.29   | SD/SDIO MMC card host interface (SDIO) characteristics                                             |



## 3 Functional overview

## 3.1 **ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU and embedded Flash and SRAM**

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processor is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU core is a 32-bit RISC processor that features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F42x family is compatible with all ARM tools and software.

*Figure 4* shows the general block diagram of the STM32F42x family.

Note: Cortex-M4 with FPU core is binary compatible with the Cortex-M3 core.

## 3.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processors. It balances the inherent performance advantage of the ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor full 225 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART Accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 180 MHz.

## 3.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.



Additional 32-bit registers contain the programmable alarm subseconds, seconds, minutes, hours, day, and date.

Like backup SRAM, the RTC and backup registers are supplied through a switch that is powered either from the  $V_{DD}$  supply when present or from the  $V_{BAT}$  pin.

## 3.20 Low-power modes

The devices support three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

#### Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

#### • Stop mode

The Stop mode achieves the lowest power consumption while retaining the contents of SRAM and registers. All clocks in the 1.2 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled.

The voltage regulator can be put either in main regulator mode (MR) or in low-power mode (LPR). Both modes can be configured as follows (see *Table 5: Voltage regulator modes in stop mode*):

- Normal mode (default mode when MR or LPR is enabled)
- Under-drive mode.

The device can be woken up from the Stop mode by any of the EXTI line (the EXTI line source can be one of the 16 external lines, the PVD output, the RTC alarm / wakeup / tamper / time stamp events, the USB OTG FS/HS wakeup or the Ethernet wakeup).

| Voltage regulator<br>configuration | Main regulator (MR)    | Low-power regulator (LPR) |
|------------------------------------|------------------------|---------------------------|
| Normal mode                        | MR ON                  | LPR ON                    |
| Under-drive mode                   | MR in under-drive mode | LPR in under-drive mode   |

#### Table 5. Voltage regulator modes in stop mode

#### • Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.2 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, the SRAM and register contents are lost except for registers in the backup domain and the backup SRAM when selected.

The device exits the Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin, or an RTC alarm / wakeup / tamper /time stamp event occurs.

The standby mode is not supported when the embedded voltage regulator is bypassed and the 1.2 V domain is controlled by an external power.



#### 3.22.4 Independent watchdog

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 32 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes.

#### 3.22.5 Window watchdog

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.22.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard downcounter. It features:

- A 24-bit downcounter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0
- Programmable clock source.

## 3.23 Inter-integrated circuit interface (I<sup>2</sup>C)

Up to three I<sup>2</sup>C bus interfaces can operate in multimaster and slave modes. They can support the standard (up to 100 KHz), and fast (up to 400 KHz) modes. They support the 7/10-bit addressing mode and the 7-bit dual addressing mode (as slave). A hardware CRC generation/verification is embedded.

They can be served by DMA and they support SMBus 2.0/PMBus.

The devices also include programmable analog and digital noise filters (see *Table 7*).

|                                     | Analog filter | Digital filter                                            |
|-------------------------------------|---------------|-----------------------------------------------------------|
| Pulse width of<br>suppressed spikes | 2 30 08       | Programmable length from 1 to 15<br>I2C peripheral clocks |

#### Table 7. Comparison of I2C analog and digital filters

# 3.24 Universal synchronous/asynchronous receiver transmitters (USART)

The devices embed four universal synchronous/asynchronous receiver transmitters (USART1, USART2, USART3 and USART6) and four universal asynchronous receiver transmitters (UART4, UART5, UART7, and UART8).

These six interfaces provide asynchronous communication, IrDA SIR ENDEC support, multiprocessor communication mode, single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART1 and USART6 interfaces are able to



| Table 10. STM32F427xx and S<br>Pin number |         |          |    |         |          |         |          | ι ινισζρ429XX μ                                      |          |                 |       |                                                                                                       | )                          |
|-------------------------------------------|---------|----------|----|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-------------------------------------------------------------------------------------------------------|----------------------------|
| LQFP100                                   | LQFP144 | UFBGA169 |    | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                   | Additional<br>functions    |
| 22                                        | 33      | J4       | R1 | 39      | L10      | 42      | R1       | V <sub>DDA</sub>                                     | S        | -               | -     | -                                                                                                     | -                          |
| 23                                        | 34      | J5       | N3 | 40      | K9       | 43      | N3       | PA0-WKUP<br>(PA0)                                    | I/O      | FT              | (6)   | TIM2_CH1/TIM2_ETR,<br>TIM5_CH1, TIM8_ETR,<br>USART2_CTS,<br>UART4_TX,<br>ETH_MII_CRS,<br>EVENTOUT     | ADC123_<br>IN0/WKUP<br>(5) |
| 24                                        | 35      | K1       | N2 | 41      | K8       | 44      | N2       | PA1                                                  | I/O      | FT              | (5)   | TIM2_CH2, TIM5_CH2,<br>USART2_RTS,<br>UART4_RX,<br>ETH_MII_RX_CLK/ETH<br>_RMII_REF_CLK,<br>EVENTOUT   | ADC123_<br>IN1             |
| 25                                        | 36      | K2       | P2 | 42      | L9       | 45      | P2       | PA2                                                  | I/O      | FT              | (5)   | TIM2_CH3, TIM5_CH3,<br>TIM9_CH1,<br>USART2_TX,<br>ETH_MDIO,<br>EVENTOUT                               | ADC123_<br>IN2             |
| -                                         | -       | L2       | F4 | 43      | -        | 46      | K4       | PH2                                                  | I/O      | FT              | -     | ETH_MII_CRS,<br>FMC_SDCKE0,<br>LCD_R0, EVENTOUT                                                       | -                          |
| -                                         | _       | L1       | G4 | 44      | -        | 47      | J4       | PH3                                                  | I/O      | FT              | -     | ETH_MII_COL,<br>FMC_SDNE0, LCD_R1,<br>EVENTOUT                                                        | -                          |
| -                                         | _       | M2       | H4 | 45      | -        | 48      | H4       | PH4                                                  | I/O      | FT              | -     | I2C2_SCL,<br>OTG_HS_ULPI_NXT,<br>EVENTOUT                                                             | -                          |
| -                                         | -       | L3       | J4 | 46      | -        | 49      | J3       | PH5                                                  | I/O      | FT              | -     | I2C2_SDA, SPI5_NSS,<br>FMC_SDNWE,<br>EVENTOUT                                                         | -                          |
| 26                                        | 37      | КЗ       | R2 | 47      | M11      | 50      | R2       | PA3                                                  | I/O      | FT              | (5)   | TIM2_CH4, TIM5_CH4,<br>TIM9_CH2,<br>USART2_RX,<br>OTG_HS_ULPI_D0,<br>ETH_MII_COL,<br>LCD_B5, EVENTOUT | ADC123_<br>IN3             |
| 27                                        | 38      | -        | -  |         | -        | 51      | K6       | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                                                     | -                          |

## Table 10. STM32F427xx and STM32F429xx pin and ball definitions (continued)

| Pin number |         |          |          |         |          |         |          |                                                      |          |                 |       |                                                                                                                 |                         |
|------------|---------|----------|----------|---------|----------|---------|----------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------------------------------------|-------------------------|
| LQFP100    | LQFP144 | UFBGA169 | UFBGA176 | LQFP176 | WLCSP143 | LQFP208 | TFBGA216 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                                                             | Additional<br>functions |
| 38         | 58      | N7       | R8       | 68      | L5       | 79      | R8       | PE7                                                  | I/O      | FT              | -     | TIM1_ETR, UART7_Rx,<br>FMC_D4, EVENTOUT                                                                         | -                       |
| 39         | 59      | J8       | P8       | 69      | M5       | 80      | N9       | PE8                                                  | I/O      | FT              | -     | TIM1_CH1N,<br>UART7_Tx, FMC_D5,<br>EVENTOUT                                                                     | -                       |
| 40         | 60      | K8       | P9       | 70      | N5       | 81      | P9       | PE9                                                  | I/O      | FT              | -     | TIM1_CH1, FMC_D6,<br>EVENTOUT                                                                                   | -                       |
| -          | 61      | J6       | M9       | 71      | H3       | 82      | K8       | V <sub>SS</sub>                                      | S        |                 | -     |                                                                                                                 | -                       |
| -          | 62      | G10      | N9       | 72      | J5       | 83      | L9       | V <sub>DD</sub>                                      | S        |                 | -     |                                                                                                                 | -                       |
| 41         | 63      | L8       | R9       | 73      | J4       | 84      | R9       | PE10                                                 | I/O      | FT              | -     | TIM1_CH2N, FMC_D7,<br>EVENTOUT                                                                                  | -                       |
| 42         | 64      | M8       | P10      | 74      | K4       | 85      | P10      | PE11                                                 | I/O      | FT              | -     | TIM1_CH2, SPI4_NSS,<br>FMC_D8, LCD_G3,<br>EVENTOUT                                                              | -                       |
| 43         | 65      | N8       | R10      | 75      | L4       | 86      | R10      | PE12                                                 | I/O      | FT              | -     | TIM1_CH3N,<br>SPI4_SCK, FMC_D9,<br>LCD_B4, EVENTOUT                                                             | -                       |
| 44         | 66      | H9       | N11      | 76      | N4       | 87      | R12      | PE13                                                 | I/O      | FT              | -     | TIM1_CH3,<br>SPI4_MISO, FMC_D10,<br>LCD_DE, EVENTOUT                                                            | -                       |
| 45         | 67      | J9       | P11      | 77      | M4       | 88      | P11      | PE14                                                 | I/O      | FT              | -     | TIM1_CH4,<br>SPI4_MOSI, FMC_D11,<br>LCD_CLK, EVENTOUT                                                           | -                       |
| 46         | 68      | K9       | R11      | 78      | L3       | 89      | R11      | PE15                                                 | I/O      | FT              | -     | TIM1_BKIN, FMC_D12,<br>LCD_R7, EVENTOUT                                                                         | -                       |
| 47         | 69      | L9       | R12      | 79      | М3       | 90      | P12      | PB10                                                 | I/O      | FT              | -     | TIM2_CH3, I2C2_SCL,<br>SPI2_SCK/I2S2_CK,<br>USART3_TX,<br>OTG_HS_ULPI_D3,<br>ETH_MII_RX_ER,<br>LCD_G4, EVENTOUT | -                       |
| 48         | 70      | M9       | R13      | 80      | N3       | 91      | R13      | PB11                                                 | I/O      | FT              | -     | TIM2_CH4, I2C2_SDA,<br>USART3_RX,<br>OTG_HS_ULPI_D4,<br>ETH_MII_TX_EN/ETH_<br>RMII_TX_EN, LCD_G5,<br>EVENTOUT   | -                       |

| Table 10. | STM32F427xx and | STM32F429xx pin | and ball definition | ons (continued) |
|-----------|-----------------|-----------------|---------------------|-----------------|
|           |                 |                 |                     |                 |



| Symbol             | Parameter                                                                                     | Conditions <sup>(1)</sup>            | Min   | Тур | Мах                       | Unit |  |  |  |
|--------------------|-----------------------------------------------------------------------------------------------|--------------------------------------|-------|-----|---------------------------|------|--|--|--|
| pins <sup>(7</sup> | Input voltage on RST and FT                                                                   | 2 V ≤V <sub>DD</sub> ≤3.6 V          | - 0.3 | -   | 5.5                       |      |  |  |  |
|                    | pins <sup>(7)</sup>                                                                           | V <sub>DD</sub> ≤2 V                 | - 0.3 | -   | 5.2                       |      |  |  |  |
|                    | Input voltage on TTa pins                                                                     |                                      | - 0.3 | -   | V <sub>DDA</sub> +<br>0.3 | V    |  |  |  |
|                    | Input voltage on BOOT0 pin                                                                    |                                      | 0     | -   | 9                         |      |  |  |  |
|                    |                                                                                               | LQFP100                              | -     | -   | 465                       |      |  |  |  |
|                    |                                                                                               | WLCSP143                             | -     | -   | 641                       | - mW |  |  |  |
|                    | Power dissipation at $T_A$ = 85 °C for suffix 6 or $T_A$ = 105 °C for suffix 7 <sup>(8)</sup> | LQFP144                              | -     | -   | 500                       |      |  |  |  |
| P                  |                                                                                               | UFBGA169                             | -     | -   | 385                       |      |  |  |  |
| PD                 |                                                                                               | LQFP176                              | -     | -   | 526                       |      |  |  |  |
|                    |                                                                                               | UFBGA176                             | -     | -   | 513                       |      |  |  |  |
|                    |                                                                                               | LQFP208                              | -     | -   | 1053                      |      |  |  |  |
|                    |                                                                                               | TFBGA216                             | -     | -   | 690                       |      |  |  |  |
|                    | Ambient temperature for 6 suffix                                                              | Maximum power dissipation            | - 40  |     | 85                        | °C   |  |  |  |
| т.                 | version                                                                                       | Low power dissipation <sup>(9)</sup> | - 40  |     | 105                       | °C   |  |  |  |
| ΤΑ                 | Ambient temperature for 7 suffix                                                              | Maximum power dissipation            | - 40  |     | 105                       | - °C |  |  |  |
|                    | version                                                                                       | Low power dissipation <sup>(9)</sup> | - 40  |     | 125                       |      |  |  |  |
| т.                 | lunction tomporature range                                                                    | 6 suffix version                     | - 40  |     | 105                       | °C   |  |  |  |
| TJ .               | Junction temperature range                                                                    | 7 suffix version                     | - 40  |     | 125                       | °C   |  |  |  |

Table 17. General operating conditions (continued)

1. The over-drive mode is not supported at the voltage ranges from 1.7 to 2.1 V.

 V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).

3. When the ADC is used, refer to *Table 74: ADC characteristics*.

- 4. If  $V_{REF+}$  pin is present, it must respect the following condition:  $V_{DDA}-V_{REF+} < 1.2$  V.
- 5. It is recommended to power  $V_{DD}$  and  $V_{DDA}$  from the same source. A maximum difference of 300 mV between  $V_{DD}$  and  $V_{DDA}$  can be tolerated during power-up and power-down operation.
- 6. The over-drive mode is not supported when the internal regulator is OFF.
- 7. To sustain a voltage higher than VDD+0.3, the internal Pull-up and Pull-Down resistors must be disabled

8. If  $T_A$  is lower, higher  $P_D$  values are allowed as long as  $T_J$  does not exceed  $T_{Jmax}$ .

9. In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub>.



| Operating<br>power supply<br>range                | ADC operation                     | Maximum Flash<br>memory access<br>frequency with<br>no wait states<br>(f <sub>Flashmax</sub> ) | Maximum HCLK<br>frequency vs Flash<br>memory wait states<br>(1)(2) | I/O operation          | Possible Flash<br>memory<br>operations        |
|---------------------------------------------------|-----------------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------|-----------------------------------------------|
| V <sub>DD</sub> =1.7 to<br>2.1 V <sup>(3)</sup>   | Conversion time<br>up to 1.2 Msps | 20 MHz <sup>(4)</sup>                                                                          | 168 MHz with 8 wait<br>states and over-drive<br>OFF                | No I/O<br>compensation | 8-bit erase and<br>program<br>operations only |
| V <sub>DD</sub> = 2.1 to<br>2.4 V                 | Conversion time<br>up to 1.2 Msps | 22 MHz                                                                                         | 180 MHz with 8 wait<br>states and over-drive<br>ON                 | No I/O<br>compensation | 16-bit erase and<br>program<br>operations     |
| V <sub>DD</sub> = 2.4 to<br>2.7 V                 | Conversion time<br>up to 2.4 Msps | 24 MHz                                                                                         | 180 MHz with 7 wait<br>states and over-drive<br>ON                 | I/O compensation works | 16-bit erase and<br>program<br>operations     |
| $V_{DD} = 2.7 \text{ to}$<br>3.6 V <sup>(5)</sup> | Conversion time<br>up to 2.4 Msps | 30 MHz                                                                                         | 180 MHz with 5 wait<br>states and over-drive<br>ON                 | I/O compensation works | 32-bit erase and program operations           |

 Table 18. Limitations depending on the operating power supply range

1. Applicable only when the code is executed from Flash memory. When the code is executed from RAM, no wait state is required.

 Thanks to the ART accelerator and the 128-bit Flash memory, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator allows to achieve a performance equivalent to 0 wait state program execution.

- V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained with the use of an external power supply supervisor (refer to Section 3.17.2: Internal reset OFF).
- 4. Prefetch is not available.
- 5. The voltage range for USB full speed PHYs can drop down to 2.7 V. However the electrical characteristics of D- and D+ pins will be degraded between 2.7 and 3 V.

## 6.3.2 VCAP1/VCAP2 external capacitor

Stabilization for the main regulator is achieved by connecting an external capacitor  $C_{EXT}$  to the VCAP1/VCAP2 pins.  $C_{EXT}$  is specified in *Table 19*.



1. Legend: ESR is the equivalent series resistance.

#### Table 19. VCAP1/VCAP2 operating conditions<sup>(1)</sup>

R <sub>Leak</sub>

| Symbol | Parameter                         | Conditions |
|--------|-----------------------------------|------------|
| CEXT   | Capacitance of external capacitor | 2.2 µF     |
| ESR    | ESR of external capacitor         | < 2 Ω      |

1. When bypassing the voltage regulator, the two 2.2  $\mu$ F V<sub>CAP</sub> capacitors are not required and should be replaced by two 100 nF decoupling capacitors.



MS19044V2

| Table 24. Typical and maximum current consumption in Run mode, code with data processing  |  |
|-------------------------------------------------------------------------------------------|--|
| running from Flash memory (ART accelerator enabled except prefetch) or RAM <sup>(1)</sup> |  |

|                 |                                  |                           |                         |                               | Max <sup>(2)</sup>        |                           |                            |      |
|-----------------|----------------------------------|---------------------------|-------------------------|-------------------------------|---------------------------|---------------------------|----------------------------|------|
| Symbol          | Parameter                        | Conditions                | f <sub>HCLK</sub> (MHz) | f <sub>HCLK</sub> (MHz) Typ 2 | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |
|                 |                                  |                           | 180                     | 98                            | 104 <sup>(5)</sup>        | 123                       | 141 <sup>(5)</sup>         |      |
|                 |                                  |                           | 168                     | 89                            | 98 <sup>(5)</sup>         | 116                       | 133 <sup>(5)</sup>         |      |
|                 |                                  |                           | 150                     | 75                            | 84                        | 100                       | 115                        |      |
|                 |                                  |                           | 144                     | 72                            | 81                        | 96                        | 112                        |      |
|                 |                                  |                           | 120                     | 54                            | 58                        | 72                        | 85                         |      |
|                 |                                  | All                       | 90                      | 43                            | 45                        | 56                        | 66                         |      |
|                 |                                  | Peripherals               | 60                      | 29                            | 30                        | 38                        | 45                         |      |
|                 |                                  | enabled <sup>(3)(4)</sup> | 30                      | 16                            | 20                        | 34                        | 46                         |      |
|                 |                                  |                           | 25                      | 13                            | 16                        | 30                        | 43                         | mA   |
|                 |                                  |                           | 16                      | 11                            | 13                        | 27                        | 39                         |      |
|                 |                                  |                           | 8                       | 5                             | 9                         | 23                        | 36                         |      |
|                 | Supply<br>current in<br>RUN mode |                           | 4                       | 4                             | 8                         | 21                        | 34                         |      |
| 1               |                                  |                           | 2                       | 2                             | 7                         | 20                        | 33                         |      |
| I <sub>DD</sub> |                                  | All                       | 180                     | 44                            | 47 <sup>(5)</sup>         | 69                        | 87 <sup>(5)</sup>          |      |
|                 |                                  |                           | 168                     | 41                            | 45 <sup>(5)</sup>         | 66                        | 83 <sup>(5)</sup>          |      |
|                 |                                  |                           | 150                     | 36                            | 39                        | 57                        | 73                         |      |
|                 |                                  |                           | 144                     | 33                            | 37                        | 56                        | 72                         |      |
|                 |                                  |                           | 120                     | 25                            | 29                        | 43                        | 56                         |      |
|                 |                                  |                           | 90                      | 20                            | 21                        | 32                        | 41                         | -    |
|                 |                                  | Peripherals               | 60                      | 14                            | 15                        | 22                        | 28                         |      |
|                 |                                  | disabled <sup>(3)</sup>   | 30                      | 8                             | 8                         | 12                        | 26                         |      |
|                 |                                  |                           | 25                      | 7                             | 7                         | 10                        | 24                         |      |
|                 |                                  |                           | 16                      | 7                             | 9                         | 22                        | 35                         |      |
|                 |                                  |                           | 8                       | 3                             | 7                         | 21                        | 34                         |      |
|                 |                                  |                           | 4                       | 3                             | 6                         | 20                        | 33                         |      |
|                 |                                  |                           | 2                       | 2                             | 6                         | 20                        | 33                         |      |

1. Code and data processing running from SRAM1 using boot pins.

2. Guaranteed by characterization.

3. When analog peripheral blocks such as ADCs, DACs, HSE, LSE, HSI, or LSI are ON, an additional power consumption should be considered.

4. When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.

5. Guaranteed by test in production.



DocID024030 Rev 9

| Symbol                             | Deremeter                                                      | Parameter Conditions        |                         | VDD=3.3 V         |                 | VDD               | =1.7 V          | Unit |
|------------------------------------|----------------------------------------------------------------|-----------------------------|-------------------------|-------------------|-----------------|-------------------|-----------------|------|
| Symbol                             | Parameter                                                      | Conditions                  | f <sub>HCLK</sub> (MHz) | I <sub>DD12</sub> | I <sub>DD</sub> | I <sub>DD12</sub> | I <sub>DD</sub> |      |
|                                    |                                                                |                             | 180                     | 61.5              | 1.4             | -                 | -               |      |
|                                    |                                                                |                             | 168                     | 59.4              | 1.3             | 59.4              | 1.0             |      |
|                                    |                                                                |                             | 150                     | 53.9              | 1.3             | 53.9              | 1.0             |      |
|                                    |                                                                |                             | 144                     | 49.0              | 1.3             | 49.0              | 1.0             |      |
|                                    |                                                                | All Peripherals<br>enabled  | 120                     | 38.0              | 1.2             | 38.0              | 0.9             |      |
|                                    |                                                                |                             | 90                      | 29.3              | 1.4             | 29.3              | 1.1             | mA   |
|                                    | Supply current in Sleep mode from $V_{12}$ and $V_{DD}$ supply |                             | 60                      | 20.2              | 1.2             | 20.2              | 0.9             |      |
|                                    |                                                                |                             | 30                      | 11.9              | 1.2             | 11.9              | 0.9             |      |
| 1 /1                               |                                                                |                             | 25                      | 10.4              | 1.2             | 10.4              | 0.9             |      |
| I <sub>DD12</sub> /I <sub>DD</sub> |                                                                | All Peripherals<br>disabled | 180                     | 14.9              | 1.4             | -                 | -               |      |
|                                    |                                                                |                             | 168                     | 14.0              | 1.3             | 14.0              | 1.0             |      |
|                                    |                                                                |                             | 150                     | 12.6              | 1.3             | 12.6              | 1.0             |      |
|                                    |                                                                |                             | 144                     | 11.5              | 1.3             | 11.5              | 1.0             |      |
|                                    |                                                                |                             | 120                     | 8.7               | 1.2             | 8.7               | 0.9             |      |
|                                    |                                                                |                             | 90                      | 7.1               | 1.4             | 7.1               | 1.1             |      |
|                                    |                                                                |                             | 60                      | 5.0               | 1.2             | 5.0               | 0.9             | 1    |
|                                    |                                                                |                             | 30                      | 3.1               | 1.2             | 3.1               | 0.9             |      |
|                                    |                                                                |                             | 25                      | 2.8               | 1.2             | 2.8               | 0.9             |      |

| Table 33. Tyical of | urrent consumption in Sleep mode, regulator OFF <sup>(1)</sup> | ) |
|---------------------|----------------------------------------------------------------|---|
|                     |                                                                |   |

1. When peripherals are enabled, the power consumption corresponding to the analog part of the peripherals (such as ADC, or DAC) is not included.



#### 6.3.9 External clock source characteristics

#### High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 56: I/O static characteristics*. However, the recommended clock input waveform is shown in *Figure 27*.

The characteristics given in *Table 37* result from tests performed using an high-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 17*.

| Symbol                                     | Parameter                                           | Conditions                       | Min                | Тур | Мах                | Unit |
|--------------------------------------------|-----------------------------------------------------|----------------------------------|--------------------|-----|--------------------|------|
| f <sub>HSE_ext</sub>                       | External user clock source frequency <sup>(1)</sup> |                                  | 1                  | -   | 50                 | MHz  |
| V <sub>HSEH</sub>                          | OSC_IN input pin high level voltage                 |                                  | 0.7V <sub>DD</sub> | -   | V <sub>DD</sub>    | V    |
| V <sub>HSEL</sub>                          | OSC_IN input pin low level voltage                  |                                  | $V_{SS}$           | -   | $0.3V_{\text{DD}}$ | v    |
| t <sub>w(HSE)</sub><br>t <sub>w(HSE)</sub> | OSC_IN high or low time <sup>(1)</sup>              |                                  | 5                  | -   | -                  | ns   |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub> | OSC_IN rise or fall time <sup>(1)</sup>             |                                  | -                  | -   | 10                 | 113  |
| C <sub>in(HSE)</sub>                       | OSC_IN input capacitance <sup>(1)</sup>             |                                  | -                  | 5   | -                  | pF   |
| DuCy <sub>(HSE)</sub>                      | Duty cycle                                          |                                  | 45                 | -   | 55                 | %    |
| ۱ <sub>L</sub>                             | OSC_IN Input leakage current                        | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -                  | -   | ±1                 | μA   |

Table 37. High-speed external user clock characteristics

1. Guaranteed by design.



#### Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard I/O. The external clock signal has to respect the *Table 56: I/O static characteristics*. However, the recommended clock input waveform is shown in *Figure 28*.

The characteristics given in *Table 38* result from tests performed using an low-speed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 17*.

| Symbol                                     | Parameter                                              | Conditions                                        | Min                | Тур    | Мах                | Unit |
|--------------------------------------------|--------------------------------------------------------|---------------------------------------------------|--------------------|--------|--------------------|------|
| f <sub>LSE_ext</sub>                       | User External clock source<br>frequency <sup>(1)</sup> |                                                   | -                  | 32.768 | 1000               | kHz  |
| V <sub>LSEH</sub>                          | OSC32_IN input pin high level voltage                  |                                                   | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |
| V <sub>LSEL</sub>                          | OSC32_IN input pin low level voltage                   |                                                   | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> |      |
| t <sub>w(LSE)</sub><br>t <sub>f(LSE)</sub> | OSC32_IN high or low time <sup>(1)</sup>               |                                                   | 450                | -      | -                  | ns   |
| t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub> | OSC32_IN rise or fall time <sup>(1)</sup>              |                                                   | -                  | -      | 50                 | 115  |
| C <sub>in(LSE)</sub>                       | OSC32_IN input capacitance <sup>(1)</sup>              |                                                   | -                  | 5      | -                  | pF   |
| DuCy <sub>(LSE)</sub>                      | Duty cycle                                             |                                                   | 30                 | -      | 70                 | %    |
| ١L                                         | OSC32_IN Input leakage current                         | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub> | -                  | -      | ±1                 | μA   |

1. Guaranteed by design.







#### **Ethernet characteristics**

Unless otherwise specified, the parameters given in *Table 71*, *Table 72* and *Table 73* for SMI, RMII and MII are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency summarized in *Table 17* with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF for  $2.7 \text{ V} < \text{V}_{\text{DD}} < 3.6 \text{ V}$
- Capacitive load C = 20 pF for  $1.71 \text{ V} < \text{V}_{\text{DD}} < 3.6 \text{ V}$
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>.

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output characteristics.

*Table 71* gives the list of Ethernet MAC signals for the SMI (station management interface) and *Figure 47* shows the corresponding timing diagram.





| Symbol                | Parameter                | Min | Тур | Мах | Unit |
|-----------------------|--------------------------|-----|-----|-----|------|
| t <sub>MDC</sub>      | MDC cycle time(2.38 MHz) | 411 | 420 | 425 |      |
| T <sub>d(MDIO)</sub>  | Write data valid time    | 6   | 10  | 13  | ns   |
| t <sub>su(MDIO)</sub> | Read data setup time     | 12  | -   | -   | 115  |
| t <sub>h(MDIO)</sub>  | Read data hold time      | 0   | -   | -   |      |

1. Guaranteed by characterization results.





Figure 49. Ethernet MII timing diagram

| Table 73. Dynamics characteristics: Ethernet MAC signals for MII <sup>(1)</sup> |
|---------------------------------------------------------------------------------|
|---------------------------------------------------------------------------------|

| Symbol               | Parameter                        | Condition                        | Min | Тур | Max | Unit |
|----------------------|----------------------------------|----------------------------------|-----|-----|-----|------|
| t <sub>su(RXD)</sub> | Receive data setup time          |                                  | 9   | -   | -   |      |
| t <sub>ih(RXD)</sub> | Receive data hold time           |                                  | 10  | -   | -   |      |
| t <sub>su(DV)</sub>  | Data valid setup time            | 1.71 V < V <sub>DD</sub> < 3.6 V | 9   | -   | -   |      |
| t <sub>ih(DV)</sub>  | Data valid hold time             | $1.71 \vee 1.00 \times 3.0 \vee$ | 8   | -   | -   |      |
| t <sub>su(ER)</sub>  | Error setup time                 |                                  | 6   | -   | -   |      |
| t <sub>ih(ER)</sub>  | Error hold time                  |                                  | 8   | -   | -   | ns   |
| +                    | Transmit enable valid delay time | 2.7 V < V <sub>DD</sub> < 3.6 V  | 8   | 10  | 14  |      |
| t <sub>d(TXEN)</sub> |                                  | 1.71 V < V <sub>DD</sub> < 3.6 V | 8   | 10  | 16  |      |
| +                    | Transmit data valid dolav timo   | 2.7 V < V <sub>DD</sub> < 3.6 V  | 7.5 | 10  | 15  |      |
| t <sub>d(TXD)</sub>  | Transmit data valid delay time   | 1.71 V < V <sub>DD</sub> < 3.6 V | 7.5 | 10  | 17  |      |

1. Guaranteed by characterization results.

#### CAN (controller area network) interface

Refer to Section 6.3.17: I/O port characteristics for more details on the input/output alternate function characteristics (CANx\_TX and CANx\_RX).





Figure 56. Asynchronous non-multiplexed SRAM/PSRAM/NOR write waveforms

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

|                          |                                       |                         | •                       |      |
|--------------------------|---------------------------------------|-------------------------|-------------------------|------|
| Symbol                   | Parameter                             | Min                     | Max                     | Unit |
| t <sub>w(NE)</sub>       | FMC_NE low time                       | 3T <sub>HCLK</sub>      | 3T <sub>HCLK</sub> +1   | ns   |
| t <sub>v(NWE_NE)</sub>   | FMC_NEx low to FMC_NWE low            | T <sub>HCLK</sub> – 0.5 | T <sub>HCLK</sub> + 0.5 | ns   |
| t <sub>w(NWE)</sub>      | FMC_NWE low time                      | T <sub>HCLK</sub>       | T <sub>HCLK</sub> + 0.5 | ns   |
| t <sub>h(NE_NWE)</sub>   | FMC_NWE high to FMC_NE high hold time | T <sub>HCLK</sub> +1.5  | -                       | ns   |
| t <sub>v(A_NE)</sub>     | FMC_NEx low to FMC_A valid            | -                       | 0                       | ns   |
| t <sub>h(A_NWE)</sub>    | Address hold time after FMC_NWE high  | T <sub>HCLK</sub> +0.5  | -                       | ns   |
| t <sub>v(BL_NE)</sub>    | FMC_NEx low to FMC_BL valid           | -                       | 1.5                     | ns   |
| t <sub>h(BL_NWE)</sub>   | FMC_BL hold time after FMC_NWE high   | T <sub>HCLK</sub> +0.5  | -                       | ns   |
| t <sub>v(Data_NE)</sub>  | Data to FMC_NEx low to Data valid     | -                       | T <sub>HCLK</sub> + 2   | ns   |
| t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high     | T <sub>HCLK</sub> +0.5  | -                       | ns   |
| t <sub>v(NADV_NE)</sub>  | FMC_NEx low to FMC_NADV low           | -                       | 0.5                     | ns   |
| t <sub>w(NADV)</sub>     | FMC_NADV low time                     | -                       | T <sub>HCLK</sub> + 0.5 | ns   |

1. C<sub>L</sub> = 30 pF.

2. Guaranteed by characterization results.



| NWAIT timings(1)(2)       |                                           |                         |                       |      |  |  |
|---------------------------|-------------------------------------------|-------------------------|-----------------------|------|--|--|
| Symbol                    | Parameter                                 | Min                     | Max                   | Unit |  |  |
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8T <sub>HCLK</sub> +1   | 8T <sub>HCLK</sub> +2 | ns   |  |  |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                          | 6T <sub>HCLK</sub> – 1  | 6T <sub>HCLK</sub> +2 | ns   |  |  |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 6T <sub>HCLK</sub> +1.5 | -                     | ns   |  |  |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4T <sub>HCLK</sub> +1   |                       | ns   |  |  |

Table 89. Asynchronous non-multiplexed SRAM/PSRAM/NOR write - NWAIT timings^{(1)(2)}

1. C<sub>L</sub> = 30 pF.

2. Guaranteed by characterization results.







| Symbol Parameter                 |                                         | Conditions  | Min | Тур | Max | Unit |
|----------------------------------|-----------------------------------------|-------------|-----|-----|-----|------|
| f <sub>PP</sub>                  | Clock frequency in data transfer mode   |             | 0   |     | 48  | MHz  |
| -                                | SDIO_CK/fPCLK2 frequency ratio          |             | -   | -   | 8/3 | -    |
| t <sub>W(CKL)</sub>              | Clock low time                          | fpp =48 MHz | 8.5 | 9   | -   | ns   |
| t <sub>W(CKH)</sub>              | Clock high time                         | fpp =48 MHz | 8.3 | 10  | -   | 115  |
| CMD, D inp                       | outs (referenced to CK) in MMC and SE   | ) HS mode   |     |     |     |      |
| t <sub>ISU</sub>                 | Input setup time HS                     | fpp =48 MHz | 3.5 | -   | -   |      |
| t <sub>IH</sub>                  | Input hold time HS                      | fpp =48 MHz | 0   | -   | -   | – ns |
| CMD, D ou                        | tputs (referenced to CK) in MMC and S   | D HS mode   |     | •   | •   |      |
| t <sub>OV</sub>                  | Output valid time HS                    | fpp =48 MHz | -   | 4.5 | 7   |      |
| t <sub>OH</sub>                  | Output hold time HS                     | fpp =48 MHz | 3   | -   | -   | – ns |
| CMD, D inp                       | outs (referenced to CK) in SD default m | node        |     |     |     |      |
| tISUD                            | Input setup time SD                     | fpp =24 MHz | 1.5 | -   | -   |      |
| tIHD                             | Input hold time SD                      | fpp =24 MHz | 0.5 | -   | -   | ns   |
| CMD, D ou                        | tputs (referenced to CK) in SD default  | mode        |     |     |     |      |
| tOVD                             | Output valid default time SD            | fpp =24 MHz | -   | 4.5 | 6.5 |      |
| tOHD Output hold default time SD |                                         | fpp =24 MHz | 3.5 |     |     | ns   |

1. Guaranteed by characterization results.

2.  $V_{DD}$  = 2.7 to 3.6 V.

## 6.3.30 RTC characteristics

#### Table 109. RTC characteristics

| Symbol | Parameter                                  | Conditions                                          | Min | Max |
|--------|--------------------------------------------|-----------------------------------------------------|-----|-----|
| -      | f <sub>PCLK1</sub> /RTCCLK frequency ratio | Any read/write operation<br>from/to an RTC register | 4   | -   |



| Symbol |        | millimeters |        | inches <sup>(1)</sup> |        |        |
|--------|--------|-------------|--------|-----------------------|--------|--------|
| Symbol | Min    | Тур         | Max    | Min                   | Тур    | Max    |
| А      | -      | -           | 1.600  |                       | -      | 0.0630 |
| A1     | 0.050  | -           | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170  | 0.220       | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090  | -           | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 29.800 | 30.000      | 30.200 | 1.1732                | 1.1811 | 1.1890 |
| D1     | 27.800 | 28.000      | 28.200 | 1.0945                | 1.1024 | 1.1102 |
| D3     | -      | 25.500      | -      | -                     | 1.0039 | -      |
| E      | 29.800 | 30.000      | 30.200 | 1.1732                | 1.1811 | 1.1890 |
| E1     | 27.800 | 28.000      | 28.200 | 1.0945                | 1.1024 | 1.1102 |
| E3     | -      | 25.500      | -      | -                     | 1.0039 | -      |
| е      | -      | 0.500       | -      | -                     | 0.0197 | -      |
| L      | 0.450  | 0.600       | 0.750  | 0.0177                | 0.0236 | 0.0295 |
| L1     | -      | 1.000       | -      | -                     | 0.0394 | -      |
| k      | 0°     | 3.5°        | 7.0°   | 0°                    | 3.5°   | 7.0°   |
| CCC    | -      | -           | 0.080  | -                     | -      | 0.0031 |

## Table 115. LQFP208 - 208-pin, 28 x 28 mm low-profile quad flat packagemechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.



## 7.6 UFBGA169 package information

Figure 95. UFBGA169 - 169-ball 7 x 7 mm 0.50 mm pitch, ultra fine pitch ball grid array package outline



1. Drawing is not to scale.

## Table 116. UFBGA169 - 169-ball 7 x 7 mm 0.50 mm pitch, ultra fine pitch ball grid arraypackage mechanical data

| Cumb of |       | millimeters |       | inches <sup>(1)</sup> |        |        |
|---------|-------|-------------|-------|-----------------------|--------|--------|
| Symbol  | Min   | Тур         | Мах   | Min                   | Тур    | Мах    |
| А       | 0.460 | 0.530       | 0.600 | 0.0181                | 0.0209 | 0.0236 |
| A1      | 0.050 | 0.080       | 0.110 | 0.0020                | 0.0031 | 0.0043 |
| A2      | 0.400 | 0.450       | 0.500 | 0.0157                | 0.0177 | 0.0197 |
| A3      | -     | 0.130       | -     | -                     | 0.0051 | -      |
| A4      | 0.270 | 0.320       | 0.370 | 0.0106                | 0.0126 | 0.0146 |
| b       | 0.230 | 0.280       | 0.330 | 0.0091                | 0.0110 | 0.0130 |
| D       | 6.950 | 7.000       | 7.050 | 0.2736                | 0.2756 | 0.2776 |
| D1      | 5.950 | 6.000       | 6.050 | 0.2343                | 0.2362 | 0.2382 |
| E       | 6.950 | 7.000       | 7.050 | 0.2736                | 0.2756 | 0.2776 |
| E1      | 5.950 | 6.000       | 6.050 | 0.2343                | 0.2362 | 0.2382 |
| е       | -     | 0.500       | -     | -                     | 0.0197 | -      |



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 24-Apr-2014 | 4        | In the whole document, minimum supply voltage changed to 1.7 V<br>when external power supply supervisor is used.<br>Added DCMI_VSYNC alternate function on PG9 and updated note 6.<br>in <i>Table 10:</i> STM32F427xx and STM32F429xx pin and ball definitions<br>and <i>Table 12:</i> STM32F427xx and STM32F429xx alternate function<br><i>mapping.</i> Added note 2.belowFigure 16: STM32F42x UFBGA169<br>ballout.<br>Changed SVGA (800x600) into XGA1024x768) on cover page and in<br><i>Section 3.10:</i> LCD-TFT controller (available only on STM32F429xx).<br>Updated Section 3.18.2: Regulator OFF.<br>Updated signal corresponding to pin L5 in Figure 12: STM32F42x<br><i>WLCSP143</i> ballout.<br>Added ACC <sub>HSE</sub> in <i>Table 39:</i> HSE 4-26 MHz oscillator characteristics<br>and ACC <sub>LSE</sub> in <i>Table 40:</i> LSE oscillator characteristics (fLSE = 32.768<br><i>kHz</i> ).<br>Updated <i>Table 53:</i> ESD absolute maximum ratings.<br>Updated Table 53: ESD absolute maximum ratings.<br>Updated V <sub>IH</sub> in <i>Table 56:</i> I/O static characteristics. Added condition<br>V <sub>DD</sub> >1.7 V in <i>Table 56:</i> I/O static characteristics.<br>Added Z <sub>DRV</sub> in <i>Table 67:</i> USB OTG full speed electrical characteristics<br>Removed note 3 in <i>Table 80:</i> Temperature sensor characteristics.<br>Added Figure 82: LQFP100 marking example (package top view),<br>Figure 85: WLCSP143 marking example (package top view),<br>Figure 85: LQFP144 marking example (package top view),<br>Figure 85: LQFP144 marking example (package top view),<br>Figure 91: LQFP176 marking (package top view), Figure 91:<br>LQFP176 marking (package top view), Figure 94: LQFP208 marking<br>example (package top view), and Figure 100: UFBGA176+25 marking example<br>(package top view) and Figure 100: UFBGA176+25 marking example<br>(package top view).<br>Added Appendix A: Recommendations when using internal reset OFF.<br>Removed Internal reset OFF hardware connection appendix. |  |  |

Table 124. Document revision history

