

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC G4                                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 600MHz                                                                |
| Co-Processors/DSP               | Multimedia; SIMD                                                      |
| RAM Controllers                 | -                                                                     |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | -                                                                     |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 1.5V, 1.8V, 2.5V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 360-BCBGA, FCCBGA                                                     |
| Supplier Device Package         | 360-FCCBGA (25x25)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc7448hx600nc |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





- Monitors all dispatched instructions and retires them in order
- Tracks unresolved branches and flushes instructions after a mispredicted branch
- Retires as many as three instructions per clock cycle
- Separate on-chip L1 instruction and data caches (Harvard architecture)
  - 32-Kbyte, eight-way set-associative instruction and data caches
  - Pseudo least-recently-used (PLRU) replacement algorithm
  - 32-byte (eight-word) L1 cache block
  - Physically indexed/physical tags
  - Cache write-back or write-through operation programmable on a per-page or per-block basis
  - Instruction cache can provide four instructions per clock cycle; data cache can provide four words per clock cycle
  - Caches can be disabled in software.
  - Caches can be locked in software.
  - MESI data cache coherency maintained in hardware
  - Separate copy of data cache tags for efficient snooping
  - Parity support on cache
  - No snooping of instruction cache except for **icbi** instruction
  - Data cache supports AltiVec LRU and transient instructions
  - Critical double- and/or quad-word forwarding is performed as needed. Critical quad-word forwarding is used for AltiVec loads and instruction fetches. Other accesses use critical double-word forwarding.
- Level 2 (L2) cache interface
  - On-chip, 1-Mbyte, eight-way set-associative unified instruction and data cache
  - Cache write-back or write-through operation programmable on a per-page or per-block basis
  - Parity support on cache tags
  - ECC or parity support on data
  - Error injection allows testing of error recovery software
- Separate memory management units (MMUs) for instructions and data
  - 52-bit virtual address, 32- or 36-bit physical address
  - Address translation for 4-Kbyte pages, variable-sized blocks, and 256-Mbyte segments
  - Memory programmable as write-back/write-through, caching-inhibited/caching-allowed, and memory coherency enforced/memory coherency not enforced on a page or block basis
  - Separate IBATs and DBATs (eight each) also defined as SPRs
  - Separate instruction and data translation lookaside buffers (TLBs)
    - Both TLBs are 128-entry, two-way set-associative and use an LRU replacement algorithm.
    - TLBs are hardware- or software-reloadable (that is, a page table search is performed in hardware or by system software on a TLB miss).





- Reliability and serviceability
  - Parity checking on system bus
  - Parity checking on the L1 caches and L2 data tags
  - ECC or parity checking on L2 data

# 3 Comparison with the MPC7447A, MPC7447, MPC7445, and MPC7441

Table 1 compares the key features of the MPC7448 with the key features of the earlier MPC7447A, MPC7447, MPC7445, and MPC7441. All are based on the MPC7450 RISC microprocessor and are architecturally very similar. The MPC7448 is identical to the MPC7447A, but the MPC7448 supports 1 Mbyte of L2 cache with ECC and the use of dynamic frequency switching (DFS) with more bus-to-core ratios.

| Microarchitectural Specs                | MPC7448            | MPC7447A   | MPC7447       | MPC7445 | MPC7441 |  |  |  |  |
|-----------------------------------------|--------------------|------------|---------------|---------|---------|--|--|--|--|
| Basic Pipeline Functions                |                    |            |               |         |         |  |  |  |  |
| Logic inversions per cycle              |                    |            | 18            |         |         |  |  |  |  |
| Pipeline stages up to execute           |                    |            | 5             |         |         |  |  |  |  |
| Total pipeline stages (minimum)         |                    |            | 7             |         |         |  |  |  |  |
| Pipeline maximum instruction throughput |                    | :          | 3 + branch    |         |         |  |  |  |  |
| Pipeline Resources                      |                    |            |               |         |         |  |  |  |  |
| Instruction buffer size                 |                    |            | 12            |         |         |  |  |  |  |
| Completion buffer size                  |                    |            | 16            |         |         |  |  |  |  |
| Renames (integer, float, vector)        |                    |            | 16, 16, 16    |         |         |  |  |  |  |
| Maximum Execution Throughput            |                    |            |               |         |         |  |  |  |  |
| SFX                                     | 3                  |            |               |         |         |  |  |  |  |
| Vector                                  |                    | 2 (a       | ny 2 of 4 uni | ts)     |         |  |  |  |  |
| Scalar floating-point                   |                    | 1          |               |         |         |  |  |  |  |
| Out-of-Order Window Siz                 | e in Execut        | ion Queues |               |         |         |  |  |  |  |
| SFX integer units                       | 1 entry × 3 queues |            |               |         |         |  |  |  |  |
| Vector units                            | In order, 4 queues |            |               |         |         |  |  |  |  |
| Scalar floating-point unit              | In order           |            |               |         |         |  |  |  |  |
| Branch Processing Resources             |                    |            |               |         |         |  |  |  |  |
| Prediction structures                   |                    | BTIC,      | BHT, link s   | tack    |         |  |  |  |  |
| BTIC size, associativity                |                    | 128        | B-entry, 4-wa | ay      |         |  |  |  |  |
| BHT size                                | 3HT size 2K-entry  |            |               |         |         |  |  |  |  |
| Link stack depth                        |                    |            | 8             |         |         |  |  |  |  |
| Unresolved branches supported           | 3                  |            |               |         |         |  |  |  |  |
| Branch taken penalty (BTIC hit)         | 1                  |            |               |         |         |  |  |  |  |
| Minimum misprediction penalty 6         |                    |            |               |         |         |  |  |  |  |

### Table 1. Microarchitecture Comparison



#### Electrical and Thermal Characteristics

Table 5 provides the package thermal characteristics for the MPC7448. For more information regarding thermal management, see Section 9.7, "Power and Thermal Management Information."

| Characteristic                                                                      | Symbol                | Value | Unit | Notes |
|-------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| Junction-to-ambient thermal resistance, natural convection, single-layer (1s) board | $R_{	extsf{	heta}JA}$ | 26    | •C/W | 2, 3  |
| Junction-to-ambient thermal resistance, natural convection, four-layer (2s2p) board | $R_{\thetaJMA}$       | 19    | •C/W | 2, 4  |
| Junction-to-ambient thermal resistance, 200 ft/min airflow, single-layer (1s) board | $R_{\thetaJMA}$       | 22    | •C/W | 2, 4  |
| Junction-to-ambient thermal resistance, 200 ft/min airflow, four-layer (2s2p) board | $R_{\thetaJMA}$       | 16    | •C/W | 2, 4  |
| Junction-to-board thermal resistance                                                | $R_{	extsf{	heta}JB}$ | 11    | •C/W | 5     |
| Junction-to-case thermal resistance                                                 | $R_{	extsf{	heta}JC}$ | < 0.1 | •C/W | 6     |

### Table 5. Package Thermal Characteristics<sup>1</sup>

#### Notes:

- 1. Refer to Section 9.7, "Power and Thermal Management Information," for details about thermal management.
- Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.
- 3. Per JEDEC JESD51-2 with the single-layer board horizontal
- 4. Per JEDEC JESD51-6 with the board horizontal
- 5. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 6. This is the thermal resistance between die and case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the calculated case temperature. The actual value of R<sub>θJC</sub> for the part is less than 0.1°C/W.

### Table 6 provides the DC electrical characteristics for the MPC7448.

### **Table 6. DC Electrical Specifications**

At recommended operating conditions. See Table 4.

| Characteristic                                                                          | Nominal Bus<br>Voltage <sup>1</sup> | Symbol          | Min                  | Max                                  | Unit | Notes |
|-----------------------------------------------------------------------------------------|-------------------------------------|-----------------|----------------------|--------------------------------------|------|-------|
| Input high voltage                                                                      | 1.5                                 | V <sub>IH</sub> | $OV_{DD} 	imes 0.65$ | OV <sub>DD</sub> + 0.3               | V    | 2     |
| (all inputs)                                                                            | 1.8                                 |                 | $OV_{DD} 	imes 0.65$ | OV <sub>DD</sub> + 0.3               |      |       |
|                                                                                         | 2.5                                 |                 | 1.7                  | OV <sub>DD</sub> + 0.3               |      |       |
| Input low voltage                                                                       | 1.5                                 | V <sub>IL</sub> | -0.3                 | $\mathrm{OV}_\mathrm{DD} 	imes 0.35$ | V    | 2     |
| (all inputs)                                                                            | 1.8                                 |                 | -0.3                 | $\mathrm{OV}_\mathrm{DD} 	imes 0.35$ |      |       |
|                                                                                         | 2.5                                 |                 | -0.3                 | 0.7                                  |      |       |
| Input leakage current, all signals except<br>BVSEL0, LSSD_MODE, TCK, TDI, TMS,<br>TRST: | _                                   | l <sub>in</sub> | _                    | 50                                   | μA   | 2, 3  |
| V <sub>in</sub> = OV <sub>DD</sub><br>V <sub>in</sub> = GND                             |                                     |                 |                      | 50<br>- 50                           |      |       |
| Input leakage current, BVSEL0,<br>LSSD_MODE, TCK, TDI, TMS, TRST:                       | —                                   | l <sub>in</sub> | —                    |                                      | μA   | 2, 6  |
| $V_{in} = OV_{DD}$<br>$V_{in} = GND$                                                    |                                     |                 |                      | 50<br>- 2000                         |      |       |



#### **Electrical and Thermal Characteristics**

when running a typical benchmark at temperatures in a typical system. The Full-Power Mode–Thermal value is intended to represent the sustained power consumption of the device when running a typical code sequence at high temperature and is recommended to be used as the basis for designing a thermal solution; see Section 9.7, "Power and Thermal Management Information" for more information on thermal solutions. The Full-Power Mode–Maximum value is recommended to be used for power supply design because this represents the maximum peak power draw of the device that a power supply must be capable of sourcing without voltage droop. For information on power consumption when dynamic frequency switching is enabled, see Section 9.7.5, "Dynamic Frequency Switching (DFS)."

|                                | Die Junction Maximum Processor Core Frequency (Speed Grade, MHz) |          |          |          |          |      |       |  |  |
|--------------------------------|------------------------------------------------------------------|----------|----------|----------|----------|------|-------|--|--|
|                                | Temperature<br>(T <sub>j</sub> )                                 | 1000 MHz | 1420 MHz | 1600 MHz | 1700 MHz | Unit | Notes |  |  |
| Full-Power Mode                |                                                                  |          |          |          |          |      |       |  |  |
| Typical                        | 65 <b>•C</b>                                                     | 15.0     | 19.0     | 20.0     | 21.0     | W    | 1, 2  |  |  |
| Thermal                        | 105 <b>•C</b>                                                    | 18.6     | 23.3     | 24.4     | 25.6     | W    | 1, 5  |  |  |
| Maximum                        | 105 <b>•C</b>                                                    | 21.6     | 27.1     | 28.4     | 29.8     | W    | 1, 3  |  |  |
|                                |                                                                  |          | Nap Mod  | e        | ·        |      |       |  |  |
| Typical                        | 105 <b>•C</b>                                                    | 11.1     | 11.8     | 13.0     | 13.0     | W    | 1, 6  |  |  |
| Sleep Mode                     |                                                                  |          |          |          |          |      |       |  |  |
| Typical                        | 105 <b>•</b> C                                                   | 10.8     | 11.4     | 12.5     | 12.5     | W    | 1, 6  |  |  |
| Deep Sleep Mode (PLL Disabled) |                                                                  |          |          |          |          |      |       |  |  |
| Typical                        | 105 <b>•C</b>                                                    | 10.4     | 11.0     | 12.0     | 12.0     | W    | 1, 6  |  |  |

#### Table 7. Power Consumption for MPC7448 at Maximum Rated Frequency

Notes:

- These values specify the power consumption for the core power supply (V<sub>DD</sub>) at nominal voltage and apply to all valid processor bus frequencies and configurations. The values do not include I/O supply power (OV<sub>DD</sub>) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent but is typically < 5% of V<sub>DD</sub> power. Worst case power consumption for AV<sub>DD</sub> < 13 mW. Freescale also offers MPC7448 part numbers that meet lower power consumption specifications; for more information on these devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."
- 2. Typical power consumption is an average value measured with the processor operating at its rated maximum processor core frequency (except for Deep Sleep Mode), at nominal recommended V<sub>DD</sub> (see Table 4) and 65°C while running the Dhrystone 2.1 benchmark and achieving 2.3 Dhrystone MIPs/MHz. This parameter is not 100% tested but periodically sampled.b
- 3. Maximum power consumption is the average measured with the processor operating at its rated maximum processor core frequency, at nominal V<sub>DD</sub> and maximum operating junction temperature (see Table 4) while running an entirely cache-resident, contrived sequence of instructions to keep all the execution units maximally busy.
- 4. Doze mode is not a user-definable state; it is an intermediate state between full-power and either nap or sleep mode. As a result, power consumption for this mode is not tested.
- Thermal power consumption is an average value measured at the nominal recommended V<sub>DD</sub> (see Table 4) and 105 °C while running the Dhrystone 2.1 benchmark and achieving 2.3 Dhrystone MIPs/MHz. This parameter is not 100% tested but periodically sampled.
- 6. Typical power consumption for these modes is measured at the nominal recommended V<sub>DD</sub> (see Table 4) and 105 °C in the mode described. This parameter is not 100% tested but is periodically sampled.



# 5.2 AC Electrical Characteristics

This section provides the AC electrical characteristics for the MPC7448. After fabrication, functional parts are sorted by maximum processor core frequency as shown in Section 5.2.1, "Clock AC Specifications," and tested for conformance to the AC specifications for that frequency. The processor core frequency, determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG[0:5] signals, can be dynamically modified using dynamic frequency switching (DFS). Parts are sold by maximum processor core frequency; see Section 11, "Part Numbering and Marking," for information on ordering parts. DFS is described in Section 9.7.5, "Dynamic Frequency Switching (DFS)."

# 5.2.1 Clock AC Specifications

Table 8 provides the clock AC timing specifications as defined in Figure 3 and represents the tested operating frequencies of the devices. The maximum system bus frequency, f<sub>SYSCLK</sub>, given in Table 8, is considered a practical maximum in a typical single-processor system. This does not exclude multi-processor systems, but these typically require considerably more design effort to achieve the maximum rated bus frequency. The actual maximum SYSCLK frequency for any application of the MPC7448 will be a function of the AC timings of the microprocessor(s), the AC timings for the system controller, bus loading, circuit board topology, trace lengths, and so forth, and may be less than the value given in Table 8.



Figure 4 provides the AC test load for the MPC7448.



Figure 5 provides the BMODE[0:1] input timing diagram for the MPC7448. These mode select inputs are sampled once before and once after HRESET negation.



Figure 5. BMODE[0:1] Input Sample Timing Diagram



# 5.2.3 IEEE Std. 1149.1 AC Timing Specifications

Table 10 provides the IEEE Std. 1149.1 (JTAG) AC timing specifications as defined in Figure 8 through Figure 11.

Table 10. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup>

At recommended operating conditions. See Table 4.

| Parameter                                                  | Symbol                                 | Min      | Мах      | Unit | Notes |
|------------------------------------------------------------|----------------------------------------|----------|----------|------|-------|
| TCK frequency of operation                                 | f <sub>TCLK</sub>                      | 0        | 33.3     | MHz  |       |
| TCK cycle time                                             | t <sub>TCLK</sub>                      | 30       | —        | ns   |       |
| TCK clock pulse width measured at 1.4 V                    | t <sub>JHJL</sub>                      | 15       | —        | ns   |       |
| TCK rise and fall times                                    | $t_{\rm JR}$ and $t_{\rm JF}$          | —        | 2        | ns   |       |
| TRST assert time                                           | t <sub>TRST</sub>                      | 25       | —        | ns   | 2     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI       | t <sub>DVJH</sub><br>t <sub>IVJH</sub> | 4<br>0   | _        | ns   | 3     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI        | <sup>t</sup> DXJH<br>t <sub>IXJH</sub> | 20<br>25 |          | ns   | 3     |
| Valid times:<br>Boundary-scan data<br>TDO                  | t <sub>JLDV</sub><br>t <sub>JLOV</sub> | 4<br>4   | 20<br>25 | ns   | 4     |
| Output hold times:<br>Boundary-scan data<br>TDO            | t <sub>JLDX</sub><br>t <sub>JLOX</sub> | 30<br>30 | —        | ns   | 4     |
| TCK to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JLDZ</sub><br>t <sub>JLOZ</sub> | 3<br>3   | 19<br>9  | ns   | 4, 5  |

Notes:

 All outputs are measured from the midpoint voltage of the falling/rising edge of TCLK to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 7). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

2. TRST is an asynchronous level sensitive signal. The time is for test purposes only.

3. Non-JTAG signal input timing with respect to TCK.

4. Non-JTAG signal output timing with respect to TCK.

5. Guaranteed by design and characterization.



# 7 Pinout Listings

Table 11 provides the pinout listing for the MPC7448, 360 HCTE package. The pinouts of the MPC7448 and MPC7447A are compatible, but the requirements regarding the use of the additional power and ground pins have changed. The MPC7448 requires these pins be connected to the appropriate power or ground plane to achieve high core frequencies; see Section 9.3, "Connection Recommendations," for additional information. As a result, these pins should be connected in all new designs.

Additionally, the MPC7448 may be populated on a board designed for a MPC7447 (or MPC7445 or MPC7441), provided the core voltage can be made to match the requirements in Table 4 and all pins defined as 'no connect' for the MPC7447 are unterminated, as required by the *MPC7457 RISC Microprocessor Hardware Specifications*. The MPC7448 uses pins previously marked 'no connect' for the temperature diode pins and for additional power and ground connections. The additional power and ground pins are required to achieve high core frequencies and core frequency will be limited if they are not connected; see Section 9.3, "Connection Recommendations," for additional information. Because these 'no connect' pins in the MPC7447 360 pin package are not driven in functional mode, an MPC7447 can be populated in an MPC7448 board.

### NOTE

Caution must be exercised when performing boundary scan test operations on a board designed for an MPC7448, but populated with an MPC7447 or earlier device. This is because in the MPC7447 it is possible to drive the latches associated with the former 'no connect' pins in the MPC7447, potentially causing contention on those pins. To prevent this, ensure that these pins are not connected on the board or, if they are connected, ensure that the states of internal MPC7447 latches do not cause these pins to be driven during board testing.

For the MPC7448, pins that were defined as the TEST[0:4] factory test signal group on the MPC7447A and earlier devices have been assigned new functions. For most of these, the termination recommendations for the TEST[0:4] pins of the MPC7447A are compatible with the MPC7448 and will allow correct operation with no performance loss. The exception is BVSEL1 (TEST3 on the MPC7447A and earlier devices), which may require a different termination depending which I/O voltage mode is desired; see Table 3 for more information.

### NOTE

This pinout is not compatible with the MPC750, MPC7400, or MPC7410 360 BGA package.





# 8.3 Package Parameters for the MPC7448, 360 HCTE LGA

The package parameters are as provided in the following list. The package type is  $25 \times 25$  mm, 360 pin high coefficient of thermal expansion ceramic land grid array (HCTE).

| Package outline                             | $25 \times 25 \text{ mm}$                   |  |  |  |  |
|---------------------------------------------|---------------------------------------------|--|--|--|--|
| Interconnects                               | $360 (19 \times 19 \text{ ball array} - 1)$ |  |  |  |  |
| Pitch                                       | 1.27 mm (50 mil)                            |  |  |  |  |
| Minimum module height                       | 1.52 mm                                     |  |  |  |  |
| Maximum module height                       | 1.80 mm                                     |  |  |  |  |
| Pad diameter                                | 0.89 mm (35 mil)                            |  |  |  |  |
| Coefficient of thermal expansion12.3 ppm/°C |                                             |  |  |  |  |



Package Description

# 8.4 Mechanical Dimensions for the MPC7448, 360 HCTE LGA

Figure 13 provides the mechanical dimensions and bottom surface nomenclature for the MPC7448, 360 HCTE LGA package.



Figure 14. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC7448, 360 HCTE LGA Package



|              | Example Core and VCO Frequency in MHz |                         |             |                        |             |           |            |             |            |            |            |
|--------------|---------------------------------------|-------------------------|-------------|------------------------|-------------|-----------|------------|-------------|------------|------------|------------|
| PLL_CFG[0:5] | Buo to Coro                           | Corro to VCO            |             | Bus (SYSCLK) Frequency |             |           |            |             |            |            |            |
|              | Multiplier <sup>5</sup>               | Multiplier <sup>5</sup> | 33.3<br>MHz | 50<br>MHz              | 66.6<br>MHz | 75<br>MHz | 83<br>MHz  | 100<br>MHz  | 133<br>MHz | 167<br>MHz | 200<br>MHz |
| 100110       | 11x                                   | 1x                      |             |                        | 733         | 825       | 913        | 1100        | 1467       |            |            |
| 000000       | 11.5x                                 | 1x                      |             |                        | 766         | 863       | 955        | 1150        | 1533       |            |            |
| 101110       | 12x                                   | 1x                      |             | 600                    | 800         | 900       | 996        | 1200        | 1600       |            |            |
| 111110       | 12.5x                                 | 1x                      |             | 625                    | 833         | 938       | 1038       | 1250        | 1667       |            |            |
| 010110       | 13x                                   | 1x                      |             | 650                    | 865         | 975       | 1079       | 1300        |            |            |            |
| 111000       | 13.5x                                 | 1x                      |             | 675                    | 900         | 1013      | 1121       | 1350        |            |            |            |
| 110010       | 14x                                   | 1x                      |             | 700                    | 933         | 1050      | 1162       | 1400        |            |            |            |
| 000110       | 15x                                   | 1x                      |             | 750                    | 1000        | 1125      | 1245       | 1500        |            |            |            |
| 110110       | 16x                                   | 1x                      |             | 800                    | 1066        | 1200      | 1328       | 1600        |            |            |            |
| 000010       | 17x                                   | 1x                      |             | 850                    | 1132        | 1275      | 1417       | 1700        |            |            |            |
| 001010       | 18x                                   | 1x                      | 600         | 900                    | 1200        | 1350      | 1500       |             |            |            |            |
| 001110       | 20x                                   | 1x                      | 667         | 1000                   | 1332        | 1500      | 1666       |             |            |            |            |
| 010010       | 21x                                   | 1x                      | 700         | 1050                   | 1399        | 1575      |            |             |            |            |            |
| 011010       | 24x                                   | 1x                      | 800         | 1200                   | 1600        |           |            |             |            |            |            |
| 111010       | 28x                                   | 1x                      | 933         | 1400                   |             |           |            |             |            |            |            |
| 001100       | PLL b                                 | oypass                  |             | PLL off, S             | SYSCLK      | clocks co | re circuit | ry directly | /          |            |            |
| 111100       | PLI                                   | _ off                   |             | PL                     | L off, no   | core cloc | king occu  | urs         |            |            |            |

Table 12. MPC7448 Microprocessor PLL Configuration Example (continued)

Notes:

1. PLL\_CFG[0:5] settings not listed are reserved.

2. The sample bus-to-core frequencies shown are for reference only. Some PLL configurations may select bus, core, or VCO frequencies which are not useful, not supported, or not tested for by the MPC7448; see Section 5.2.1, "Clock AC Specifications," for valid SYSCLK, core, and VCO frequencies.

3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly and the PLL is disabled. However, the bus interface unit requires a 2x clock to function. Therefore, an additional signal, EXT\_QUAL, must be driven at half the frequency of SYSCLK and offset in phase to meet the required input setup t<sub>IVKH</sub> and hold time t<sub>IXKH</sub> (see Table 9). The result will be that the processor bus frequency will be one-half SYSCLK, while the internal processor is clocked at SYSCLK frequency. This mode is intended for factory use and emulator tool use only.

Note: The AC timing specifications given in this document do not apply in PLL-bypass mode.

- 4. In PLL-off mode, no clocking occurs inside the MPC7448 regardless of the SYSCLK input.
- 5. Applicable when DFS modes are disabled. These multipliers change when operating in a DFS mode. See Section 9.7.5, "Dynamic Frequency Switching (DFS)" for more information.
- 6. Bus-to-core multipliers less than 5x require that assertion of AACK be delayed by one or two bus cycles to allow the processor to generate a response to a snooped transaction. See the *MPC7450 RISC Microprocessor Reference Manual* for more information.



### 9.2.3 Transient Specifications

The ensure the long-term reliability of the device, the MPC7448 requires that transients on the core power rail ( $V_{DD}$ ) be constrained. The recommended operating voltage specifications provided in Table 4 are DC specifications. That is, the device may be operated continuously with  $V_{DD}$  within the specified range without adversely affecting the device's reliability. Excursions above the stated recommended operation range, including overshoot during power-up, can impact the long-term reliability of the device. Excursions are described by their amplitude and duration. Duration is defined as the time period during which the  $V_{DD}$  power plane, as measured at the VDD\_SENSE pins, will be within a specific voltage range, expressed as percentage of the total time the device will be powered up over the device lifetime. In practice, the period over which transients are measured can be any arbitrary period of time that accurately represents the expected range of processor and system activity. The voltage ranges and durations for normal operation and transients are described in Table 14.

#### Voltage Range (V) Permitted Notes Voltage Region Duration<sup>1</sup> Min Max Normal V<sub>DD</sub> minimum V<sub>DD</sub> maximum 100% 2 Low Transient V<sub>DD</sub> maximum 1.35 V 10% 2, 3 1.35 V 1.40 V 0.2% 4 **High Transient**

 Table 14. VDD Power Supply Transient Specifications

 At recommended operating temperatures. See Table 4.

#### Notes:

1. Permitted duration is defined as the percentage of the total time the device is powered on that the V<sub>DD</sub> power supply voltage may exist within the specified voltage range.

2. See Table 4 for nominal  $V_{DD}$  specifications.

3. To simplify measurement, excursions into the High Transient region are included in this duration.

4. Excursions above the absolute maximum rating of 1.4 V are not permitted; see Table 2.

Note that, to simplify transient measurements, the duration of the excursion into the High Transient region is also included in the Low Transient duration, so that only the time the voltage is above each threshold must be considered. Figure 19 shows an example of measuring voltage transients.



Figure 19. Voltage Transient Example

likewise be pulled up through a pull-up resistor (weak or stronger: 4.7–1 K $\Omega$ ) to prevent erroneous assertions of this signal.

In addition, the MPC7448 has one open-drain style output that requires a pull-up resistor (weak or stronger:  $4.7-1 \text{ K}\Omega$ ) if it is used by the system. This pin is CKSTP\_OUT.

BVSEL0 and BVSEL1 should not be allowed to float, and should be configured either via pull-up or pull-down resistors or actively driven by external logic. If pull-down resistors are used to configure BVSEL0 or BVSEL1, the resistors should be less than 250  $\Omega$  (see Table 11). Because PLL\_CFG[0:5] must remain stable during normal operation, strong pull-up and pull-down resistors (1 K $\Omega$  or less) are recommended to configure these signals in order to protect against erroneous switching due to ground bounce, power supply noise, or noise coupling.

During inactive periods on the bus, the address and transfer attributes may not be driven by any master and may, therefore, float in the high-impedance state for relatively long periods of time. Because the MPC7448 must continually monitor these signals for snooping, this float condition may cause excessive power draw by the input receivers on the MPC7448 or by other receivers in the system. These signals can be pulled up through weak (10-K $\Omega$ ) pull-up resistors by the system, address bus driven mode enabled (see the *MPC7450 RISC Microprocessor Family Users' Manual* for more information on this mode), or they may be otherwise driven by the system during inactive periods of the bus to avoid this additional power draw. Preliminary studies have shown the additional power draw by the MPC7448 input receivers to be negligible and, in any event, none of these measures are necessary for proper device operation. The snooped address and transfer attribute inputs are: A[0:35], AP[0:4], TT[0:4],  $\overline{CI}$ ,  $\overline{WT}$ , and  $\overline{GBL}$ .

If address or data parity is not used by the system, and respective parity checking is disabled through HID1, the input receivers for those pins are disabled and do not require pull-up resistors, therefore they may be left unconnected by the system. If extended addressing is not used (HID0[XAEN] = 0), A[0:3] are unused and must be pulled low to GND through weak pull-down resistors; additionally, if address parity checking is enabled (HID1[EBA] = 1) and extended addressing is not used, AP[0] must be pulled up to  $OV_{DD}$  through a weak pull-up resistor. If the MPC7448 is in 60x bus mode, DTI[0:3] must be pulled low to GND through weak pull-down resistors.

The data bus input receivers are normally turned off when no read operation is in progress and, therefore, do not require pull-up resistors on the bus. Other data bus receivers in the system, however, may require pull-ups or require that those signals be otherwise driven by the system during inactive periods. The data bus signals are D[0:63] and DP[0:7].

# 9.6 JTAG Configuration Signals

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 standard specification, but is typically provided on all processors that implement the PowerPC architecture. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the TRST signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical.

The COP function of these processors allows a remote computer system (typically a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order



of any thermal interface material depends on many factors—thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, and so on.



Figure 25. Thermal Performance of Select Thermal Interface Material

The board designer can choose between several types of thermal interfaces. Heat sink adhesive materials should be selected based on high conductivity and mechanical strength to meet equipment shock/vibration requirements. There are several commercially available thermal interfaces and adhesive materials provided by the following vendors:

| The Bergquist Company              | 800-347-4572 |
|------------------------------------|--------------|
| 18930 West 78 <sup>th</sup> St.    |              |
| Chanhassen, MN 55317               |              |
| Internet: www.bergquistcompany.com |              |
| Chomerics, Inc.                    | 781-935-4850 |
| 77 Dragon Ct.                      |              |
| Woburn, MA 01801                   |              |
| Internet: www.chomerics.com        |              |
| Dow-Corning Corporation            | 800-248-2481 |
| Corporate Center                   |              |
| P.O. Box 994.                      |              |
| Midland, MI 48686-0994             |              |
| Internet: www.dowcorning.com       |              |



# 9.7.4 Temperature Diode

The MPC7448 has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461<sup>TM</sup>). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. For proper operation, the monitoring device used should auto-calibrate the device by canceling out the V<sub>BE</sub> variation of each MPC7448's internal diode.

The following are the specifications of the MPC7448 on-board temperature diode:

 $V_{f} > 0.40 V$ 

 $V_{f} < 0.90 V$ 

Operating range 2–300 µA

Diode leakage  $< 10 \text{ nA} @ 125^{\circ}\text{C}$ 

Ideality factor over 5–150  $\mu A$  at 60°C:  $n=1.0275\pm0.9\%$ 

Ideality factor is defined as the deviation from the ideal diode equation:

$$I_{fw} = I_s e^{\frac{qV_f}{nKT}} - 1$$

Another useful equation is:

$$\mathbf{V}_{\mathrm{H}} - \mathbf{V}_{\mathrm{L}} = \mathbf{n} \frac{\mathrm{KT}}{\mathrm{q}} \left[ \mathbf{I} \mathbf{n} \frac{\mathrm{I}_{\mathrm{H}}}{\mathrm{I}_{\mathrm{L}}} \right] - \mathbf{1}$$

Where:

 $I_{fw} = Forward current$ 

 $I_s = Saturation current$ 

 $V_d = Voltage at diode$ 

 $V_f = Voltage forward biased$ 

 $V_H = Diode \text{ voltage while } I_H \text{ is flowing}$ 

 $V_L$  = Diode voltage while  $I_L$  is flowing

 $I_{H} = Larger diode bias current$ 

 $I_L =$ Smaller diode bias current

q = Charge of electron (1.6 x  $10^{-19}$  C)

$$n =$$
Ideality factor (normally 1.0)

K = Boltzman's constant (1.38 x 
$$10^{-23}$$
 Joules/K)

The ratio of  $I_H$  to  $I_L$  is usually selected to be 10:1. The previous equation simplifies to the following:

$$V_{H} - V_{L} = 1.986 \times 10^{-4} \times nT$$



Solving for T, the equation becomes:

$$\mathbf{nT} = \frac{\mathbf{V}_{\mathrm{H}} - \mathbf{V}_{\mathrm{L}}}{1.986 \times 10^{-4}}$$

## 9.7.5 Dynamic Frequency Switching (DFS)

The DFS feature in the MPC7448 adds the ability to divide the processor-to-system bus ratio by two or four during normal functional operation. Divide-by-two mode is enabled by setting the HID1[DFS2] bit in software or by asserting the  $\overline{DFS2}$  pin via hardware. The MPC7448 can be returned for full speed by clearing HID1[DFS2] or negating  $\overline{DFS2}$ . Similarly, divide-by-four mode is enabled by setting HID1[DFS4] in software or by asserting the  $\overline{DFS4}$  pin. In all cases, the frequency change occurs in 1 clock cycle and no idle waiting period is required to switch between modes. Note that asserting either  $\overline{DFS2}$  or  $\overline{DFS4}$  overrides software control of DFS, and that asserting both  $\overline{DFS2}$  and  $\overline{DFS4}$  disables DFS completely, including software control. Additional information regarding DFS can be found in the *MPC7450 RISC Microprocessor Family Reference Manual*. Note that minimum core frequency requirements must be observed when enabling DFS, and the resulting core frequency must meet the requirements for  $f_{core}$  DFS given in Table 8.

### 9.7.5.1 Power Consumption with DFS Enabled

Power consumption with DFS enabled can be approximated using the following formula:

$$\mathbf{P}_{\mathbf{DFS}} = \begin{bmatrix} \overline{f}_{\mathbf{DFS}} & (\mathbf{P} - \mathbf{P}_{\mathbf{DS}}) \end{bmatrix} + \mathbf{P}_{\mathbf{DS}}$$

Where:

 $P_{DFS}$  = Power consumption with DFS enabled

 $f_{DFS}$  = Core frequency with DFS enabled

f = Core frequency prior to enabling DFS

P = Power consumption prior to enabling DFS (see Table 7)

 $P_{DS}$  = Deep sleep mode power consumption (see Table 7)

The above is an approximation only. Power consumption with DFS enabled is not tested or guaranteed.

### 9.7.5.2 Bus-to-Core Multiplier Constraints with DFS

DFS is not available for all bus-to-core multipliers as configured by PLL\_CFG[0:5] during hard reset. The complete listing is shown in Table 16. Shaded cells represent DFS modes that are not available for a particular PLL\_CFG[0:5] setting. Should software or hardware attempt to transition to a multiplier that is not supported, the device will remain at its current multiplier. For example, if a transition from DFS-disabled to an unsupported divide-by-2 or divide-by-4 setting is attempted, the bus-to-core multiplier will remain at the setting configured by the PLL\_CFG[0:5] pins. In the case of an attempted transition from a supported divide-by-2 mode to an unsupported divide-by-4 mode, the device will remain in divide-by-2 mode. In all cases, the HID1[PC0-5] bits will correctly reflect the current bus-to-core frequency multiplier.

| DFS mode dis                                                              | sabled                                                                    | DFS divide-by-2 (<br>(HID1[DFS2] = 1 | mode enabled<br>or DFS2 = 0) | DFS divide-by-4 mode enabled<br>(HID1[DFS4] = 1 or DFS4 = 0) |                          |  |
|---------------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------|------------------------------|--------------------------------------------------------------|--------------------------|--|
| Bus-to-Core Multiplier<br>Configured by<br>PLL_CFG[0:5]<br>(see Table 12) | Bus-to-Core Multiplier<br>Configured by<br>PLL_CFG[0:5]<br>(see Table 12) |                                      | HID1[PC0-5] <sup>3</sup>     | Bus-to-Core<br>Multiplier                                    | HID1[PC0-5] <sup>3</sup> |  |
| 2x <sup>4</sup>                                                           | 010000                                                                    | N/A (unchanged) <sup>1</sup>         | unchanged <sup>1</sup>       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 3x <sup>4</sup>                                                           | 100000                                                                    | N/A (unchanged) <sup>1</sup>         | unchanged <sup>1</sup>       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 4x <sup>4</sup>                                                           | 101000                                                                    | 2x <sup>4</sup>                      | 010000                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 5x                                                                        | 101100                                                                    | 2.5x <sup>4</sup>                    | 010101                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 5.5x                                                                      | 100100                                                                    | 2.75x <sup>4</sup>                   | 110101 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 6x                                                                        | 110100                                                                    | 3x <sup>4</sup>                      | 100000                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 6.5x                                                                      | 010100                                                                    | 3.25x <sup>4</sup>                   | 100000 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 7x                                                                        | 001000                                                                    | 3.5x <sup>4</sup>                    | 110101                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 7.5x                                                                      | 000100                                                                    | 3.75x <sup>4</sup>                   | 110101 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 8x                                                                        | 110000                                                                    | 4x <sup>4</sup>                      | 101000 <sup>4</sup>          | 2x <sup>4</sup>                                              | 010000                   |  |
| 8.5x                                                                      | 011000                                                                    | 4.25x <sup>4</sup>                   | 101000 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 9x                                                                        | 011110                                                                    | 4.5x <sup>4</sup>                    | 011101                       | 2.25x <sup>4</sup>                                           | 010000 <sup>2</sup>      |  |
| 9.5x                                                                      | 011100                                                                    | 4.75x <sup>4</sup>                   | 011101 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 10x                                                                       | 101010                                                                    | 5x                                   | 101100                       | 2.5x <sup>4</sup>                                            | 010101                   |  |
| 10.5x                                                                     | 100010                                                                    | 5.25x                                | 101100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 11x                                                                       | 100110                                                                    | 5.5x                                 | 100100                       | 2.75x <sup>4</sup>                                           | 010101 <sup>2</sup>      |  |
| 11.5x                                                                     | 000000                                                                    | 5.75x                                | 100100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 12x                                                                       | 101110                                                                    | 6x                                   | 110100                       | 3x <sup>4</sup>                                              | 100000                   |  |
| 12.5x                                                                     | 111110                                                                    | 6.25x                                | 110100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 13x                                                                       | 010110                                                                    | 6.5x                                 | 010100                       | 3.25x <sup>4</sup>                                           | 100000 <sup>2</sup>      |  |
| 13.5x                                                                     | 111000                                                                    | 6.75                                 | 010100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |
| 14x                                                                       | 110010                                                                    | 7x                                   | 001000                       | 3.5x <sup>4</sup>                                            | 110101                   |  |
| 15x                                                                       | 000110                                                                    | 7.5x                                 | 000100                       | 3.75x <sup>4</sup>                                           | 110101 <sup>2</sup>      |  |
| 16x                                                                       | 110110                                                                    | 8x                                   | 110000                       | 4x <sup>4</sup>                                              | 101000                   |  |
| 17x                                                                       | 000010                                                                    | 8.5x                                 | 011000                       | 4.25x <sup>4</sup>                                           | 101000 <sup>2</sup>      |  |
| 18x                                                                       | 001010                                                                    | 9x                                   | 011110                       | 4.5x <sup>4</sup>                                            | 011101                   |  |
| 20x                                                                       | 001110                                                                    | 10x                                  | 101010                       | 5x                                                           | 101100                   |  |
| 21x                                                                       | 010010                                                                    | 10.5x                                | 100010                       | 5.25x                                                        | 101100 <sup>2</sup>      |  |

### Table 16. Valid Divide Ratio Configurations



**Document Revision History** 

| Revision | Date | Substantive Change(s)                                                                                                                                                                                            |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        |      | Table 6: Added separate input leakage specification for BVSEL0, <u>LSSD_MODE</u> , <u>TCK</u> , TDI, TMS, <u>TRST</u> signals to correctly indicate leakage current for signals with internal pull-up resistors. |
|          |      | Section 5.1: Added paragraph preceding Table 7 and edited notes in Table 7 to clarify core frequencies at which power consumption is measured.                                                                   |
|          |      | Section 5.3: Removed voltage derating specifications; this feature has been made redundant by new device offerings and is no longer supported.                                                                   |
|          |      | Changed names of "Typical–Nominal" and "Typical–Thermal" power consumption parameters to "Typical" and "Thermal", respectively. (Name change only–no specifications were changed.)                               |
|          |      | Table 11: Revised Notes 16, 18, and 19 to reflect current recommendations for connection of SENSE pins.                                                                                                          |
|          |      | Section 9.3: Added paragraph explaining connection recommendations for SENSE pins. (See also Table 11 entry above.)                                                                                              |
|          |      | Table 19: Updated table to reflect changes in specifications for MC7448xxnnnnNC devices.<br>Table 9: Changed all instances of TT[0:3] to TT[0:4]                                                                 |
|          |      | Removed mention of these input signals from output valid times and output hold times:                                                                                                                            |
|          |      | • AACK, CKSTP_IN, DT[0:3]                                                                                                                                                                                        |
|          |      | Figure 17: Modified diagram slightly to correctly snow constraint on SYSCLK ramping is related to V <sub>DD</sub>                                                                                                |
|          |      | Added Table 20 to reflect introduction of extended temperature devices and associated hardware                                                                                                                   |
|          |      | specification addendum.                                                                                                                                                                                          |
| 1        |      | Added 1600 MHz, 1420 MHz, and 1000 MHz devices                                                                                                                                                                   |
|          |      | Section 4: corrected die size                                                                                                                                                                                    |
|          |      | Table 2: Revised Note 4 to consider overshoot/undershoot and combined with Note 5.                                                                                                                               |
|          |      | Table 4. Revised operating voltage for $1700$ MHz device from $\pm$ 50 mV to $\pm$ 20 mV $/$ =50 mV.                                                                                                             |
|          |      | Table 11: Added voltage derating information for 1700 MHz devices: this feature is not supported at this                                                                                                         |
|          |      | time for other speed grades.                                                                                                                                                                                     |
|          |      | Added transient specifications for VDD power supply in Section 9.2.3, added Table 15 and Figure 19 and renumbered subsequent tables and figures.                                                                 |
|          |      | Moved Decoupling Recommendations from Section 9.4 to Section 9.2.4 and renumbered subsequent sections.                                                                                                           |
|          |      | Section 9.2.1: Revised power sequencing requirements.                                                                                                                                                            |
|          |      | Section 9.7.4: Added thermal diode ideality factor information (previously TBD).                                                                                                                                 |
|          |      | Table 17: Expanded table to show HID1 register values when DFS modes are enabled.                                                                                                                                |
|          |      | Section 11.2: updated to include additional N-spec device speed grades                                                                                                                                           |
|          |      | Tables 18 and 19: corrected PVR values and added "MC" product code prefix                                                                                                                                        |
| 0        |      | Initial public release.                                                                                                                                                                                          |

### Table 17. Document Revision History (continued)



# **11 Part Numbering and Marking**

Ordering information for the part numbers fully covered by this specification document is provided in Section 11.1, "Part Numbers Fully Addressed by This Document." Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact a local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier that may specify special application conditions. An optional specification modifier may also apply for parts to indicate a specific change in specifications, such as support for an extended temperature range. Finally, each part number contains a revision level code that refers to the die mask revision number. Section 11.2, "Part Numbers Not Fully Addressed by This Document," lists the part numbers that do not fully conform to the specifications of this document. These special part numbers require an additional document called a hardware specification addendum.

# 11.1 Part Numbers Fully Addressed by This Document

Table 18 provides the Freescale part numbering nomenclature for the MPC7448 part numbers fully addressed by this document. For information regarding other MPC7448 part numbers, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."

| XX                     | 7448               | XX                             | nnnn L                 |                                    | X                                                      |
|------------------------|--------------------|--------------------------------|------------------------|------------------------------------|--------------------------------------------------------|
| Product<br>Code        | Part<br>Identifier | Package                        | Processor<br>Frequency | Application<br>Modifier            | Revision Level                                         |
| MC<br>PPC <sup>1</sup> | 7448               | HX = HCTE BGA<br>VS = RoHS LGA | 1700                   | L: 1.3 V +20/–50 mV<br>0 to 105 °C | C: 2.1; PVR = 0x8004_0201<br>D: 2.2; PVR = 0x8004_0202 |
|                        |                    | VU = ROHS BGA                  | 1600                   | L: 1.25 V ± 50 mV<br>0 to 105 °C   |                                                        |
|                        |                    |                                | 1420                   | L: 1.2 V ± 50 mV<br>0 to 105 °C    |                                                        |
|                        |                    |                                | 1000                   | L: 1.15 V ± 50 mV<br>0 to 105 °C   |                                                        |

### Table 18. Part Numbering Nomenclature

#### Notes:

1. The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur as pilot production prototypes are shipped.



### Table 20. Part Numbers Addressed by MC7448TxxnnnnNx Series Hardware Specification Addendum (Document Order No. MPC7448ECS02AD)

| XX                     | 7448               | т                                     | XX            | nnnn                    | Ν                                   | X                                                      |
|------------------------|--------------------|---------------------------------------|---------------|-------------------------|-------------------------------------|--------------------------------------------------------|
| Product<br>Code        | Part<br>Identifier | Specificatio<br>n Modifier            | Package       | Processor<br>Frequency  | Application<br>Modifier             | Revision Level                                         |
| MC<br>PPC <sup>1</sup> | 7448               | T = Extended<br>Temperature<br>Device | HX = HCTE BGA | 1400                    | N: 1.15 V ± 50 mV<br>- 40 to 105 °C | C: 2.1; PVR = 0x8004_0201<br>D: 2.2; PVR = 0x8004_0202 |
|                        |                    |                                       |               | 1267<br>Revision C only | N: 1.1 V ± 50 mV<br>- 40 to 105 °C  |                                                        |
|                        |                    |                                       |               | 1267<br>Revision D only | N: 1.05 V ± 50 mV<br>- 40 to 105 °C |                                                        |
|                        |                    |                                       |               | 1000                    | N: 1.0 V ± 50 mV<br>- 40 to 105 °C  |                                                        |

Notes:

 The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes can be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur as pilot production prototypes are shipped.

# 11.3 Part Marking

Parts are marked as the example shown in Figure 27.



Notes:

AWLYYWW is the test code, where YYWW is the date code (YY = year, WW = work week) MMMMMM is the M00 (mask) number. YWWLAZ is the assembly traceability code.

Figure 27. Part Marking for BGA and LGA Device