

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC G4                                                             |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.4GHz                                                                 |
| Co-Processors/DSP               | Multimedia; SIMD                                                       |
| RAM Controllers                 | -                                                                      |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | -                                                                      |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.5V, 1.8V, 2.5V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                      |
| Package / Case                  | 360-CLGA, FCCLGA                                                       |
| Supplier Device Package         | 360-FCCLGA (25x25)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc7448vs1400nc |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4

Overview

NM



# 2 Features

This section summarizes features of the MPC7448 implementation.

Major features of the MPC7448 are as follows:

- High-performance, superscalar microprocessor
  - Up to four instructions can be fetched from the instruction cache at a time.
  - Up to three instructions plus a branch instruction can be dispatched to the issue queues at a time.
  - Up to 12 instructions can be in the instruction queue (IQ).
  - Up to 16 instructions can be at some stage of execution simultaneously.
  - Single-cycle execution for most instructions
  - One instruction per clock cycle throughput for most instructions
  - Seven-stage pipeline control
- Eleven independent execution units and three register files
  - Branch processing unit (BPU) features static and dynamic branch prediction
    - 128-entry (32-set, four-way set-associative) branch target instruction cache (BTIC), a cache of branch instructions that have been encountered in branch/loop code sequences. If a target instruction is in the BTIC, it is fetched into the instruction queue a cycle sooner than it can be made available from the instruction cache. Typically, a fetch that hits the BTIC provides the first four instructions in the target stream.
    - 2048-entry branch history table (BHT) with 2 bits per entry for four levels of prediction—not taken, strongly not taken, taken, and strongly taken
    - Up to three outstanding speculative branches
    - Branch instructions that do not update the count register (CTR) or link register (LR) are often removed from the instruction stream.
    - Eight-entry link register stack to predict the target address of Branch Conditional to Link Register (bclr) instructions
  - Four integer units (IUs) that share 32 GPRs for integer operands
    - Three identical IUs (IU1a, IU1b, and IU1c) can execute all integer instructions except multiply, divide, and move to/from special-purpose register instructions.
    - IU2 executes miscellaneous instructions, including the CR logical operations, integer multiplication and division instructions, and move to/from special-purpose register instructions.
  - Five-stage FPU and 32-entry FPR file
    - Fully IEEE Std. 754<sup>TM</sup>-1985–compliant FPU for both single- and double-precision operations
    - Supports non-IEEE mode for time-critical operations
    - Hardware support for denormalized numbers
    - Thirty-two 64-bit FPRs for single- or double-precision operands



Features

- Efficient data flow
  - Although the VR/LSU interface is 128 bits, the L1/L2 bus interface allows up to 256 bits.
  - The L1 data cache is fully pipelined to provide 128 bits/cycle to or from the VRs.
  - The L2 cache is fully pipelined to provide 32 bytes per clock every other cycle to the L1 caches.
  - As many as 16 out-of-order transactions can be present on the MPX bus.
  - Store merging for multiple store misses to the same line. Only coherency action taken (address-only) for store misses merged to all 32 bytes of a cache block (no data tenure needed).
  - Three-entry finished store queue and five-entry completed store queue between the LSU and the L1 data cache
  - Separate additional queues for efficient buffering of outbound data (such as castouts and write-through stores) from the L1 data cache and L2 cache
- Multiprocessing support features include the following:
  - Hardware-enforced, MESI cache coherency protocols for data cache
  - Load/store with reservation instruction pair for atomic memory references, semaphores, and other multiprocessor operations
- Power and thermal management
  - Dynamic frequency switching (DFS) feature allows processor core frequency to be halved or quartered through software to reduce power consumption.
  - The following three power-saving modes are available to the system:
    - Nap—Instruction fetching is halted. Only the clocks for the time base, decrementer, and JTAG logic remain running. The part goes into the doze state to snoop memory operations on the bus and then back to nap using a <u>QREQ</u>/<u>QACK</u> processor-system handshake protocol.
    - Sleep—Power consumption is further reduced by disabling bus snooping, leaving only the PLL in a locked and running state. All internal functional units are disabled.
    - Deep sleep—When the part is in the sleep state, the system can disable the PLL. The system
      can then disable the SYSCLK source for greater system power savings. Power-on reset
      procedures for restarting and relocking the PLL must be followed upon exiting the deep
      sleep state.
  - Instruction cache throttling provides control of instruction fetching to limit device temperature.
  - A new temperature diode that can determine the temperature of the microprocessor
- Performance monitor can be used to help debug system designs and improve software efficiency.
- In-system testability and debugging features through JTAG boundary-scan capability
- Testability
  - LSSD scan design
  - IEEE Std. 1149.1<sup>TM</sup> JTAG interface



#### Comparison with the MPC7447A, MPC7447, MPC7445, and MPC7441

| Microarchitectural Specs                                             | MPC7448           | MPC7447A | MPC7447       | MPC7445 | MPC7441  |  |  |  |
|----------------------------------------------------------------------|-------------------|----------|---------------|---------|----------|--|--|--|
| Execution Unit Timings (Latency-Throughput)                          |                   |          |               |         |          |  |  |  |
| Aligned load (integer, float, vector)                                |                   | 3        | 8-1, 4-1, 3-1 |         |          |  |  |  |
| Misaligned load (integer, float, vector)                             |                   | 4        | -2, 5-2, 4-2  |         |          |  |  |  |
| L1 miss, L2 hit latency with ECC (data/instruction)                  | 12/16             |          |               | -       |          |  |  |  |
| L1 miss, L2 hit latency without ECC (data/instruction)               | 11/15             |          | 9/1           | 3       |          |  |  |  |
| SFX (add, sub, shift, rot, cmp, logicals)                            |                   |          | 1-1           |         |          |  |  |  |
| Integer multiply ( $32 \times 8$ , $32 \times 16$ , $32 \times 32$ ) |                   | 4        | -1, 4-1, 5-2  |         |          |  |  |  |
| Scalar float                                                         |                   |          | 5-1           |         |          |  |  |  |
| VSFX (vector simple)                                                 |                   |          | 1-1           |         |          |  |  |  |
| VCFX (vector complex)                                                |                   |          | 4-1           |         |          |  |  |  |
| VFPU (vector float)                                                  |                   |          | 4-1           |         |          |  |  |  |
| VPER (vector permute)                                                |                   |          | 2-1           |         |          |  |  |  |
| MMU                                                                  | Js                |          |               |         |          |  |  |  |
| TLBs (instruction and data)                                          |                   | 128      | 3-entry, 2-wa | ıy      |          |  |  |  |
| Tablewalk mechanism                                                  |                   | Hard     | ware + softw  | vare    |          |  |  |  |
| Instruction BATs/data BATs                                           | 8/8               | 8/8      | 8/8           | 8/8     | 4/4      |  |  |  |
| L1 I Cache/D Ca                                                      | che Featur        | es       |               |         |          |  |  |  |
| Size                                                                 |                   |          | 32K/32K       |         |          |  |  |  |
| Associativity                                                        |                   |          | 8-way         |         |          |  |  |  |
| Locking granularity                                                  |                   |          | Way           |         |          |  |  |  |
| Parity on I cache                                                    |                   |          | Word          |         |          |  |  |  |
| Parity on D cache                                                    |                   |          | Byte          |         |          |  |  |  |
| Number of D cache misses (load/store)                                | 5/2               |          | 5/-           | 1       |          |  |  |  |
| Data stream touch engines                                            |                   |          | 4 streams     |         |          |  |  |  |
| On-Chip Cacl                                                         | ne Features       |          |               |         |          |  |  |  |
| Cache level                                                          |                   |          | L2            |         |          |  |  |  |
| Size/associativity                                                   | 1-Mbyte/<br>8-way | 512-Kbyt | e/8-way       | 256-Kby | te/8-way |  |  |  |
| Access width                                                         |                   |          | 256 bits      |         |          |  |  |  |
| Number of 32-byte sectors/line                                       | 2                 |          | 2             |         |          |  |  |  |
| Parity tag                                                           | Byte              |          | Byt           | e       |          |  |  |  |
| Parity data                                                          | data Byte Byte    |          |               |         |          |  |  |  |
| Data ECC 64-bit —                                                    |                   |          |               |         |          |  |  |  |
| Thermal Control                                                      |                   |          |               |         |          |  |  |  |
| Dynamic frequency switching divide-by-two mode                       | Yes               | Yes      | No            | No      | No       |  |  |  |
| Dynamic frequency switching divide-by-four mode                      | Yes               | No       | No            | No      | No       |  |  |  |
| Thermal diode                                                        | Yes               | Yes      | No            | No      | No       |  |  |  |

### Table 1. Microarchitecture Comparison (continued)



#### Electrical and Thermal Characteristics

Table 5 provides the package thermal characteristics for the MPC7448. For more information regarding thermal management, see Section 9.7, "Power and Thermal Management Information."

| Characteristic                                                                      | Symbol                | Value | Unit | Notes |
|-------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| Junction-to-ambient thermal resistance, natural convection, single-layer (1s) board | $R_{	extsf{	heta}JA}$ | 26    | •C/W | 2, 3  |
| Junction-to-ambient thermal resistance, natural convection, four-layer (2s2p) board | $R_{\thetaJMA}$       | 19    | •C/W | 2, 4  |
| Junction-to-ambient thermal resistance, 200 ft/min airflow, single-layer (1s) board | $R_{\thetaJMA}$       | 22    | •C/W | 2, 4  |
| Junction-to-ambient thermal resistance, 200 ft/min airflow, four-layer (2s2p) board | $R_{\thetaJMA}$       | 16    | •C/W | 2, 4  |
| Junction-to-board thermal resistance                                                | $R_{	extsf{	heta}JB}$ | 11    | •C/W | 5     |
| Junction-to-case thermal resistance                                                 | $R_{	extsf{	heta}JC}$ | < 0.1 | •C/W | 6     |

### Table 5. Package Thermal Characteristics<sup>1</sup>

#### Notes:

- 1. Refer to Section 9.7, "Power and Thermal Management Information," for details about thermal management.
- Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, airflow, power dissipation of other components on the board, and board thermal resistance.
- 3. Per JEDEC JESD51-2 with the single-layer board horizontal
- 4. Per JEDEC JESD51-6 with the board horizontal
- 5. Thermal resistance between the die and the printed-circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 6. This is the thermal resistance between die and case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the calculated case temperature. The actual value of R<sub>θJC</sub> for the part is less than 0.1°C/W.

### Table 6 provides the DC electrical characteristics for the MPC7448.

### **Table 6. DC Electrical Specifications**

At recommended operating conditions. See Table 4.

| Characteristic                                                                          | Nominal Bus<br>Voltage <sup>1</sup> | Symbol          | Min                  | Max                                  | Unit | Notes |
|-----------------------------------------------------------------------------------------|-------------------------------------|-----------------|----------------------|--------------------------------------|------|-------|
| Input high voltage                                                                      | 1.5                                 | V <sub>IH</sub> | $OV_{DD} 	imes 0.65$ | OV <sub>DD</sub> + 0.3               | V    | 2     |
| (all inputs)                                                                            | 1.8                                 |                 | $OV_{DD} 	imes 0.65$ | OV <sub>DD</sub> + 0.3               |      |       |
|                                                                                         | 2.5                                 |                 | 1.7                  | OV <sub>DD</sub> + 0.3               |      |       |
| Input low voltage                                                                       | 1.5                                 | V <sub>IL</sub> | -0.3                 | $\mathrm{OV}_\mathrm{DD} 	imes 0.35$ | V    | 2     |
| (all inputs)                                                                            | 1.8                                 |                 | -0.3                 | $\mathrm{OV}_\mathrm{DD} 	imes 0.35$ |      |       |
|                                                                                         | 2.5                                 |                 | -0.3                 | 0.7                                  |      |       |
| Input leakage current, all signals except<br>BVSEL0, LSSD_MODE, TCK, TDI, TMS,<br>TRST: | _                                   | l <sub>in</sub> | _                    | 50                                   | μA   | 2, 3  |
| V <sub>in</sub> = OV <sub>DD</sub><br>V <sub>in</sub> = GND                             |                                     |                 |                      | 50<br>- 50                           |      |       |
| Input leakage current, BVSEL0,<br>LSSD_MODE, TCK, TDI, TMS, TRST:                       | —                                   | l <sub>in</sub> | —                    |                                      | μA   | 2, 6  |
| $V_{in} = OV_{DD}$<br>$V_{in} = GND$                                                    |                                     |                 |                      | 50<br>- 2000                         |      |       |



### Table 6. DC Electrical Specifications (continued)

At recommended operating conditions. See Table 4.

| Characteristic                                                                                                                                                  |            | Nominal Bus<br>Voltage <sup>1</sup> | Symbol                  | Min        | Max  | Unit    | Notes |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------|-------------------------|------------|------|---------|-------|
| $\label{eq:high-impedance} \begin{array}{l} \text{High-impedance (off-stat} \\ \text{V}_{in} = \text{OV}_{\text{DD}} \\ \text{V}_{in} = \text{GND} \end{array}$ | _          | I <sub>TSI</sub>                    | _                       | 50<br>- 50 | μA   | 2, 3, 4 |       |
| Output high voltage @ Ic                                                                                                                                        | 1.5        | V <sub>OH</sub>                     | OV <sub>DD</sub> - 0.45 | _          | V    |         |       |
|                                                                                                                                                                 | 1.8        |                                     | OV <sub>DD</sub> - 0.45 | _          |      |         |       |
|                                                                                                                                                                 |            | 2.5                                 |                         | 1.8        | _    |         |       |
| Output low voltage @ I <sub>OI</sub>                                                                                                                            | _ = 5 mA   | 1.5                                 | V <sub>OL</sub>         | —          | 0.45 | V       |       |
|                                                                                                                                                                 | 1.8        |                                     | _                       | 0.45       |      |         |       |
|                                                                                                                                                                 | 2.5        |                                     | —                       | 0.6        |      |         |       |
| Capacitance,<br>V <sub>in</sub> = 0 V, f = 1 MHz                                                                                                                | All inputs |                                     | C <sub>in</sub>         | —          | 8.0  | pF      | 5     |

### Notes:

1. Nominal voltages; see Table 4 for recommended operating conditions.

2. All I/O signals are referenced to OV<sub>DD</sub>.

3. Excludes test signals and IEEE Std. 1149.1 boundary scan (JTAG) signals

4. The leakage is measured for nominal  $OV_{DD}$  and  $V_{DD}$ , or both  $OV_{DD}$  and  $V_{DD}$  must vary in the same direction (for example, both  $OV_{DD}$  and  $V_{DD}$  vary by either +5% or -5%).

5. Capacitance is periodically sampled rather than 100% tested.

6. These pins have internal pull-up resistors.

Table 7 provides the power consumption for the MPC7448 part numbers described by this document; see Section 11.1, "Part Numbers Fully Addressed by This Document," for information regarding which part numbers are described by this document. Freescale also offers MPC7448 part numbers that meet lower power consumption specifications by adhering to lower core voltage and core frequency specifications. For more information on these devices, including references to the MPC7448 Hardware Specification Addenda that describe these devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."

The power consumptions provided in Table 7 represent the power consumption of each speed grade when operated at the rated maximum core frequency (see Table 8). Freescale sorts devices by power as well as by core frequency, and power limits for each speed grade are independent of each other. Each device is tested at its maximum core frequency only. (Note that Deep Sleep Mode power consumption is independent of clock frequency.) Operating a device at a frequency lower than its rated maximum is fully supported provided the clock frequencies are within the specifications given in Table 8, and a device operated below its rated maximum will have lower power consumption. However, inferences should not be made about a device's power consumption based on the power specifications of another (lower) speed grade. For example, a 1700 MHz device operated at 1420 MHz may not exhibit the same power consumption as a 1420 MHz device operated at 1420 MHz.

For all MPC7448 devices, the following guidelines on the use of these parameters for system design are suggested. The Full-Power Mode–Typical value represents the sustained power consumption of the device



#### **Electrical and Thermal Characteristics**

when running a typical benchmark at temperatures in a typical system. The Full-Power Mode–Thermal value is intended to represent the sustained power consumption of the device when running a typical code sequence at high temperature and is recommended to be used as the basis for designing a thermal solution; see Section 9.7, "Power and Thermal Management Information" for more information on thermal solutions. The Full-Power Mode–Maximum value is recommended to be used for power supply design because this represents the maximum peak power draw of the device that a power supply must be capable of sourcing without voltage droop. For information on power consumption when dynamic frequency switching is enabled, see Section 9.7.5, "Dynamic Frequency Switching (DFS)."

|                                | Die Junction                     |          | Maximum Processor Core Frequency (Speed Grade, MHz) |      |          |      |       |  |  |
|--------------------------------|----------------------------------|----------|-----------------------------------------------------|------|----------|------|-------|--|--|
|                                | Temperature<br>(T <sub>j</sub> ) | 1000 MHz | 1000 MHz 1420 MHz 1600 MHz                          |      | 1700 MHz | Unit | Notes |  |  |
|                                |                                  |          | Full-Power M                                        | lode |          |      |       |  |  |
| Typical                        | 65 <b>•C</b>                     | 15.0     | 19.0                                                | 20.0 | 21.0     | W    | 1, 2  |  |  |
| Thermal                        | 105 <b>•C</b>                    | 18.6     | 23.3                                                | 24.4 | 25.6     | W    | 1, 5  |  |  |
| Maximum                        | 105 <b>•C</b>                    | 21.6     | 27.1                                                | 28.4 | 29.8     | W    | 1, 3  |  |  |
|                                |                                  |          | Nap Mod                                             | e    | ·        |      |       |  |  |
| Typical                        | 105 <b>•C</b>                    | 11.1     | 11.8                                                | 13.0 | 13.0     | W    | 1, 6  |  |  |
|                                | Sleep Mode                       |          |                                                     |      |          |      |       |  |  |
| Typical                        | 105 <b>•</b> C                   | 10.8     | 11.4                                                | 12.5 | 12.5     | W    | 1, 6  |  |  |
| Deep Sleep Mode (PLL Disabled) |                                  |          |                                                     |      |          |      |       |  |  |
| Typical                        | 105 <b>•C</b>                    | 10.4     | 11.0                                                | 12.0 | 12.0     | W    | 1, 6  |  |  |

#### Table 7. Power Consumption for MPC7448 at Maximum Rated Frequency

Notes:

- These values specify the power consumption for the core power supply (V<sub>DD</sub>) at nominal voltage and apply to all valid processor bus frequencies and configurations. The values do not include I/O supply power (OV<sub>DD</sub>) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent but is typically < 5% of V<sub>DD</sub> power. Worst case power consumption for AV<sub>DD</sub> < 13 mW. Freescale also offers MPC7448 part numbers that meet lower power consumption specifications; for more information on these devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."
- 2. Typical power consumption is an average value measured with the processor operating at its rated maximum processor core frequency (except for Deep Sleep Mode), at nominal recommended V<sub>DD</sub> (see Table 4) and 65°C while running the Dhrystone 2.1 benchmark and achieving 2.3 Dhrystone MIPs/MHz. This parameter is not 100% tested but periodically sampled.b
- 3. Maximum power consumption is the average measured with the processor operating at its rated maximum processor core frequency, at nominal V<sub>DD</sub> and maximum operating junction temperature (see Table 4) while running an entirely cache-resident, contrived sequence of instructions to keep all the execution units maximally busy.
- 4. Doze mode is not a user-definable state; it is an intermediate state between full-power and either nap or sleep mode. As a result, power consumption for this mode is not tested.
- Thermal power consumption is an average value measured at the nominal recommended V<sub>DD</sub> (see Table 4) and 105 °C while running the Dhrystone 2.1 benchmark and achieving 2.3 Dhrystone MIPs/MHz. This parameter is not 100% tested but periodically sampled.
- 6. Typical power consumption for these modes is measured at the nominal recommended V<sub>DD</sub> (see Table 4) and 105 °C in the mode described. This parameter is not 100% tested but is periodically sampled.



### 5.2 AC Electrical Characteristics

This section provides the AC electrical characteristics for the MPC7448. After fabrication, functional parts are sorted by maximum processor core frequency as shown in Section 5.2.1, "Clock AC Specifications," and tested for conformance to the AC specifications for that frequency. The processor core frequency, determined by the bus (SYSCLK) frequency and the settings of the PLL\_CFG[0:5] signals, can be dynamically modified using dynamic frequency switching (DFS). Parts are sold by maximum processor core frequency; see Section 11, "Part Numbering and Marking," for information on ordering parts. DFS is described in Section 9.7.5, "Dynamic Frequency Switching (DFS)."

### 5.2.1 Clock AC Specifications

Table 8 provides the clock AC timing specifications as defined in Figure 3 and represents the tested operating frequencies of the devices. The maximum system bus frequency, f<sub>SYSCLK</sub>, given in Table 8, is considered a practical maximum in a typical single-processor system. This does not exclude multi-processor systems, but these typically require considerably more design effort to achieve the maximum rated bus frequency. The actual maximum SYSCLK frequency for any application of the MPC7448 will be a function of the AC timings of the microprocessor(s), the AC timings for the system controller, bus loading, circuit board topology, trace lengths, and so forth, and may be less than the value given in Table 8.



### 5.2.3 IEEE Std. 1149.1 AC Timing Specifications

Table 10 provides the IEEE Std. 1149.1 (JTAG) AC timing specifications as defined in Figure 8 through Figure 11.

Table 10. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup>

At recommended operating conditions. See Table 4.

| Parameter                                                  | Symbol                                 | Min      | Мах      | Unit | Notes |
|------------------------------------------------------------|----------------------------------------|----------|----------|------|-------|
| TCK frequency of operation                                 | f <sub>TCLK</sub>                      | 0        | 33.3     | MHz  |       |
| TCK cycle time                                             | t <sub>TCLK</sub>                      | 30       | —        | ns   |       |
| TCK clock pulse width measured at 1.4 V                    | t <sub>JHJL</sub>                      | 15       | —        | ns   |       |
| TCK rise and fall times                                    | $t_{\rm JR}$ and $t_{\rm JF}$          | —        | 2        | ns   |       |
| TRST assert time                                           | t <sub>TRST</sub>                      | 25       | —        | ns   | 2     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI       | t <sub>DVJH</sub><br>t <sub>IVJH</sub> | 4<br>0   | _        | ns   | 3     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI        | <sup>t</sup> DXJH<br>t <sub>IXJH</sub> | 20<br>25 |          | ns   | 3     |
| Valid times:<br>Boundary-scan data<br>TDO                  | t <sub>JLDV</sub><br>t <sub>JLOV</sub> | 4<br>4   | 20<br>25 | ns   | 4     |
| Output hold times:<br>Boundary-scan data<br>TDO            | t <sub>JLDX</sub><br>t <sub>JLOX</sub> | 30<br>30 | _        | ns   | 4     |
| TCK to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JLDZ</sub><br>t <sub>JLOZ</sub> | 3<br>3   | 19<br>9  | ns   | 4, 5  |

Notes:

 All outputs are measured from the midpoint voltage of the falling/rising edge of TCLK to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 7). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

2. TRST is an asynchronous level sensitive signal. The time is for test purposes only.

3. Non-JTAG signal input timing with respect to TCK.

4. Non-JTAG signal output timing with respect to TCK.

5. Guaranteed by design and characterization.



# 7 Pinout Listings

Table 11 provides the pinout listing for the MPC7448, 360 HCTE package. The pinouts of the MPC7448 and MPC7447A are compatible, but the requirements regarding the use of the additional power and ground pins have changed. The MPC7448 requires these pins be connected to the appropriate power or ground plane to achieve high core frequencies; see Section 9.3, "Connection Recommendations," for additional information. As a result, these pins should be connected in all new designs.

Additionally, the MPC7448 may be populated on a board designed for a MPC7447 (or MPC7445 or MPC7441), provided the core voltage can be made to match the requirements in Table 4 and all pins defined as 'no connect' for the MPC7447 are unterminated, as required by the *MPC7457 RISC Microprocessor Hardware Specifications*. The MPC7448 uses pins previously marked 'no connect' for the temperature diode pins and for additional power and ground connections. The additional power and ground pins are required to achieve high core frequencies and core frequency will be limited if they are not connected; see Section 9.3, "Connection Recommendations," for additional information. Because these 'no connect' pins in the MPC7447 360 pin package are not driven in functional mode, an MPC7447 can be populated in an MPC7448 board.

### NOTE

Caution must be exercised when performing boundary scan test operations on a board designed for an MPC7448, but populated with an MPC7447 or earlier device. This is because in the MPC7447 it is possible to drive the latches associated with the former 'no connect' pins in the MPC7447, potentially causing contention on those pins. To prevent this, ensure that these pins are not connected on the board or, if they are connected, ensure that the states of internal MPC7447 latches do not cause these pins to be driven during board testing.

For the MPC7448, pins that were defined as the TEST[0:4] factory test signal group on the MPC7447A and earlier devices have been assigned new functions. For most of these, the termination recommendations for the TEST[0:4] pins of the MPC7447A are compatible with the MPC7448 and will allow correct operation with no performance loss. The exception is BVSEL1 (TEST3 on the MPC7447A and earlier devices), which may require a different termination depending which I/O voltage mode is desired; see Table 3 for more information.

### NOTE

This pinout is not compatible with the MPC750, MPC7400, or MPC7410 360 BGA package.



**Pinout Listings** 

| Signal Name      | Pin Number                                                                                                                                                                                                                                                                                                | Active | I/O    | Notes      |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------|
| A[0:35]          | E11, H1, C11, G3, F10, L2, D11, D1, C10, G2, D12, L3, G4, T2, F4, V1, J4, R2, K5, W2, J2, K4, N4, J3, M5, P5, N3, T1, V2, U1, N5, W1, B12, C4, G10, B11                                                                                                                                                   | High   | I/O    | 2          |
| AACK             | R1                                                                                                                                                                                                                                                                                                        | Low    | Input  |            |
| AP[0:4]          | C1, E3, H6, F5, G7                                                                                                                                                                                                                                                                                        | High   | I/O    | 2          |
| ARTRY            | N2                                                                                                                                                                                                                                                                                                        | Low    | I/O    | 3          |
| AV <sub>DD</sub> | A8                                                                                                                                                                                                                                                                                                        | _      | Input  |            |
| BG               | M1                                                                                                                                                                                                                                                                                                        | Low    | Input  |            |
| BMODE0           | G9                                                                                                                                                                                                                                                                                                        | Low    | Input  | 4          |
| BMODE1           | F8                                                                                                                                                                                                                                                                                                        | Low    | Input  | 5          |
| BR               | D2                                                                                                                                                                                                                                                                                                        | Low    | Output |            |
| BVSEL0           | B7                                                                                                                                                                                                                                                                                                        | High   | Input  | 1, 6       |
| BVSEL1           | E10                                                                                                                                                                                                                                                                                                       | High   | Input  | 1, 20      |
| CI               | J1                                                                                                                                                                                                                                                                                                        | Low    | Output |            |
| CKSTP_IN         | A3                                                                                                                                                                                                                                                                                                        | Low    | Input  |            |
| CKSTP_OUT        | B1                                                                                                                                                                                                                                                                                                        | Low    | Output |            |
| CLK_OUT          | H2                                                                                                                                                                                                                                                                                                        | High   | Output |            |
| D[0:63]          | R15, W15, T14, V16, W16, T15, U15, P14, V13, W13, T13, P13, U14, W14, R12, T12, W12, V12, N11, N10, R11, U11, W11, T11, R10, N9, P10, U10, R9, W10, U9, V9, W5, U6, T5, U5, W7, R6, P7, V6, P17, R19, V18, R18, V19, T19, U19, W19, U18, W17, W18, T16, T18, T17, W3, V17, U4, U8, U7, R7, P6, R8, W8, T8 | High   | I/O    |            |
| DBG              | M2                                                                                                                                                                                                                                                                                                        | Low    | Input  |            |
| DFS2             | A12                                                                                                                                                                                                                                                                                                       | Low    | Input  | 20, 21     |
| DFS4             | B6                                                                                                                                                                                                                                                                                                        | Low    | Input  | 12, 20, 21 |
| DP[0:7]          | T3, W4, T4, W9, M6, V3, N8, W6                                                                                                                                                                                                                                                                            | High   | I/O    |            |
| DRDY             | R3                                                                                                                                                                                                                                                                                                        | Low    | Output | 7          |
| DTI[0:3]         | G1, K1, P1, N1                                                                                                                                                                                                                                                                                            | High   | Input  | 8          |
| EXT_QUAL         | A11                                                                                                                                                                                                                                                                                                       | High   | Input  | 9          |
| GBL              | E2                                                                                                                                                                                                                                                                                                        | Low    | I/O    |            |
| GND              | B5, C3, D6, D13, E17, F3, G17, H4, H7, H9, H11, H13, J6, J8, J10, J12, K7, K3, K9, K11, K13, L6, L8, L10, L12, M4, M7, M9, M11, M13, N7, P3, P9, P12, R5, R14, R17, T7, T10, U3, U13, U17, V5, V8, V11, V15                                                                                               |        | _      |            |
| GND              | A17, A19, B13, B16, B18, E12, E19, F13, F16, F18, G19, H18, J14, L14, M15, M17, M19, N14, N16, P15, P19                                                                                                                                                                                                   | _      | —      | 15         |
| GND_SENSE        | G12, N13                                                                                                                                                                                                                                                                                                  | —      | —      | 19         |
| ПТ               | B2                                                                                                                                                                                                                                                                                                        | Low    | Output | 7          |
| HRESET           | D8                                                                                                                                                                                                                                                                                                        | Low    | Input  |            |
| INT              | D4                                                                                                                                                                                                                                                                                                        | Low    | Input  |            |
| L1_TSTCLK        | G8                                                                                                                                                                                                                                                                                                        | High   | Input  | 9          |
| L2_TSTCLK        | B3                                                                                                                                                                                                                                                                                                        | High   | Input  | 10         |

| Table 11. Pinout | Listing for the | e MPC7448, 36 | 0 HCTE Package |
|------------------|-----------------|---------------|----------------|



Package Description

# 8.4 Mechanical Dimensions for the MPC7448, 360 HCTE LGA

Figure 13 provides the mechanical dimensions and bottom surface nomenclature for the MPC7448, 360 HCTE LGA package.



Figure 14. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC7448, 360 HCTE LGA Package





This section provides system and thermal design requirements and recommendations for successful application of the MPC7448.

# 9.1 Clocks

The following sections provide more detailed information regarding the clocking of the MPC7448.

### 9.1.1 PLL Configuration

The MPC7448 PLL is configured by the PLL\_CFG[0:5] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the MPC7448 is shown in Table 12. In this example, shaded cells represent settings that, for a given SYSCLK frequency, result in core and/or VCO frequencies that do not comply with Table 8. When enabled, dynamic frequency switching (DFS) also affects the core frequency by halving or quartering the bus-to-core multiplier; see Section 9.7.5, "Dynamic Frequency Switching (DFS)," for more information. Note that when DFS is enabled the resulting core frequency must meet the adjusted minimum core frequency requirements ( $f_{core_DFS}$ ) described in Table 8. Note that the PLL\_CFG[5] is currently used for factory test only and should be tied low, and that the MPC7448 PLL configuration settings are compatible with the MPC7447A PLL configuration settings when PLL\_CFG[5] = 0.

|              |                         |                         | Exam        | ole Core               | and VCC     | ) Freque  | ncy in M  | Hz         |            |            |            |  |
|--------------|-------------------------|-------------------------|-------------|------------------------|-------------|-----------|-----------|------------|------------|------------|------------|--|
| PLL_CFG[0:5] | Bue to Core             | Corrector VOO           |             | Bus (SYSCLK) Frequency |             |           |           |            |            |            |            |  |
|              | Multiplier <sup>5</sup> | Multiplier <sup>5</sup> | 33.3<br>MHz | 50<br>MHz              | 66.6<br>MHz | 75<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz | 167<br>MHz | 200<br>MHz |  |
| 010000       | 2x <sup>6</sup>         | 1x                      |             |                        |             |           |           |            |            |            |            |  |
| 100000       | 3x <sup>6</sup>         | 1x                      |             |                        |             |           |           |            |            |            | 600        |  |
| 101000       | 4x <sup>6</sup>         | 1x                      |             |                        |             |           |           |            |            | 667        | 800        |  |
| 101100       | 5x                      | 1x                      |             |                        |             |           |           |            | 667        | 835        | 1000       |  |
| 100100       | 5.5x                    | 1x                      |             |                        |             |           |           |            | 733        | 919        | 1100       |  |
| 110100       | 6x                      | 1x                      |             |                        |             |           |           | 600        | 800        | 1002       | 1200       |  |
| 010100       | 6.5x                    | 1x                      |             |                        |             |           |           | 650        | 866        | 1086       | 1300       |  |
| 001000       | 7x                      | 1x                      |             |                        |             |           |           | 700        | 931        | 1169       | 1400       |  |
| 000100       | 7.5x                    | 1x                      |             |                        |             |           | 623       | 750        | 1000       | 1253       | 1500       |  |
| 110000       | 8x                      | 1x                      |             |                        |             | 600       | 664       | 800        | 1064       | 1336       | 1600       |  |
| 011000       | 8.5x                    | 1x                      |             |                        |             | 638       | 706       | 850        | 1131       | 1417       | 1700       |  |
| 011110       | 9x                      | 1x                      |             |                        | 600         | 675       | 747       | 900        | 1197       | 1500       |            |  |
| 011100       | 9.5x                    | 1x                      |             |                        | 633         | 712       | 789       | 950        | 1264       | 1583       |            |  |
| 101010       | 10x                     | 1x                      |             |                        | 667         | 750       | 830       | 1000       | 1333       | 1667       |            |  |
| 100010       | 10.5x                   | 1x                      |             |                        | 700         | 938       | 872       | 1050       | 1397       |            |            |  |

Table 12. MPC7448 Microprocessor PLL Configuration Example



### 9.2.3 Transient Specifications

The ensure the long-term reliability of the device, the MPC7448 requires that transients on the core power rail ( $V_{DD}$ ) be constrained. The recommended operating voltage specifications provided in Table 4 are DC specifications. That is, the device may be operated continuously with  $V_{DD}$  within the specified range without adversely affecting the device's reliability. Excursions above the stated recommended operation range, including overshoot during power-up, can impact the long-term reliability of the device. Excursions are described by their amplitude and duration. Duration is defined as the time period during which the  $V_{DD}$  power plane, as measured at the VDD\_SENSE pins, will be within a specific voltage range, expressed as percentage of the total time the device will be powered up over the device lifetime. In practice, the period over which transients are measured can be any arbitrary period of time that accurately represents the expected range of processor and system activity. The voltage ranges and durations for normal operation and transients are described in Table 14.

#### Voltage Range (V) Permitted Notes Voltage Region Duration<sup>1</sup> Min Max Normal V<sub>DD</sub> minimum V<sub>DD</sub> maximum 100% 2 Low Transient V<sub>DD</sub> maximum 1.35 V 10% 2, 3 1.35 V 1.40 V 0.2% 4 **High Transient**

 Table 14. VDD Power Supply Transient Specifications

 At recommended operating temperatures. See Table 4.

#### Notes:

1. Permitted duration is defined as the percentage of the total time the device is powered on that the V<sub>DD</sub> power supply voltage may exist within the specified voltage range.

2. See Table 4 for nominal  $V_{DD}$  specifications.

3. To simplify measurement, excursions into the High Transient region are included in this duration.

4. Excursions above the absolute maximum rating of 1.4 V are not permitted; see Table 2.

Note that, to simplify transient measurements, the duration of the excursion into the High Transient region is also included in the Low Transient duration, so that only the time the voltage is above each threshold must be considered. Figure 19 shows an example of measuring voltage transients.



Figure 19. Voltage Transient Example



to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 21 allows the COP port to independently assert HRESET or TRST, while ensuring that the target can drive HRESET as well. If the JTAG interface and COP header will not be used, TRST should be tied to HRESET through a 0- $\Omega$  isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during power-on. Although Freescale recommends that the COP header be designed into the system as shown in Figure 21, if this is not possible, the isolation resistor will allow future access to TRST in the case where a JTAG interface may need to be wired onto the system in debug situations.

The COP header shown in Figure 21 adds many benefits—breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features are possible through this interface—and can be as inexpensive as an unpopulated footprint for a header to be added when needed.

The COP interface has a standard header for connection to the target system, based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

There is no standardized way to number the COP header shown in Figure 21; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 21 is common to all known emulators.

The  $\overline{QACK}$  signal shown in Figure 21 is usually connected to the bridge chip or other system control logic in a system and is an input to the MPC7448 informing it that it can go into the quiescent state. Under normal operation this occurs during a low-power mode selection. In order for COP to work, the MPC7448 must see this signal asserted (pulled down). While shown on the COP header, not all emulator products drive this signal. If the product does not, a pull-down resistor can be populated to assert this signal. Additionally, some emulator products implement open-drain type outputs and can only drive  $\overline{QACK}$ asserted; for these tools, a pull-up resistor can be implemented to ensure this signal is negated when it is not being driven by the tool. Note that the pull-up and pull-down resistors on the  $\overline{QACK}$  signal are mutually exclusive and it is never necessary to populate both in a system. To preserve correct power-down operation,  $\overline{QACK}$  should be merged through logic so that it also can be driven by the bridge or system logic.



# 9.7 Power and Thermal Management Information

This section provides thermal management information for the high coefficient of thermal expansion (HCTE) package for air-cooled applications. Proper thermal control design is primarily dependent on the system-level design—the heat sink, airflow, and thermal interface material. The MPC7448 implements several features designed to assist with thermal management, including DFS and the temperature diode. DFS reduces the power consumption of the device by reducing the core frequency; see Section 9.7.5.1, "Power Consumption with DFS Enabled," for specific information regarding power reduction and DFS. The temperature diode allows an external device to monitor the die temperature in order to detect excessive temperature conditions and alert the system; see Section 9.7.4, "Temperature Diode," for more information.

To reduce the die-junction temperature, heat sinks may be attached to the package by several methods—spring clip to holes in the printed-circuit board or package, and mounting clip and screw assembly (see Figure 22); however, due to the potential large mass of the heat sink, attachment through the printed-circuit board is suggested. In any implementation of a heat sink solution, the force on the die should not exceed ten pounds (45 Newtons).



Figure 22. BGA Package Exploded Cross-Sectional View with Several Heat Sink Options

### NOTE

A clip on heat sink is not recommended for LGA because there may not be adequate clearance between the device and the circuit board. A through-hole solution is recommended, as shown in Figure 23.



# 9.7.1 Internal Package Conduction Resistance

For the exposed-die packaging technology described in Table 5, the intrinsic conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance (the case is actually the top of the exposed silicon die)
- The die junction-to-board thermal resistance

Figure 24 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



Figure 24. C4 Package with Heat Sink Mounted to a Printed-Circuit Board

Heat generated on the active side of the chip is conducted through the silicon, through the heat sink attach material (or thermal interface material), and, finally, to the heat sink, where it is removed by forced-air convection.

Because the silicon thermal resistance is quite small, the temperature drop in the silicon may be neglected for a first-order analysis. Thus, the thermal interface material and the heat sink conduction/convective thermal resistances are the dominant terms.

### 9.7.2 Thermal Interface Materials

A thermal interface material is recommended at the package lid-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 25 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, fluoroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately seven times greater than the thermal grease joint.

Often, heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 22). Therefore, synthetic grease offers the best thermal performance due to the low interface pressure and is recommended due to the high power dissipation of the MPC7448. Of course, the selection



Solving for T, the equation becomes:

$$\mathbf{nT} = \frac{\mathbf{V}_{\mathrm{H}} - \mathbf{V}_{\mathrm{L}}}{1.986 \times 10^{-4}}$$

### 9.7.5 Dynamic Frequency Switching (DFS)

The DFS feature in the MPC7448 adds the ability to divide the processor-to-system bus ratio by two or four during normal functional operation. Divide-by-two mode is enabled by setting the HID1[DFS2] bit in software or by asserting the  $\overline{DFS2}$  pin via hardware. The MPC7448 can be returned for full speed by clearing HID1[DFS2] or negating  $\overline{DFS2}$ . Similarly, divide-by-four mode is enabled by setting HID1[DFS4] in software or by asserting the  $\overline{DFS4}$  pin. In all cases, the frequency change occurs in 1 clock cycle and no idle waiting period is required to switch between modes. Note that asserting either  $\overline{DFS2}$  or  $\overline{DFS4}$  overrides software control of DFS, and that asserting both  $\overline{DFS2}$  and  $\overline{DFS4}$  disables DFS completely, including software control. Additional information regarding DFS can be found in the *MPC7450 RISC Microprocessor Family Reference Manual*. Note that minimum core frequency requirements must be observed when enabling DFS, and the resulting core frequency must meet the requirements for f<sub>core DFS</sub> given in Table 8.

### 9.7.5.1 Power Consumption with DFS Enabled

Power consumption with DFS enabled can be approximated using the following formula:

$$\mathbf{P}_{\mathbf{DFS}} = \begin{bmatrix} \overline{\mathbf{f}_{\mathbf{DFS}}} & (\mathbf{P} - \mathbf{P}_{\mathbf{DS}}) \end{bmatrix} + \mathbf{P}_{\mathbf{DS}}$$

Where:

 $P_{DFS}$  = Power consumption with DFS enabled

 $f_{DFS}$  = Core frequency with DFS enabled

f = Core frequency prior to enabling DFS

P = Power consumption prior to enabling DFS (see Table 7)

 $P_{DS}$  = Deep sleep mode power consumption (see Table 7)

The above is an approximation only. Power consumption with DFS enabled is not tested or guaranteed.

### 9.7.5.2 Bus-to-Core Multiplier Constraints with DFS

DFS is not available for all bus-to-core multipliers as configured by PLL\_CFG[0:5] during hard reset. The complete listing is shown in Table 16. Shaded cells represent DFS modes that are not available for a particular PLL\_CFG[0:5] setting. Should software or hardware attempt to transition to a multiplier that is not supported, the device will remain at its current multiplier. For example, if a transition from DFS-disabled to an unsupported divide-by-2 or divide-by-4 setting is attempted, the bus-to-core multiplier will remain at the setting configured by the PLL\_CFG[0:5] pins. In the case of an attempted transition from a supported divide-by-2 mode to an unsupported divide-by-4 mode, the device will remain in divide-by-2 mode. In all cases, the HID1[PC0-5] bits will correctly reflect the current bus-to-core frequency multiplier.



**Document Revision History** 

| Revision | Date | Substantive Change(s)                                                                                                                                                                                            |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        |      | Table 6: Added separate input leakage specification for BVSEL0, <u>LSSD_MODE</u> , <u>TCK</u> , TDI, TMS, <u>TRST</u> signals to correctly indicate leakage current for signals with internal pull-up resistors. |
|          |      | Section 5.1: Added paragraph preceding Table 7 and edited notes in Table 7 to clarify core frequencies at which power consumption is measured.                                                                   |
|          |      | Section 5.3: Removed voltage derating specifications; this feature has been made redundant by new device offerings and is no longer supported.                                                                   |
|          |      | Changed names of "Typical–Nominal" and "Typical–Thermal" power consumption parameters to "Typical" and "Thermal", respectively. (Name change only–no specifications were changed.)                               |
|          |      | Table 11: Revised Notes 16, 18, and 19 to reflect current recommendations for connection of SENSE pins.                                                                                                          |
|          |      | Section 9.3: Added paragraph explaining connection recommendations for SENSE pins. (See also Table 11 entry above.)                                                                                              |
|          |      | Table 19: Updated table to reflect changes in specifications for MC7448xxnnnnNC devices.<br>Table 9: Changed all instances of TT[0:3] to TT[0:4]                                                                 |
|          |      | Removed mention of these input signals from output valid times and output hold times:                                                                                                                            |
|          |      | • AACK, CKSTP_IN, DT[0:3]                                                                                                                                                                                        |
|          |      | Figure 17: Modified diagram slightly to correctly snow constraint on SYSCLK ramping is related to V <sub>DD</sub>                                                                                                |
|          |      | Added Table 20 to reflect introduction of extended temperature devices and associated hardware                                                                                                                   |
|          |      | specification addendum.                                                                                                                                                                                          |
| 1        |      | Added 1600 MHz, 1420 MHz, and 1000 MHz devices                                                                                                                                                                   |
|          |      | Section 4: corrected die size                                                                                                                                                                                    |
|          |      | Table 2: Revised Note 4 to consider overshoot/undershoot and combined with Note 5.                                                                                                                               |
|          |      | Table 4. Revised operating voltage for $1700$ MHz device from $\pm$ 50 mV to $\pm$ 20 mV $/$ =50 mV.                                                                                                             |
|          |      | Table 11: Added voltage derating information for 1700 MHz devices: this feature is not supported at this                                                                                                         |
|          |      | time for other speed grades.                                                                                                                                                                                     |
|          |      | Added transient specifications for VDD power supply in Section 9.2.3, added Table 15 and Figure 19 and renumbered subsequent tables and figures.                                                                 |
|          |      | Moved Decoupling Recommendations from Section 9.4 to Section 9.2.4 and renumbered subsequent sections.                                                                                                           |
|          |      | Section 9.2.1: Revised power sequencing requirements.                                                                                                                                                            |
|          |      | Section 9.7.4: Added thermal diode ideality factor information (previously TBD).                                                                                                                                 |
|          |      | Table 17: Expanded table to show HID1 register values when DFS modes are enabled.                                                                                                                                |
|          |      | Section 11.2: updated to include additional N-spec device speed grades                                                                                                                                           |
|          |      | Tables 18 and 19: corrected PVR values and added "MC" product code prefix                                                                                                                                        |
| 0        |      | Initial public release.                                                                                                                                                                                          |

### Table 17. Document Revision History (continued)



### Table 20. Part Numbers Addressed by MC7448TxxnnnnNx Series Hardware Specification Addendum (Document Order No. MPC7448ECS02AD)

| XX                     | 7448               | т                                     | XX            | nnnn                    | Ν                                   | X                                                      |
|------------------------|--------------------|---------------------------------------|---------------|-------------------------|-------------------------------------|--------------------------------------------------------|
| Product<br>Code        | Part<br>Identifier | Specificatio<br>n Modifier            | Package       | Processor<br>Frequency  | Application<br>Modifier             | Revision Level                                         |
| MC<br>PPC <sup>1</sup> | 7448               | T = Extended<br>Temperature<br>Device | HX = HCTE BGA | 1400                    | N: 1.15 V ± 50 mV<br>- 40 to 105 °C | C: 2.1; PVR = 0x8004_0201<br>D: 2.2; PVR = 0x8004_0202 |
|                        |                    |                                       |               | 1267<br>Revision C only | N: 1.1 V ± 50 mV<br>- 40 to 105 °C  |                                                        |
|                        |                    |                                       |               | 1267<br>Revision D only | N: 1.05 V ± 50 mV<br>- 40 to 105 °C |                                                        |
|                        |                    |                                       |               | 1000                    | N: 1.0 V ± 50 mV<br>- 40 to 105 °C  |                                                        |

Notes:

 The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes can be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur as pilot production prototypes are shipped.

### 11.3 Part Marking

Parts are marked as the example shown in Figure 27.



Notes:

AWLYYWW is the test code, where YYWW is the date code (YY = year, WW = work week) MMMMMM is the M00 (mask) number. YWWLAZ is the assembly traceability code.

Figure 27. Part Marking for BGA and LGA Device