

#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                              |
|---------------------------------|-----------------------------------------------------------------------|
| Core Processor                  | PowerPC G4                                                            |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                        |
| Speed                           | 867MHz                                                                |
| Co-Processors/DSP               | Multimedia; SIMD                                                      |
| RAM Controllers                 | -                                                                     |
| Graphics Acceleration           | No                                                                    |
| Display & Interface Controllers | -                                                                     |
| Ethernet                        | -                                                                     |
| SATA                            | -                                                                     |
| USB                             | -                                                                     |
| Voltage - I/O                   | 1.5V, 1.8V, 2.5V                                                      |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                      |
| Security Features               | -                                                                     |
| Package / Case                  | 360-CLGA, FCCLGA                                                      |
| Supplier Device Package         | 360-FCCLGA (25x25)                                                    |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc7448vs867nc |
|                                 |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4

Overview

NM



Features

- Efficient data flow
  - Although the VR/LSU interface is 128 bits, the L1/L2 bus interface allows up to 256 bits.
  - The L1 data cache is fully pipelined to provide 128 bits/cycle to or from the VRs.
  - The L2 cache is fully pipelined to provide 32 bytes per clock every other cycle to the L1 caches.
  - As many as 16 out-of-order transactions can be present on the MPX bus.
  - Store merging for multiple store misses to the same line. Only coherency action taken (address-only) for store misses merged to all 32 bytes of a cache block (no data tenure needed).
  - Three-entry finished store queue and five-entry completed store queue between the LSU and the L1 data cache
  - Separate additional queues for efficient buffering of outbound data (such as castouts and write-through stores) from the L1 data cache and L2 cache
- Multiprocessing support features include the following:
  - Hardware-enforced, MESI cache coherency protocols for data cache
  - Load/store with reservation instruction pair for atomic memory references, semaphores, and other multiprocessor operations
- Power and thermal management
  - Dynamic frequency switching (DFS) feature allows processor core frequency to be halved or quartered through software to reduce power consumption.
  - The following three power-saving modes are available to the system:
    - Nap—Instruction fetching is halted. Only the clocks for the time base, decrementer, and JTAG logic remain running. The part goes into the doze state to snoop memory operations on the bus and then back to nap using a <u>QREQ</u>/<u>QACK</u> processor-system handshake protocol.
    - Sleep—Power consumption is further reduced by disabling bus snooping, leaving only the PLL in a locked and running state. All internal functional units are disabled.
    - Deep sleep—When the part is in the sleep state, the system can disable the PLL. The system
      can then disable the SYSCLK source for greater system power savings. Power-on reset
      procedures for restarting and relocking the PLL must be followed upon exiting the deep
      sleep state.
  - Instruction cache throttling provides control of instruction fetching to limit device temperature.
  - A new temperature diode that can determine the temperature of the microprocessor
- Performance monitor can be used to help debug system designs and improve software efficiency.
- In-system testability and debugging features through JTAG boundary-scan capability
- Testability
  - LSSD scan design
  - IEEE Std. 1149.1<sup>TM</sup> JTAG interface





- Reliability and serviceability
  - Parity checking on system bus
  - Parity checking on the L1 caches and L2 data tags
  - ECC or parity checking on L2 data

# 3 Comparison with the MPC7447A, MPC7447, MPC7445, and MPC7441

Table 1 compares the key features of the MPC7448 with the key features of the earlier MPC7447A, MPC7447, MPC7445, and MPC7441. All are based on the MPC7450 RISC microprocessor and are architecturally very similar. The MPC7448 is identical to the MPC7447A, but the MPC7448 supports 1 Mbyte of L2 cache with ECC and the use of dynamic frequency switching (DFS) with more bus-to-core ratios.

| Microarchitectural Specs                | MPC7448        | MPC7447A             | MPC7447            | MPC7445 | MPC7441 |  |  |  |  |
|-----------------------------------------|----------------|----------------------|--------------------|---------|---------|--|--|--|--|
| Basic Pipeline Functions                |                |                      |                    |         |         |  |  |  |  |
| Logic inversions per cycle              |                |                      | 18                 |         |         |  |  |  |  |
| Pipeline stages up to execute           |                |                      | 5                  |         |         |  |  |  |  |
| Total pipeline stages (minimum)         |                |                      | 7                  |         |         |  |  |  |  |
| Pipeline maximum instruction throughput |                |                      | 3 + branch         |         |         |  |  |  |  |
| Pipeline Resources                      |                |                      |                    |         |         |  |  |  |  |
| Instruction buffer size                 |                |                      | 12                 |         |         |  |  |  |  |
| Completion buffer size                  |                |                      | 16                 |         |         |  |  |  |  |
| Renames (integer, float, vector)        |                |                      | 16, 16, 16         |         |         |  |  |  |  |
| Maximum Execution Throughput            |                |                      |                    |         |         |  |  |  |  |
| SFX                                     |                | 3                    |                    |         |         |  |  |  |  |
| Vector                                  |                | 2 (any 2 of 4 units) |                    |         |         |  |  |  |  |
| Scalar floating-point                   |                | 1                    |                    |         |         |  |  |  |  |
| Out-of-Order Window                     | Size in Execut | ion Queues           |                    |         |         |  |  |  |  |
| SFX integer units                       |                | 1 en                 | try $	imes$ 3 queu | les     |         |  |  |  |  |
| Vector units                            |                | ln o                 | rder, 4 queu       | es      |         |  |  |  |  |
| Scalar floating-point unit              |                |                      | In order           |         |         |  |  |  |  |
| Branch Proce                            | ssing Resourc  | es                   |                    |         |         |  |  |  |  |
| Prediction structures                   |                | BTIC                 | , BHT, link s      | tack    |         |  |  |  |  |
| BTIC size, associativity                |                | 128                  | B-entry, 4-wa      | ay      |         |  |  |  |  |
| BHT size                                |                |                      | 2K-entry           |         |         |  |  |  |  |
| Link stack depth                        |                |                      | 8                  |         |         |  |  |  |  |
| Unresolved branches supported           |                |                      | 3                  |         |         |  |  |  |  |
| Branch taken penalty (BTIC hit)         |                |                      | 1                  |         |         |  |  |  |  |
| Minimum misprediction penalty           |                |                      | 6                  |         |         |  |  |  |  |

### Table 1. Microarchitecture Comparison



# **4** General Parameters

The following list summarizes the general parameters of the MPC7448:

| Technology        | 90 nm CMOS S                          | OI, nine-layer metal                                      |
|-------------------|---------------------------------------|-----------------------------------------------------------|
| Die size          | $8.0 \text{ mm} \times 7.3 \text{ m}$ | m                                                         |
| Transistor count  | 90 million                            |                                                           |
| Logic design      | Mixed static and                      | d dynamic                                                 |
| Packages          | Surface mount 3                       | 360 ceramic ball grid array (HCTE)                        |
|                   | Surface mount 3                       | 360 ceramic land grid array (HCTE)                        |
|                   | Surface mount 3                       | 360 ceramic ball grid array with lead-free spheres (HCTE) |
| Core power supply | 1.30 V                                | (1700 MHz device)                                         |
|                   | 1.25 V                                | (1600 MHz device)                                         |
|                   | 1.20 V                                | (1420 MHz device)                                         |
|                   | 1.15 V                                | (1000 MHz device)                                         |
| I/O power supply  | 1.5 V, 1.8 V, or                      | 2.5 V                                                     |

# 5 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC7448.

### 5.1 DC Electrical Characteristics

The tables in this section describe the MPC7448 DC electrical characteristics. Table 2 provides the absolute maximum ratings. See Section 9.2, "Power Supply Design and Sequencing," for power sequencing requirements.

| Characteristic               |                          |                  | Maximum Value                  | Unit | Notes |
|------------------------------|--------------------------|------------------|--------------------------------|------|-------|
| Core supply voltage          |                          | V <sub>DD</sub>  | -0.3 to 1.4                    | V    | 2     |
| PLL supply voltage           |                          | AV <sub>DD</sub> | -0.3 to 1.4                    | V    | 2     |
| Processor bus supply voltage | I/O Voltage Mode = 1.5 V | OV <sub>DD</sub> | -0.3 to 1.8                    | V    | 3     |
|                              | I/O Voltage Mode = 1.8 V |                  | -0.3 to 2.2                    |      | 3     |
|                              | I/O Voltage Mode = 2.5 V |                  | -0.3 to 3.0                    |      | 3     |
| Input voltage                | Processor bus            | V <sub>in</sub>  | -0.3 to OV <sub>DD</sub> + 0.3 | V    | 4     |
|                              | JTAG signals             | V <sub>in</sub>  | -0.3 to OV <sub>DD</sub> + 0.3 | V    |       |
| Storage temperature range    |                          | T <sub>stg</sub> | – 55 to 150                    | •C   |       |

Table 2. Absolute Maximum Ratings <sup>1</sup>

### Notes:

1. Functional and tested operating conditions are given in Table 4. Absolute maximum ratings are stress ratings only and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

- 2. See Section 9.2, "Power Supply Design and Sequencing" for power sequencing requirements.
- 3. Bus must be configured in the corresponding I/O voltage mode; see Table 3.
- 4. Caution: V<sub>in</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V at any time including during power-on reset except as allowed by the overshoot specifications. V<sub>in</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.

### **Electrical and Thermal Characteristics**

Table 4 provides the recommended operating conditions for the MPC7448 part numbers described by this document; see Section 11.1, "Part Numbers Fully Addressed by This Document," for more information. See Section 9.2, "Power Supply Design and Sequencing" for power sequencing requirements.

|               |                          |                  | Recommended Value |           |         |           |        |                  |       |                | Unit | Notes   |
|---------------|--------------------------|------------------|-------------------|-----------|---------|-----------|--------|------------------|-------|----------------|------|---------|
|               | Characteristic           | Symbol           | 1000              | ) MHz     | 1420    | ) MHz     | 1600   | ) MHz            | 1700  | MHz            | Unit | Notes   |
|               |                          |                  | Min               | Max       | Min     | Max       | Min    | Max              | Min   | Max            |      |         |
| Core supply   | y voltage                | V <sub>DD</sub>  | 1.15 V            | ± 50 mV   | 1.2 V ± | ± 50 mV   | 1.25 V | ± 50 mV          |       | / +20/<br>) mV | V    | 3, 4, 5 |
| PLL supply    | voltage                  | AV <sub>DD</sub> | 1.15 V            | ± 50 mV   | 1.2 V ± | ⊧ 50 mV   | 1.25 V | ± 50 mV          | -     | / +20/<br>) mV | V    | 2, 3, 4 |
| Processor     | I/O Voltage Mode = 1.5 V | OV <sub>DD</sub> | 1.5 V             | ′ ± 5%    | 1.5 V   | ′ ± 5%    | 1.5 V  | ′ ± 5%           | 1.5 V | ′ ± 5%         | V    | 4       |
| bus<br>supply | I/O Voltage Mode = 1.8 V |                  | 1.8 V             | ′ ± 5%    | 1.8 V   | ′ ± 5%    | 1.8 V  | ′ ± 5%           | 1.8 V | ′ ± 5%         |      | 4       |
| voltage       | I/O Voltage Mode = 2.5 V |                  | 2.5 V             | ′ ± 5%    | 2.5 V   | ′ ± 5%    | 2.5 V  | ′ ± 5%           | 2.5 V | ′ ± 5%         |      | 4       |
| Input         | Processor bus            | V <sub>in</sub>  | GND               | $OV_{DD}$ | GND     | $OV_{DD}$ | GND    | OV <sub>DD</sub> | GND   | $OV_DD$        | V    |         |
| voltage       | JTAG signals             | V <sub>in</sub>  | GND               | $OV_{DD}$ | GND     | $OV_{DD}$ | GND    | OV <sub>DD</sub> | GND   | $OV_DD$        |      |         |
| Die-junction  | n temperature            | Тj               | 0                 | 105       | 0       | 105       | 0      | 105              | 0     | 105            | •C   | 6       |

### Table 4. Recommended Operating Conditions<sup>1</sup>

### Notes:

1. These are the recommended and tested operating conditions.

2. This voltage is the input to the filter discussed in Section 9.2.2, "PLL Power Supply Filtering," and not necessarily the voltage at the AV<sub>DD</sub> pin, which may be reduced from V<sub>DD</sub> by the filter.

3. Some early devices supported voltage and frequency derating whereby VDD (and AVDD) could be reduced to reduce power consumption. This feature has been superseded and is no longer supported. See Section 5.3, "Voltage and Frequency Derating," for more information.

4. Caution: Power sequencing requirements must be met; see Section 9.2, "Power Supply Design and Sequencing".

- 5. Caution: See Section 9.2.3, "Transient Specifications" for information regarding transients on this power supply.
- 6. For information on extended temperature devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."



### Table 6. DC Electrical Specifications (continued)

At recommended operating conditions. See Table 4.

| Character                                                                                                                                                       | istic                 | Nominal Bus<br>Voltage <sup>1</sup> | Symbol           | Min                     | Мах        | Unit | Notes   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------|------------------|-------------------------|------------|------|---------|
| $\label{eq:high-impedance} \begin{array}{l} \text{High-impedance (off-stat} \\ \text{V}_{in} = \text{OV}_{\text{DD}} \\ \text{V}_{in} = \text{GND} \end{array}$ | e) leakage current:   | _                                   | I <sub>TSI</sub> | _                       | 50<br>- 50 | μA   | 2, 3, 4 |
| Output high voltage @ IC                                                                                                                                        | <sub>0H</sub> = -5 mA | 1.5                                 | V <sub>OH</sub>  | OV <sub>DD</sub> - 0.45 | _          | V    |         |
|                                                                                                                                                                 |                       | 1.8                                 |                  | OV <sub>DD</sub> - 0.45 | _          |      |         |
|                                                                                                                                                                 |                       | 2.5                                 |                  | 1.8                     | _          |      |         |
| Output low voltage @ I <sub>OL</sub> = 5 mA                                                                                                                     |                       | 1.5                                 | V <sub>OL</sub>  | _                       | 0.45       | V    |         |
|                                                                                                                                                                 |                       | 1.8                                 |                  | _                       | 0.45       |      |         |
|                                                                                                                                                                 |                       | 2.5                                 |                  | _                       | 0.6        |      |         |
| Capacitance,<br>V <sub>in</sub> = 0 V, f = 1 MHz                                                                                                                | All inputs            |                                     | C <sub>in</sub>  | _                       | 8.0        | pF   | 5       |

### Notes:

1. Nominal voltages; see Table 4 for recommended operating conditions.

2. All I/O signals are referenced to OV<sub>DD</sub>.

3. Excludes test signals and IEEE Std. 1149.1 boundary scan (JTAG) signals

4. The leakage is measured for nominal  $OV_{DD}$  and  $V_{DD}$ , or both  $OV_{DD}$  and  $V_{DD}$  must vary in the same direction (for example, both  $OV_{DD}$  and  $V_{DD}$  vary by either +5% or -5%).

5. Capacitance is periodically sampled rather than 100% tested.

6. These pins have internal pull-up resistors.

Table 7 provides the power consumption for the MPC7448 part numbers described by this document; see Section 11.1, "Part Numbers Fully Addressed by This Document," for information regarding which part numbers are described by this document. Freescale also offers MPC7448 part numbers that meet lower power consumption specifications by adhering to lower core voltage and core frequency specifications. For more information on these devices, including references to the MPC7448 Hardware Specification Addenda that describe these devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."

The power consumptions provided in Table 7 represent the power consumption of each speed grade when operated at the rated maximum core frequency (see Table 8). Freescale sorts devices by power as well as by core frequency, and power limits for each speed grade are independent of each other. Each device is tested at its maximum core frequency only. (Note that Deep Sleep Mode power consumption is independent of clock frequency.) Operating a device at a frequency lower than its rated maximum is fully supported provided the clock frequencies are within the specifications given in Table 8, and a device operated below its rated maximum will have lower power consumption. However, inferences should not be made about a device's power consumption based on the power specifications of another (lower) speed grade. For example, a 1700 MHz device operated at 1420 MHz may not exhibit the same power consumption as a 1420 MHz device operated at 1420 MHz.

For all MPC7448 devices, the following guidelines on the use of these parameters for system design are suggested. The Full-Power Mode–Typical value represents the sustained power consumption of the device



Figure 4 provides the AC test load for the MPC7448.



Figure 5 provides the BMODE[0:1] input timing diagram for the MPC7448. These mode select inputs are sampled once before and once after HRESET negation.



Figure 5. BMODE[0:1] Input Sample Timing Diagram



### **Electrical and Thermal Characteristics**





Figure 6. Input/Output Timing Diagram



Figure 11 provides the test access port timing diagram.



Figure 11. Test Access Port Timing Diagram

### 5.3 Voltage and Frequency Derating

Voltage and frequency derating is no longer supported for part numbers described by this document beginning with datecode 0613. (See Section 11, "Part Numbering and Marking," for information on date code markings.) It is supported by some MPC7448 part numbers which target low-power applications; see Section 11.2, "Part Numbers Not Fully Addressed by This Document" and the referenced MPC7448 Hardware Specification Addenda for more information on these low-power devices. For those devices which previously supported this feature, information has been archived in the *Chip Errata for the MPC7448* (document order no. MPC7448CE).



| Signal Name      | Pin Number                                                                                                                                                                                            | Active | I/O    | Notes      |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|------------|
| LVRAM            | B10                                                                                                                                                                                                   | —      | _      | 12, 20, 22 |
| NC (no connect)  | A6, A14, A15, B14, B15, C14, C15, C16, C17, C18, C19, D14, D15, D16, D17, D18, D19, E14, E15, F14, F15, G14, G15, H15, H16, J15, J16, J17, J18, J19, K15, K16, K17, K18, K19, L15, L16, L17, L18, L19 | _      |        | 11         |
| LSSD_MODE        | E8                                                                                                                                                                                                    | Low    | Input  | 6, 12      |
| MCP              | C9                                                                                                                                                                                                    | Low    | Input  |            |
| OV <sub>DD</sub> | B4, C2, C12, D5, F2, H3, J5, K2, L5, M3, N6, P2, P8, P11, R4, R13, R16, T6, T9, U2, U12, U16, V4, V7, V10, V14                                                                                        | —      | —      |            |
| OVDD_SENSE       | E18, G18                                                                                                                                                                                              | —      | —      | 16         |
| PLL_CFG[0:4]     | B8, C8, C7, D7, A7                                                                                                                                                                                    | High   | Input  |            |
| PLL_CFG[5]       | D10                                                                                                                                                                                                   | High   | Input  | 9, 20      |
| PMON_IN          | D9                                                                                                                                                                                                    | Low    | Input  | 13         |
| PMON_OUT         | A9                                                                                                                                                                                                    | Low    | Output |            |
| QACK             | G5                                                                                                                                                                                                    | Low    | Input  |            |
| QREQ             | P4                                                                                                                                                                                                    | Low    | Output |            |
| SHD[0:1]         | E4, H5                                                                                                                                                                                                | Low    | I/O    | 3          |
| SMI              | F9                                                                                                                                                                                                    | Low    | Input  |            |
| SRESET           | A2                                                                                                                                                                                                    | Low    | Input  |            |
| SYSCLK           | A10                                                                                                                                                                                                   | _      | Input  |            |
| TA               | К6                                                                                                                                                                                                    | Low    | Input  |            |
| TBEN             | E1                                                                                                                                                                                                    | High   | Input  |            |
| TBST             | F11                                                                                                                                                                                                   | Low    | Output |            |
| ТСК              | C6                                                                                                                                                                                                    | High   | Input  |            |
| TDI              | B9                                                                                                                                                                                                    | High   | Input  | 6          |
| TDO              | A4                                                                                                                                                                                                    | High   | Output |            |
| TEA              | L1                                                                                                                                                                                                    | Low    | Input  |            |
| TEMP_ANODE       | N18                                                                                                                                                                                                   | —      | —      | 17         |
| TEMP_CATHODE     | N19                                                                                                                                                                                                   | _      | _      | 17         |
| TMS              | F1                                                                                                                                                                                                    | High   | Input  | 6          |
| TRST             | A5                                                                                                                                                                                                    | Low    | Input  | 6, 14      |
| TS               | L4                                                                                                                                                                                                    | Low    | I/O    | 3          |
| TSIZ[0:2]        | G6, F7, E7                                                                                                                                                                                            | High   | Output |            |
| TT[0:4]          | E5, E6, F6, E9, C5                                                                                                                                                                                    | High   | I/O    |            |
| WT               | D3                                                                                                                                                                                                    | Low    | Output |            |
| V <sub>DD</sub>  | H8, H10, H12, J7, J9, J11, J13, K8, K10, K12, K14, L7, L9, L11, L13, M8, M10, M12                                                                                                                     | —      |        |            |
| V <sub>DD</sub>  | A13, A16, A18, B17, B19, C13, E13, E16, F12, F17, F19, G11, G16, H14, H17, H19, M14, M16, M18, N15, N17, P16, P18                                                                                     | —      | —      | 15         |



# 8 Package Description

The following sections provide the package parameters and mechanical dimensions for the HCTE package.

### 8.1 Package Parameters for the MPC7448, 360 HCTE BGA

The package parameters are as provided in the following list. The package type is  $25 \times 25$  mm, 360-lead high coefficient of thermal expansion ceramic ball grid array (HCTE).

| Package outline                             | $25 \times 25 \text{ mm}$    |  |  |  |  |
|---------------------------------------------|------------------------------|--|--|--|--|
| Interconnects                               | 360 (19 × 19 ball array – 1) |  |  |  |  |
| Pitch                                       | 1.27 mm (50 mil)             |  |  |  |  |
| Minimum module height                       | 2.32 mm                      |  |  |  |  |
| Maximum module height                       | 2.80 mm                      |  |  |  |  |
| Ball diameter 0.89 mm (35 mil)              |                              |  |  |  |  |
| Coefficient of thermal expansion12.3 ppm/°C |                              |  |  |  |  |



System Design Information

|              | Example Core and VCO Frequency in MHz |                         |                        |            |             |           |             |             |            |            |            |
|--------------|---------------------------------------|-------------------------|------------------------|------------|-------------|-----------|-------------|-------------|------------|------------|------------|
| PLL_CFG[0:5] | Bus-to-Core                           | Core-to-VCO             | Bus (SYSCLK) Frequency |            |             |           |             |             |            |            |            |
|              | Multiplier <sup>5</sup>               | Multiplier <sup>5</sup> | 33.3<br>MHz            | 50<br>MHz  | 66.6<br>MHz | 75<br>MHz | 83<br>MHz   | 100<br>MHz  | 133<br>MHz | 167<br>MHz | 200<br>MHz |
| 100110       | 11x                                   | 1x                      |                        |            | 733         | 825       | 913         | 1100        | 1467       |            |            |
| 000000       | 11.5x                                 | 1x                      |                        |            | 766         | 863       | 955         | 1150        | 1533       |            |            |
| 101110       | 12x                                   | 1x                      |                        | 600        | 800         | 900       | 996         | 1200        | 1600       |            |            |
| 111110       | 12.5x                                 | 1x                      |                        | 625        | 833         | 938       | 1038        | 1250        | 1667       |            |            |
| 010110       | 13x                                   | 1x                      |                        | 650        | 865         | 975       | 1079        | 1300        |            |            |            |
| 111000       | 13.5x                                 | 1x                      |                        | 675        | 900         | 1013      | 1121        | 1350        |            |            |            |
| 110010       | 14x                                   | 1x                      |                        | 700        | 933         | 1050      | 1162        | 1400        |            |            |            |
| 000110       | 15x                                   | 1x                      |                        | 750        | 1000        | 1125      | 1245        | 1500        |            |            |            |
| 110110       | 16x                                   | 1x                      |                        | 800        | 1066        | 1200      | 1328        | 1600        |            |            |            |
| 000010       | 17x                                   | 1x                      |                        | 850        | 1132        | 1275      | 1417        | 1700        |            |            |            |
| 001010       | 18x                                   | 1x                      | 600                    | 900        | 1200        | 1350      | 1500        |             |            |            |            |
| 001110       | 20x                                   | 1x                      | 667                    | 1000       | 1332        | 1500      | 1666        |             |            |            |            |
| 010010       | 21x                                   | 1x                      | 700                    | 1050       | 1399        | 1575      |             |             |            |            |            |
| 011010       | 24x                                   | 1x                      | 800                    | 1200       | 1600        |           |             |             |            |            |            |
| 111010       | 28x                                   | 1x                      | 933                    | 1400       |             |           |             |             |            |            |            |
| 001100       | PLL b                                 | oypass                  |                        | PLL off, S | SYSCLK      | clocks co | ore circuit | ry directly | /          |            |            |
| 111100       | PLI                                   | _ off                   |                        | PL         | L off, no   | core cloc | king occ    | urs         |            |            |            |

Table 12. MPC7448 Microprocessor PLL Configuration Example (continued)

Notes:

1. PLL\_CFG[0:5] settings not listed are reserved.

2. The sample bus-to-core frequencies shown are for reference only. Some PLL configurations may select bus, core, or VCO frequencies which are not useful, not supported, or not tested for by the MPC7448; see Section 5.2.1, "Clock AC Specifications," for valid SYSCLK, core, and VCO frequencies.

3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly and the PLL is disabled. However, the bus interface unit requires a 2x clock to function. Therefore, an additional signal, EXT\_QUAL, must be driven at half the frequency of SYSCLK and offset in phase to meet the required input setup t<sub>IVKH</sub> and hold time t<sub>IXKH</sub> (see Table 9). The result will be that the processor bus frequency will be one-half SYSCLK, while the internal processor is clocked at SYSCLK frequency. This mode is intended for factory use and emulator tool use only.

Note: The AC timing specifications given in this document do not apply in PLL-bypass mode.

- 4. In PLL-off mode, no clocking occurs inside the MPC7448 regardless of the SYSCLK input.
- 5. Applicable when DFS modes are disabled. These multipliers change when operating in a DFS mode. See Section 9.7.5, "Dynamic Frequency Switching (DFS)" for more information.
- 6. Bus-to-core multipliers less than 5x require that assertion of AACK be delayed by one or two bus cycles to allow the processor to generate a response to a snooped transaction. See the *MPC7450 RISC Microprocessor Reference Manual* for more information.

likewise be pulled up through a pull-up resistor (weak or stronger: 4.7–1 K $\Omega$ ) to prevent erroneous assertions of this signal.

In addition, the MPC7448 has one open-drain style output that requires a pull-up resistor (weak or stronger:  $4.7-1 \text{ K}\Omega$ ) if it is used by the system. This pin is CKSTP\_OUT.

BVSEL0 and BVSEL1 should not be allowed to float, and should be configured either via pull-up or pull-down resistors or actively driven by external logic. If pull-down resistors are used to configure BVSEL0 or BVSEL1, the resistors should be less than 250  $\Omega$  (see Table 11). Because PLL\_CFG[0:5] must remain stable during normal operation, strong pull-up and pull-down resistors (1 K $\Omega$  or less) are recommended to configure these signals in order to protect against erroneous switching due to ground bounce, power supply noise, or noise coupling.

During inactive periods on the bus, the address and transfer attributes may not be driven by any master and may, therefore, float in the high-impedance state for relatively long periods of time. Because the MPC7448 must continually monitor these signals for snooping, this float condition may cause excessive power draw by the input receivers on the MPC7448 or by other receivers in the system. These signals can be pulled up through weak (10-K $\Omega$ ) pull-up resistors by the system, address bus driven mode enabled (see the *MPC7450 RISC Microprocessor Family Users' Manual* for more information on this mode), or they may be otherwise driven by the system during inactive periods of the bus to avoid this additional power draw. Preliminary studies have shown the additional power draw by the MPC7448 input receivers to be negligible and, in any event, none of these measures are necessary for proper device operation. The snooped address and transfer attribute inputs are: A[0:35], AP[0:4], TT[0:4], CI, WT, and GBL.

If address or data parity is not used by the system, and respective parity checking is disabled through HID1, the input receivers for those pins are disabled and do not require pull-up resistors, therefore they may be left unconnected by the system. If extended addressing is not used (HID0[XAEN] = 0), A[0:3] are unused and must be pulled low to GND through weak pull-down resistors; additionally, if address parity checking is enabled (HID1[EBA] = 1) and extended addressing is not used, AP[0] must be pulled up to  $OV_{DD}$  through a weak pull-up resistor. If the MPC7448 is in 60x bus mode, DTI[0:3] must be pulled low to GND through weak pull-down resistors.

The data bus input receivers are normally turned off when no read operation is in progress and, therefore, do not require pull-up resistors on the bus. Other data bus receivers in the system, however, may require pull-ups or require that those signals be otherwise driven by the system during inactive periods. The data bus signals are D[0:63] and DP[0:7].

# 9.6 JTAG Configuration Signals

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 standard specification, but is typically provided on all processors that implement the PowerPC architecture. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the TRST signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical.

The COP function of these processors allows a remote computer system (typically a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order







### Figure 23. LGA Package Exploded Cross-Sectional View with Several Heat Sink Options

There are several commercially-available heat sinks for the MPC7448 provided by the following vendors:

| Aavid Thermalloy<br>80 Commercial St.<br>Concord, NH 03301<br>Internet: www.aavidthermalloy.com                                  | 603-224-9988 |
|----------------------------------------------------------------------------------------------------------------------------------|--------------|
| Alpha Novatech<br>473 Sapena Ct. #12<br>Santa Clara, CA 95054<br>Internet: www.alphanovatech.com                                 | 408-567-8082 |
| Calgreg Thermal Solutions<br>60 Alhambra Road, Suite 1<br>Warwick, RI 02886<br>Internet: www.calgregthermalsolutions.com         | 888-732-6100 |
| International Electronic Research Corporation (IERC)<br>413 North Moss St.<br>Burbank, CA 91502<br>Internet: www.ctscorp.com     | 818-842-7277 |
| Tyco Electronics<br>Chip Coolers <sup>™</sup><br>P.O. Box 3668<br>Harrisburg, PA 17105-3668<br>Internet: www.tycoelectronics.com | 800-522-6752 |
| Wakefield Engineering<br>33 Bridge St.<br>Pelham, NH 03076<br>Internet: www.wakefield.com                                        | 603-635-2800 |

Ultimately, the final selection of an appropriate heat sink depends on many factors, such as thermal performance at a given air velocity, spatial volume, mass, attachment method, assembly, and cost.



System Design Information

### 9.7.4 Temperature Diode

The MPC7448 has a temperature diode on the microprocessor that can be used in conjunction with other system temperature monitoring devices (such as Analog Devices, ADT7461<sup>TM</sup>). These devices use the negative temperature coefficient of a diode operated at a constant current to determine the temperature of the microprocessor and its environment. For proper operation, the monitoring device used should auto-calibrate the device by canceling out the V<sub>BE</sub> variation of each MPC7448's internal diode.

The following are the specifications of the MPC7448 on-board temperature diode:

 $V_{f} > 0.40 V$ 

 $V_{f} < 0.90 V$ 

Operating range 2–300 µA

Diode leakage  $< 10 \text{ nA} @ 125^{\circ}\text{C}$ 

Ideality factor over 5–150  $\mu A$  at 60°C:  $n=1.0275\pm0.9\%$ 

Ideality factor is defined as the deviation from the ideal diode equation:

$$I_{fw} = I_s e^{\frac{qV_f}{nKT}} - 1$$

Another useful equation is:

$$\mathbf{V}_{\mathrm{H}} - \mathbf{V}_{\mathrm{L}} = \mathbf{n} \frac{\mathrm{KT}}{\mathrm{q}} \left[ \mathbf{I} \mathbf{n} \frac{\mathrm{I}_{\mathrm{H}}}{\mathrm{I}_{\mathrm{L}}} \right] - \mathbf{1}$$

Where:

 $I_{fw} = Forward current$ 

 $I_s = Saturation current$ 

 $V_d =$  Voltage at diode

 $V_f = Voltage forward biased$ 

 $V_H = Diode \text{ voltage while } I_H \text{ is flowing}$ 

 $V_L$  = Diode voltage while  $I_L$  is flowing

 $I_{H} = Larger diode bias current$ 

 $I_L =$ Smaller diode bias current

q = Charge of electron (1.6 x  $10^{-19}$  C)

$$n =$$
Ideality factor (normally 1.0)

K = Boltzman's constant (1.38 x 
$$10^{-23}$$
 Joules/K)

The ratio of  $I_H$  to  $I_L$  is usually selected to be 10:1. The previous equation simplifies to the following:

$$V_{H} - V_{L} = 1.986 \times 10^{-4} \times nT$$



Solving for T, the equation becomes:

$$\mathbf{nT} = \frac{\mathbf{V}_{\mathrm{H}} - \mathbf{V}_{\mathrm{L}}}{1.986 \times 10^{-4}}$$

### 9.7.5 Dynamic Frequency Switching (DFS)

The DFS feature in the MPC7448 adds the ability to divide the processor-to-system bus ratio by two or four during normal functional operation. Divide-by-two mode is enabled by setting the HID1[DFS2] bit in software or by asserting the  $\overline{DFS2}$  pin via hardware. The MPC7448 can be returned for full speed by clearing HID1[DFS2] or negating  $\overline{DFS2}$ . Similarly, divide-by-four mode is enabled by setting HID1[DFS4] in software or by asserting the  $\overline{DFS4}$  pin. In all cases, the frequency change occurs in 1 clock cycle and no idle waiting period is required to switch between modes. Note that asserting either  $\overline{DFS2}$  or  $\overline{DFS4}$  overrides software control of DFS, and that asserting both  $\overline{DFS2}$  and  $\overline{DFS4}$  disables DFS completely, including software control. Additional information regarding DFS can be found in the *MPC7450 RISC Microprocessor Family Reference Manual*. Note that minimum core frequency requirements must be observed when enabling DFS, and the resulting core frequency must meet the requirements for f<sub>core DFS</sub> given in Table 8.

### 9.7.5.1 Power Consumption with DFS Enabled

Power consumption with DFS enabled can be approximated using the following formula:

$$\mathbf{P}_{\mathbf{DFS}} = \begin{bmatrix} \overline{\mathbf{f}_{\mathbf{DFS}}} & (\mathbf{P} - \mathbf{P}_{\mathbf{DS}}) \end{bmatrix} + \mathbf{P}_{\mathbf{DS}}$$

Where:

 $P_{DFS}$  = Power consumption with DFS enabled

 $f_{DFS}$  = Core frequency with DFS enabled

f = Core frequency prior to enabling DFS

P = Power consumption prior to enabling DFS (see Table 7)

 $P_{DS}$  = Deep sleep mode power consumption (see Table 7)

The above is an approximation only. Power consumption with DFS enabled is not tested or guaranteed.

### 9.7.5.2 Bus-to-Core Multiplier Constraints with DFS

DFS is not available for all bus-to-core multipliers as configured by PLL\_CFG[0:5] during hard reset. The complete listing is shown in Table 16. Shaded cells represent DFS modes that are not available for a particular PLL\_CFG[0:5] setting. Should software or hardware attempt to transition to a multiplier that is not supported, the device will remain at its current multiplier. For example, if a transition from DFS-disabled to an unsupported divide-by-2 or divide-by-4 setting is attempted, the bus-to-core multiplier will remain at the setting configured by the PLL\_CFG[0:5] pins. In the case of an attempted transition from a supported divide-by-2 mode to an unsupported divide-by-4 mode, the device will remain in divide-by-2 mode. In all cases, the HID1[PC0-5] bits will correctly reflect the current bus-to-core frequency multiplier.



| DFS mode dis                                                              | abled  | DFS divide-by-2 mode enabled<br>(HID1[DFS2] = 1 or DFS2 = 0) |                          | DFS divide-by-4 mode enabled (HID1[DFS4] = 1 or $\overline{\text{DFS4}}$ = 0) |                          |
|---------------------------------------------------------------------------|--------|--------------------------------------------------------------|--------------------------|-------------------------------------------------------------------------------|--------------------------|
| Bus-to-Core Multiplier<br>Configured by<br>PLL_CFG[0:5]<br>(see Table 12) |        | Bus-to-Core<br>Multiplier                                    | HID1[PC0-5] <sup>3</sup> | Bus-to-Core<br>Multiplier                                                     | HID1[PC0-5] <sup>3</sup> |
| 24x                                                                       | 011010 | 12x                                                          | 101110                   | 6x                                                                            | 110100                   |
| 28x                                                                       | 111010 | 14x                                                          | 110010                   | 7x                                                                            | 001000                   |

Notes:

1. DFS mode is not supported for this combination of DFS mode and PLL\_CFG[0:5] setting. As a result, the processor will ignore these settings and remain at the previous multiplier, as reflected by the HID1[PC0-PC5] bits.

2. Though supported by the MPC7448 clock circuitry, multipliers of *n*.25x and *n*.75x cannot be expressed as valid PLL configuration codes. As a result, the values displayed in HID1[PC0-PC5] are rounded down to the nearest valid PLL configuration code. However, the actual bus-to-core multiplier is as stated in this table.

- 3. Note that in the HID1 register of the MPC7448, the PC0, PC1, PC2, PC3, PC4, and PC5 bits are bits 15, 16, 17, 18, 19, and 14 (respectively). See the *MPC7450 RISC Microprocessor Reference Manual* for more information.
- 4. Special considerations regarding snooped transactions must be observed for bus-to-core multipliers less than 5x. See the *MPC7450 RISC Microprocessor Reference Manual* for more information.

### 9.7.5.3 Minimum Core Frequency Requirements with DFS

In many systems, enabling DFS can result in very low processor core frequencies. However, care must be taken to ensure that the resulting processor core frequency is within the limits specified in Table 8. Proper operation of the device is not guaranteed at core frequencies below the specified minimum  $f_{core}$ .

# **10 Document Revision History**

Table 17 provides a revision history for this hardware specification.

| Table 17. | Document | Revision | History |
|-----------|----------|----------|---------|
|-----------|----------|----------|---------|

| Revision | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 4        | 3/2007  | Table 19: Added 800 MHz processor frequency.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 3        | 10/2006 | Section 9.7, "Power and Thermal Management Information": Updated contact information.<br>Table 18, Table 20, and Table 19: Added Revision D PVR.<br>Table 19: Added 600 processor frequency, additional product codes, date codes for 1400 processor<br>frequency, and footnotes 1 and 2.<br>Table 20: Added PPC product code and footnote 1.<br>Table 19 and Table 20: Added Revision D information for 1267 processor frequency. |  |  |



**Document Revision History** 

| Revision | Date | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                 |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        |      | Table 6: Added separate input leakage specification for BVSEL0, LSSD_MODE, TCK, TDI, TMS, TRST signals to correctly indicate leakage current for signals with internal pull-up resistors.                                                                                                                                                             |
|          |      | Section 5.1: Added paragraph preceding Table 7 and edited notes in Table 7 to clarify core frequencies at which power consumption is measured.                                                                                                                                                                                                        |
|          |      | Section 5.3: Removed voltage derating specifications; this feature has been made redundant by new device offerings and is no longer supported.                                                                                                                                                                                                        |
|          |      | Changed names of "Typical–Nominal" and "Typical–Thermal" power consumption parameters to "Typical" and "Thermal", respectively. (Name change only–no specifications were changed.)                                                                                                                                                                    |
|          |      | Table 11: Revised Notes 16, 18, and 19 to reflect current recommendations for connection of SENSE pins. Section 9.3: Added paragraph explaining connection recommendations for SENSE pins. (See also Table 11 entry above.)                                                                                                                           |
|          |      | Table 19: Updated table to reflect changes in specifications for MC7448xxnnnnNC devices.<br>Table 9: Changed all instances of TT[0:3] to TT[0:4]                                                                                                                                                                                                      |
|          |      | Removed mention of these input signals from output valid times and output hold times:<br>• AACK, CKSTP_IN, DT[0:3]                                                                                                                                                                                                                                    |
|          |      | Figure 17: Modified diagram slightly to correctly show constraint on SYSCLK ramping is related to $V_{DD}$ voltage, not AV <sub>DD</sub> voltage. (Diagram clarification only; no change in power sequencing requirements.)<br>Added Table 20 to reflect introduction of extended temperature devices and associated hardware specification addendum. |
| 1        |      | Added 1600 MHz, 1420 MHz, and 1000 MHz devices                                                                                                                                                                                                                                                                                                        |
|          |      | Section 4: corrected die size                                                                                                                                                                                                                                                                                                                         |
|          |      | Table 2: Revised Note 4 to consider overshoot/undershoot and combined with Note 5.                                                                                                                                                                                                                                                                    |
|          |      | Table 4: Revised operating voltage for 1700 MHz device from $\pm$ 50 mV to +20 mV / –50 mV.                                                                                                                                                                                                                                                           |
|          |      | Table 7: Updated and expanded table to include Typical – Nominal power consumption.<br>Table 11: Added voltage derating information for 1700 MHz devices; this feature is not supported at this time for other speed grades.                                                                                                                          |
|          |      | Added transient specifications for VDD power supply in Section 9.2.3, added Table 15 and Figure 19 and renumbered subsequent tables and figures.                                                                                                                                                                                                      |
|          |      | Moved Decoupling Recommendations from Section 9.4 to Section 9.2.4 and renumbered subsequent sections.                                                                                                                                                                                                                                                |
|          |      | Section 9.2.1: Revised power sequencing requirements.                                                                                                                                                                                                                                                                                                 |
|          |      | Section 9.7.4: Added thermal diode ideality factor information (previously TBD).                                                                                                                                                                                                                                                                      |
|          |      | Table 17: Expanded table to show HID1 register values when DFS modes are enabled.                                                                                                                                                                                                                                                                     |
|          |      | Section 11.2: updated to include additional N-spec device speed grades                                                                                                                                                                                                                                                                                |
|          |      | Tables 18 and 19: corrected PVR values and added "MC" product code prefix                                                                                                                                                                                                                                                                             |
| 0        |      | Initial public release.                                                                                                                                                                                                                                                                                                                               |

### Table 17. Document Revision History (continued)



### Table 20. Part Numbers Addressed by MC7448TxxnnnnNx Series Hardware Specification Addendum (Document Order No. MPC7448ECS02AD)

| XX                     | 7448               | т                                       | XX            | nnnn                    | Ν                                   | X                                                      |
|------------------------|--------------------|-----------------------------------------|---------------|-------------------------|-------------------------------------|--------------------------------------------------------|
| Product<br>Code        | Part<br>Identifier | Specificatio<br>n Modifier              | Package       | Processor<br>Frequency  | Application<br>Modifier             | Revision Level                                         |
| MC<br>PPC <sup>1</sup> |                    | 8 T = Extended<br>Temperature<br>Device | HX = HCTE BGA | 1400                    | N: 1.15 V ± 50 mV<br>- 40 to 105 °C | C: 2.1; PVR = 0x8004_0201<br>D: 2.2; PVR = 0x8004_0202 |
|                        |                    |                                         |               | 1267<br>Revision C only | N: 1.1 V ± 50 mV<br>- 40 to 105 °C  |                                                        |
|                        |                    |                                         |               | 1267<br>Revision D only | N: 1.05 V ± 50 mV<br>- 40 to 105 °C |                                                        |
|                        |                    |                                         |               | 1000                    | N: 1.0 V ± 50 mV<br>- 40 to 105 °C  |                                                        |

Notes:

 The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes can be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur as pilot production prototypes are shipped.

### 11.3 Part Marking

Parts are marked as the example shown in Figure 27.



Notes:

AWLYYWW is the test code, where YYWW is the date code (YY = year, WW = work week) MMMMMM is the M00 (mask) number. YWWLAZ is the assembly traceability code.

Figure 27. Part Marking for BGA and LGA Device

#### How to Reach Us:

Home Page: www.freescale.com

email: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 1-800-521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC7448EC Rev. 4 3/2007 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product is a PowerPC microprocessor. The PowerPC name is a trademark of IBM Corp. and is used under license. IEEE Stds. 1149.1<sup>™</sup> and 754<sup>™</sup> are trademarks of the Institute of Electrical and Electronics Engineers, Inc., (IEEE). This product is not endosed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2005, 2007.



