

#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                               |
|---------------------------------|------------------------------------------------------------------------|
| Core Processor                  | PowerPC G4                                                             |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                         |
| Speed                           | 1.4GHz                                                                 |
| Co-Processors/DSP               | Multimedia; SIMD                                                       |
| RAM Controllers                 | -                                                                      |
| Graphics Acceleration           | No                                                                     |
| Display & Interface Controllers | -                                                                      |
| Ethernet                        | -                                                                      |
| SATA                            | -                                                                      |
| USB                             | -                                                                      |
| Voltage - I/O                   | 1.5V, 1.8V, 2.5V                                                       |
| Operating Temperature           | 0°C ~ 105°C (TA)                                                       |
| Security Features               | -                                                                      |
| Package / Case                  | 360-CBGA, FCCBGA                                                       |
| Supplier Device Package         | 360-FCCBGA (25x25)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc7448vu1400nc |
|                                 |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4

Overview

NM



#### Comparison with the MPC7447A, MPC7447, MPC7445, and MPC7441

| Microarchitectural Specs                                             | MPC7448             | MPC7447A | MPC7447       | MPC7445 | MPC7441  |  |  |  |  |  |  |
|----------------------------------------------------------------------|---------------------|----------|---------------|---------|----------|--|--|--|--|--|--|
| Execution Unit Timings (Latency-Throughput)                          |                     |          |               |         |          |  |  |  |  |  |  |
| Aligned load (integer, float, vector)                                |                     | 3        | 8-1, 4-1, 3-1 |         |          |  |  |  |  |  |  |
| Misaligned load (integer, float, vector)                             |                     | 4        | -2, 5-2, 4-2  |         |          |  |  |  |  |  |  |
| L1 miss, L2 hit latency with ECC (data/instruction)                  | 12/16               |          |               | -       |          |  |  |  |  |  |  |
| L1 miss, L2 hit latency without ECC (data/instruction)               | 11/15 9/13          |          |               |         |          |  |  |  |  |  |  |
| SFX (add, sub, shift, rot, cmp, logicals) 1-1                        |                     |          |               |         |          |  |  |  |  |  |  |
| Integer multiply ( $32 \times 8$ , $32 \times 16$ , $32 \times 32$ ) | 4-1, 4-1, 5-2       |          |               |         |          |  |  |  |  |  |  |
| Scalar float                                                         |                     |          | 5-1           |         |          |  |  |  |  |  |  |
| VSFX (vector simple)                                                 |                     |          | 1-1           |         |          |  |  |  |  |  |  |
| VCFX (vector complex)                                                |                     |          | 4-1           |         |          |  |  |  |  |  |  |
| VFPU (vector float)                                                  |                     |          | 4-1           |         |          |  |  |  |  |  |  |
| VPER (vector permute)                                                |                     |          | 2-1           |         |          |  |  |  |  |  |  |
| MMUs                                                                 |                     |          |               |         |          |  |  |  |  |  |  |
| TLBs (instruction and data) 128-entry, 2-way                         |                     |          |               |         |          |  |  |  |  |  |  |
| Tablewalk mechanism                                                  | Hardware + software |          |               |         |          |  |  |  |  |  |  |
| Instruction BATs/data BATs                                           | 8/8                 | 8/8      | 8/8           | 8/8     | 4/4      |  |  |  |  |  |  |
| L1 I Cache/D Cache Features                                          |                     |          |               |         |          |  |  |  |  |  |  |
| Size 32K/32K                                                         |                     |          |               |         |          |  |  |  |  |  |  |
| Associativity                                                        | 8-way               |          |               |         |          |  |  |  |  |  |  |
| Locking granularity                                                  | Way                 |          |               |         |          |  |  |  |  |  |  |
| Parity on I cache                                                    |                     |          | Word          |         |          |  |  |  |  |  |  |
| Parity on D cache                                                    |                     |          | Byte          |         |          |  |  |  |  |  |  |
| Number of D cache misses (load/store)                                | 5/2                 |          | 5/-           | 1       |          |  |  |  |  |  |  |
| Data stream touch engines                                            |                     |          | 4 streams     |         |          |  |  |  |  |  |  |
| On-Chip Cacl                                                         | ne Features         |          |               |         |          |  |  |  |  |  |  |
| Cache level                                                          |                     |          | L2            |         |          |  |  |  |  |  |  |
| Size/associativity                                                   | 1-Mbyte/<br>8-way   | 512-Kbyt | e/8-way       | 256-Kby | te/8-way |  |  |  |  |  |  |
| Access width                                                         |                     |          | 256 bits      |         |          |  |  |  |  |  |  |
| Number of 32-byte sectors/line                                       | 2                   |          | 2             |         |          |  |  |  |  |  |  |
| Parity tag                                                           | Byte                |          | Byt           | e       |          |  |  |  |  |  |  |
| Parity data                                                          | Byte                |          | Byt           | e       |          |  |  |  |  |  |  |
| Data ECC                                                             | 64-bit              |          |               | -       |          |  |  |  |  |  |  |
| Thermal                                                              | Control             |          |               |         |          |  |  |  |  |  |  |
| Dynamic frequency switching divide-by-two mode                       | Yes                 | Yes      | No            | No      | No       |  |  |  |  |  |  |
| Dynamic frequency switching divide-by-four mode                      | Yes                 | No       | No            | No      | No       |  |  |  |  |  |  |
| Thermal diode                                                        | Yes                 | Yes      | No            | No      | No       |  |  |  |  |  |  |

### Table 1. Microarchitecture Comparison (continued)



# **4** General Parameters

The following list summarizes the general parameters of the MPC7448:

| Technology        | 90 nm CMOS S                                     | 90 nm CMOS SOI, nine-layer metal                          |  |  |  |  |  |
|-------------------|--------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--|
| Die size          | 8.0 mm × 7.3 m                                   | $8.0 \text{ mm} \times 7.3 \text{ mm}$                    |  |  |  |  |  |
| Transistor count  | 90 million                                       |                                                           |  |  |  |  |  |
| Logic design      | Mixed static and                                 | Mixed static and dynamic                                  |  |  |  |  |  |
| Packages          | 360 ceramic ball grid array (HCTE)               |                                                           |  |  |  |  |  |
|                   | Surface mount 360 ceramic land grid array (HCTE) |                                                           |  |  |  |  |  |
|                   | Surface mount 3                                  | 360 ceramic ball grid array with lead-free spheres (HCTE) |  |  |  |  |  |
| Core power supply | 1.30 V                                           | (1700 MHz device)                                         |  |  |  |  |  |
|                   | 1.25 V                                           | (1600 MHz device)                                         |  |  |  |  |  |
|                   | 1.20 V                                           | (1420 MHz device)                                         |  |  |  |  |  |
|                   | 1.15 V                                           | (1000 MHz device)                                         |  |  |  |  |  |
| I/O power supply  | 1.5 V, 1.8 V, or                                 | 2.5 V                                                     |  |  |  |  |  |

# 5 Electrical and Thermal Characteristics

This section provides the AC and DC electrical specifications and thermal characteristics for the MPC7448.

## 5.1 DC Electrical Characteristics

The tables in this section describe the MPC7448 DC electrical characteristics. Table 2 provides the absolute maximum ratings. See Section 9.2, "Power Supply Design and Sequencing," for power sequencing requirements.

| Charao                       | Symbol                   | Maximum Value    | Unit                           | Notes |   |
|------------------------------|--------------------------|------------------|--------------------------------|-------|---|
| Core supply voltage          |                          | V <sub>DD</sub>  | -0.3 to 1.4                    | V     | 2 |
| PLL supply voltage           |                          | AV <sub>DD</sub> | -0.3 to 1.4                    | V     | 2 |
| Processor bus supply voltage | I/O Voltage Mode = 1.5 V | OV <sub>DD</sub> | -0.3 to 1.8                    | V     | 3 |
|                              | I/O Voltage Mode = 1.8 V |                  | -0.3 to 2.2                    |       | 3 |
|                              | I/O Voltage Mode = 2.5 V |                  | -0.3 to 3.0                    |       | 3 |
| Input voltage                | Processor bus            | V <sub>in</sub>  | -0.3 to OV <sub>DD</sub> + 0.3 | V     | 4 |
|                              | JTAG signals             | V <sub>in</sub>  | –0.3 to OV <sub>DD</sub> + 0.3 | V     |   |
| Storage temperature range    |                          | T <sub>stg</sub> | – 55 to 150                    | •C    |   |

Table 2. Absolute Maximum Ratings <sup>1</sup>

#### Notes:

1. Functional and tested operating conditions are given in Table 4. Absolute maximum ratings are stress ratings only and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device.

- 2. See Section 9.2, "Power Supply Design and Sequencing" for power sequencing requirements.
- 3. Bus must be configured in the corresponding I/O voltage mode; see Table 3.
- 4. Caution: V<sub>in</sub> must not exceed OV<sub>DD</sub> by more than 0.3 V at any time including during power-on reset except as allowed by the overshoot specifications. V<sub>in</sub> may overshoot/undershoot to a voltage and for a maximum duration as shown in Figure 2.

#### MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4

#### **Electrical and Thermal Characteristics**

Table 4 provides the recommended operating conditions for the MPC7448 part numbers described by this document; see Section 11.1, "Part Numbers Fully Addressed by This Document," for more information. See Section 9.2, "Power Supply Design and Sequencing" for power sequencing requirements.

|                                          |                                    |                                         |            | Rec                                                           | ommen                 | ded Valu         | he                                        |                         |                 | Unit    | Notos   |        |  |   |
|------------------------------------------|------------------------------------|-----------------------------------------|------------|---------------------------------------------------------------|-----------------------|------------------|-------------------------------------------|-------------------------|-----------------|---------|---------|--------|--|---|
|                                          | Symbol                             | 1000                                    | MHz        | 1420                                                          | ) MHz                 | 1600             | ) MHz                                     | 1700                    | MHz             | Unit    | NOLES   |        |  |   |
|                                          |                                    | Min                                     | Max        | Min                                                           | Max                   | Min              | Max                                       | Min                     | Max             |         |         |        |  |   |
| Core suppl                               | y voltage                          | $V_{DD}$ 1.15 V ± 50 mV 1.2 V ± 50 mV 1 |            | .15 V ± 50 mV 1.2 V ± 50 mV 1.25 V ± 50 mV 1.3 V +2<br>- 50 m |                       | ' 1.25 V ± 50 mV |                                           | / +20/<br>) mV          | V               | 3, 4, 5 |         |        |  |   |
| PLL supply                               | pply voltage AV <sub>DD</sub> 1.15 |                                         | 1.15 V     | 1.15 V ± 50 mV 1.2 V ± 50 mV                                  |                       | 1.25 V ± 50 mV   |                                           | V 1.3 V +20/<br>- 50 mV |                 | V       | 2, 3, 4 |        |  |   |
| Processor                                | I/O Voltage Mode = 1.5 V           | OV <sub>DD</sub>                        | 1.5 V ± 5% |                                                               | 1.5 V                 | ′ ± 5%           | 1.5 V                                     | ′ ± 5%                  | 1.5 V           | ′ ± 5%  | V       | 4      |  |   |
| supply                                   | I/O Voltage Mode = 1.8 V           |                                         | 1.8 V ± 5% |                                                               | 1.8 V                 | ′ ± 5%           | 5 1.8 V ± 5%                              |                         | ± 5% 1.8 V ± 5% |         | 1.8 V   | ′ ± 5% |  | 4 |
| voltage                                  | I/O Voltage Mode = 2.5 V           |                                         | 2.5 V ± 5% |                                                               | 2.5 V ± 5% 2.5 V ± 5% |                  | 2.5 V $\pm$ 5% 2.5 V $\pm$ 5% 2.5 V $\pm$ |                         | ′ ± 5%          |         | 4       |        |  |   |
| Input                                    | Processor bus                      | V <sub>in</sub>                         | GND        | $OV_{DD}$                                                     | GND                   | $OV_{DD}$        | GND                                       | $OV_{DD}$               | GND             | $OV_DD$ | V       |        |  |   |
| voltage JTAG signals V <sub>in</sub> GND |                                    | GND                                     | $OV_{DD}$  | GND                                                           | $OV_{DD}$             | GND              | $OV_{DD}$                                 | GND                     | $OV_DD$         |         |         |        |  |   |
| Die-junction                             | n temperature                      | Тj                                      | 0          | 105                                                           | 0                     | 105              | 0                                         | 105                     | 0               | 105     | •C      | 6      |  |   |

#### Table 4. Recommended Operating Conditions<sup>1</sup>

#### Notes:

1. These are the recommended and tested operating conditions.

2. This voltage is the input to the filter discussed in Section 9.2.2, "PLL Power Supply Filtering," and not necessarily the voltage at the AV<sub>DD</sub> pin, which may be reduced from V<sub>DD</sub> by the filter.

3. Some early devices supported voltage and frequency derating whereby VDD (and AVDD) could be reduced to reduce power consumption. This feature has been superseded and is no longer supported. See Section 5.3, "Voltage and Frequency Derating," for more information.

4. Caution: Power sequencing requirements must be met; see Section 9.2, "Power Supply Design and Sequencing".

- 5. Caution: See Section 9.2.3, "Transient Specifications" for information regarding transients on this power supply.
- 6. For information on extended temperature devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."



Figure 4 provides the AC test load for the MPC7448.



Figure 5 provides the BMODE[0:1] input timing diagram for the MPC7448. These mode select inputs are sampled once before and once after HRESET negation.



Figure 5. BMODE[0:1] Input Sample Timing Diagram



Figure 11 provides the test access port timing diagram.



Figure 11. Test Access Port Timing Diagram

## 5.3 Voltage and Frequency Derating

Voltage and frequency derating is no longer supported for part numbers described by this document beginning with datecode 0613. (See Section 11, "Part Numbering and Marking," for information on date code markings.) It is supported by some MPC7448 part numbers which target low-power applications; see Section 11.2, "Part Numbers Not Fully Addressed by This Document" and the referenced MPC7448 Hardware Specification Addenda for more information on these low-power devices. For those devices which previously supported this feature, information has been archived in the *Chip Errata for the MPC7448* (document order no. MPC7448CE).



**Pin Assignments** 

# 6 Pin Assignments

Figure 12 (in Part A) shows the pinout of the MPC7448, 360 high coefficient of thermal expansion ceramic ball grid array (HCTE) package as viewed from the top surface. Part B shows the side profile of the HCTE package to indicate the direction of the top surface view.



Part B







# 8 Package Description

The following sections provide the package parameters and mechanical dimensions for the HCTE package.

# 8.1 Package Parameters for the MPC7448, 360 HCTE BGA

The package parameters are as provided in the following list. The package type is  $25 \times 25$  mm, 360-lead high coefficient of thermal expansion ceramic ball grid array (HCTE).

| Package outline                             | $25 \times 25 \text{ mm}$           |  |  |  |  |  |
|---------------------------------------------|-------------------------------------|--|--|--|--|--|
| Interconnects                               | 360 (19 $\times$ 19 ball array – 1) |  |  |  |  |  |
| Pitch                                       | 1.27 mm (50 mil)                    |  |  |  |  |  |
| Minimum module height                       | 2.32 mm                             |  |  |  |  |  |
| Maximum module height                       | 2.80 mm                             |  |  |  |  |  |
| Ball diameter                               | 0.89 mm (35 mil)                    |  |  |  |  |  |
| Coefficient of thermal expansion12.3 ppm/°C |                                     |  |  |  |  |  |



## 8.5 Package Parameters for the MPC7448, 360 HCTE RoHS-Compliant BGA

The package parameters are as provided in the following list. The package type is  $25 \times 25$  mm, 360-lead high coefficient of thermal expansion ceramic ball grid array (HCTE) with RoHS-compliant lead-free spheres.

| Package outline             | $25 \times 25 \text{ mm}$    |
|-----------------------------|------------------------------|
| Interconnects               | 360 (19 × 19 ball array – 1) |
| Pitch                       | 1.27 mm (50 mil)             |
| Minimum module height       | 1.92 mm                      |
| Maximum module height       | 2.40 mm                      |
| Ball diameter               | 0.75 mm (30 mil)             |
| Coefficient of thermal expa | ansion12.3 ppm/°C            |
|                             |                              |



Package Description

# 8.6 Mechanical Dimensions for the MPC7448, 360 HCTE RoHS-Compliant BGA

Figure 13 provides the mechanical dimensions and bottom surface nomenclature for the MPC7448, 360 HCTE BGA package with RoHS-compliant lead-free spheres.



Figure 15. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC7448, 360 HCTE RoHS-Compliant BGA Package



System Design Information

|              | Example Core and VCO Frequency in MHz |                         |             |            |             |           |            |             |            |            |            |
|--------------|---------------------------------------|-------------------------|-------------|------------|-------------|-----------|------------|-------------|------------|------------|------------|
| PLL_CFG[0:5] | Buo to Coro                           | Corro to VCO            |             |            |             | Bus (SY   | SCLK) Fr   | equency     | /          |            |            |
|              | Multiplier <sup>5</sup>               | Multiplier <sup>5</sup> | 33.3<br>MHz | 50<br>MHz  | 66.6<br>MHz | 75<br>MHz | 83<br>MHz  | 100<br>MHz  | 133<br>MHz | 167<br>MHz | 200<br>MHz |
| 100110       | 11x                                   | 1x                      |             |            | 733         | 825       | 913        | 1100        | 1467       |            |            |
| 000000       | 11.5x                                 | 1x                      |             |            | 766         | 863       | 955        | 1150        | 1533       |            |            |
| 101110       | 12x                                   | 1x                      |             | 600        | 800         | 900       | 996        | 1200        | 1600       |            |            |
| 111110       | 12.5x                                 | 1x                      |             | 625        | 833         | 938       | 1038       | 1250        | 1667       |            |            |
| 010110       | 13x                                   | 1x                      |             | 650        | 865         | 975       | 1079       | 1300        |            |            |            |
| 111000       | 13.5x                                 | 1x                      |             | 675        | 900         | 1013      | 1121       | 1350        |            |            |            |
| 110010       | 14x                                   | 1x                      |             | 700        | 933         | 1050      | 1162       | 1400        |            |            |            |
| 000110       | 15x                                   | 1x                      |             | 750        | 1000        | 1125      | 1245       | 1500        |            |            |            |
| 110110       | 16x                                   | 1x                      |             | 800        | 1066        | 1200      | 1328       | 1600        |            |            |            |
| 000010       | 17x                                   | 1x                      |             | 850        | 1132        | 1275      | 1417       | 1700        |            |            |            |
| 001010       | 18x                                   | 1x                      | 600         | 900        | 1200        | 1350      | 1500       |             |            |            |            |
| 001110       | 20x                                   | 1x                      | 667         | 1000       | 1332        | 1500      | 1666       |             |            |            |            |
| 010010       | 21x                                   | 1x                      | 700         | 1050       | 1399        | 1575      |            |             |            |            |            |
| 011010       | 24x                                   | 1x                      | 800         | 1200       | 1600        |           |            |             |            |            |            |
| 111010       | 28x                                   | 1x                      | 933         | 1400       |             |           |            |             |            |            |            |
| 001100       | PLL b                                 | oypass                  |             | PLL off, S | SYSCLK      | clocks co | re circuit | ry directly | /          |            |            |
| 111100       | PLI                                   | _ off                   |             | PL         | L off, no   | core cloc | king occu  | urs         |            |            |            |

Table 12. MPC7448 Microprocessor PLL Configuration Example (continued)

Notes:

1. PLL\_CFG[0:5] settings not listed are reserved.

2. The sample bus-to-core frequencies shown are for reference only. Some PLL configurations may select bus, core, or VCO frequencies which are not useful, not supported, or not tested for by the MPC7448; see Section 5.2.1, "Clock AC Specifications," for valid SYSCLK, core, and VCO frequencies.

3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly and the PLL is disabled. However, the bus interface unit requires a 2x clock to function. Therefore, an additional signal, EXT\_QUAL, must be driven at half the frequency of SYSCLK and offset in phase to meet the required input setup t<sub>IVKH</sub> and hold time t<sub>IXKH</sub> (see Table 9). The result will be that the processor bus frequency will be one-half SYSCLK, while the internal processor is clocked at SYSCLK frequency. This mode is intended for factory use and emulator tool use only.

Note: The AC timing specifications given in this document do not apply in PLL-bypass mode.

- 4. In PLL-off mode, no clocking occurs inside the MPC7448 regardless of the SYSCLK input.
- 5. Applicable when DFS modes are disabled. These multipliers change when operating in a DFS mode. See Section 9.7.5, "Dynamic Frequency Switching (DFS)" for more information.
- 6. Bus-to-core multipliers less than 5x require that assertion of AACK be delayed by one or two bus cycles to allow the processor to generate a response to a snooped transaction. See the *MPC7450 RISC Microprocessor Reference Manual* for more information.



System Design Information

## 9.2.3 Transient Specifications

The ensure the long-term reliability of the device, the MPC7448 requires that transients on the core power rail ( $V_{DD}$ ) be constrained. The recommended operating voltage specifications provided in Table 4 are DC specifications. That is, the device may be operated continuously with  $V_{DD}$  within the specified range without adversely affecting the device's reliability. Excursions above the stated recommended operation range, including overshoot during power-up, can impact the long-term reliability of the device. Excursions are described by their amplitude and duration. Duration is defined as the time period during which the  $V_{DD}$  power plane, as measured at the VDD\_SENSE pins, will be within a specific voltage range, expressed as percentage of the total time the device will be powered up over the device lifetime. In practice, the period over which transients are measured can be any arbitrary period of time that accurately represents the expected range of processor and system activity. The voltage ranges and durations for normal operation and transients are described in Table 14.

#### Voltage Range (V) Permitted Notes Voltage Region Duration<sup>1</sup> Min Max Normal V<sub>DD</sub> minimum V<sub>DD</sub> maximum 100% 2 Low Transient V<sub>DD</sub> maximum 1.35 V 10% 2, 3 1.35 V 1.40 V 0.2% 4 **High Transient**

 Table 14. VDD Power Supply Transient Specifications

 At recommended operating temperatures. See Table 4.

#### Notes:

1. Permitted duration is defined as the percentage of the total time the device is powered on that the V<sub>DD</sub> power supply voltage may exist within the specified voltage range.

2. See Table 4 for nominal  $V_{DD}$  specifications.

3. To simplify measurement, excursions into the High Transient region are included in this duration.

4. Excursions above the absolute maximum rating of 1.4 V are not permitted; see Table 2.

Note that, to simplify transient measurements, the duration of the excursion into the High Transient region is also included in the Low Transient duration, so that only the time the voltage is above each threshold must be considered. Figure 19 shows an example of measuring voltage transients.



Figure 19. Voltage Transient Example

#### MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4

likewise be pulled up through a pull-up resistor (weak or stronger: 4.7–1 K $\Omega$ ) to prevent erroneous assertions of this signal.

In addition, the MPC7448 has one open-drain style output that requires a pull-up resistor (weak or stronger:  $4.7-1 \text{ K}\Omega$ ) if it is used by the system. This pin is CKSTP\_OUT.

BVSEL0 and BVSEL1 should not be allowed to float, and should be configured either via pull-up or pull-down resistors or actively driven by external logic. If pull-down resistors are used to configure BVSEL0 or BVSEL1, the resistors should be less than 250  $\Omega$  (see Table 11). Because PLL\_CFG[0:5] must remain stable during normal operation, strong pull-up and pull-down resistors (1 K $\Omega$  or less) are recommended to configure these signals in order to protect against erroneous switching due to ground bounce, power supply noise, or noise coupling.

During inactive periods on the bus, the address and transfer attributes may not be driven by any master and may, therefore, float in the high-impedance state for relatively long periods of time. Because the MPC7448 must continually monitor these signals for snooping, this float condition may cause excessive power draw by the input receivers on the MPC7448 or by other receivers in the system. These signals can be pulled up through weak (10-K $\Omega$ ) pull-up resistors by the system, address bus driven mode enabled (see the *MPC7450 RISC Microprocessor Family Users' Manual* for more information on this mode), or they may be otherwise driven by the system during inactive periods of the bus to avoid this additional power draw. Preliminary studies have shown the additional power draw by the MPC7448 input receivers to be negligible and, in any event, none of these measures are necessary for proper device operation. The snooped address and transfer attribute inputs are: A[0:35], AP[0:4], TT[0:4],  $\overline{CI}$ ,  $\overline{WT}$ , and  $\overline{GBL}$ .

If address or data parity is not used by the system, and respective parity checking is disabled through HID1, the input receivers for those pins are disabled and do not require pull-up resistors, therefore they may be left unconnected by the system. If extended addressing is not used (HID0[XAEN] = 0), A[0:3] are unused and must be pulled low to GND through weak pull-down resistors; additionally, if address parity checking is enabled (HID1[EBA] = 1) and extended addressing is not used, AP[0] must be pulled up to  $OV_{DD}$  through a weak pull-up resistor. If the MPC7448 is in 60x bus mode, DTI[0:3] must be pulled low to GND through weak pull-down resistors.

The data bus input receivers are normally turned off when no read operation is in progress and, therefore, do not require pull-up resistors on the bus. Other data bus receivers in the system, however, may require pull-ups or require that those signals be otherwise driven by the system during inactive periods. The data bus signals are D[0:63] and DP[0:7].

# 9.6 JTAG Configuration Signals

Boundary-scan testing is enabled through the JTAG interface signals. The TRST signal is optional in the IEEE 1149.1 standard specification, but is typically provided on all processors that implement the PowerPC architecture. While it is possible to force the TAP controller to the reset state using only the TCK and TMS signals, more reliable power-on reset performance will be obtained if the TRST signal is asserted during power-on reset. Because the JTAG interface is also used for accessing the common on-chip processor (COP) function, simply tying TRST to HRESET is not practical.

The COP function of these processors allows a remote computer system (typically a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert HRESET or TRST in order



System Design Information



#### Notes:

- 1. RUN/STOP, normally found on pin 5 of the COP header, is not implemented on the MPC7448. Connect pin 5 of the COP header to  $OV_{DD}$  with a 10-K $\Omega$  pull-up resistor.
- 2. Key location; pin 14 is not physically present on the COP header.
- 3. Component not populated. Populate only if debug tool does not drive QACK.
- 4. Populate only if debug tool uses an open-drain type output and does not actively negate QACK.
- 5. If the JTAG interface is implemented, connect  $\overline{\text{HRESET}}$  from the target source to  $\overline{\text{TRST}}$  from the COP header though an AND gate to  $\overline{\text{TRST}}$  of the part. If the JTAG interface is not implemented, connect  $\overline{\text{HRESET}}$  from the target source to  $\overline{\text{TRST}}$  of the part through a 0- $\Omega$  isolation resistor.
- 6. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown above.

#### Figure 21. JTAG Interface Connection

#### MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4



System Design Information

# 9.7.1 Internal Package Conduction Resistance

For the exposed-die packaging technology described in Table 5, the intrinsic conduction thermal resistance paths are as follows:

- The die junction-to-case thermal resistance (the case is actually the top of the exposed silicon die)
- The die junction-to-board thermal resistance

Figure 24 depicts the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board.



Figure 24. C4 Package with Heat Sink Mounted to a Printed-Circuit Board

Heat generated on the active side of the chip is conducted through the silicon, through the heat sink attach material (or thermal interface material), and, finally, to the heat sink, where it is removed by forced-air convection.

Because the silicon thermal resistance is quite small, the temperature drop in the silicon may be neglected for a first-order analysis. Thus, the thermal interface material and the heat sink conduction/convective thermal resistances are the dominant terms.

## 9.7.2 Thermal Interface Materials

A thermal interface material is recommended at the package lid-to-heat sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by spring clip mechanism, Figure 25 shows the thermal performance of three thin-sheet thermal-interface materials (silicone, graphite/oil, fluoroether oil), a bare joint, and a joint with thermal grease as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of thermal grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately seven times greater than the thermal grease joint.

Often, heat sinks are attached to the package by means of a spring clip to holes in the printed-circuit board (see Figure 22). Therefore, synthetic grease offers the best thermal performance due to the low interface pressure and is recommended due to the high power dissipation of the MPC7448. Of course, the selection



of any thermal interface material depends on many factors—thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, and so on.



Figure 25. Thermal Performance of Select Thermal Interface Material

The board designer can choose between several types of thermal interfaces. Heat sink adhesive materials should be selected based on high conductivity and mechanical strength to meet equipment shock/vibration requirements. There are several commercially available thermal interfaces and adhesive materials provided by the following vendors:

| The Bergquist Company              | 800-347-4572 |
|------------------------------------|--------------|
| 18930 West 78 <sup>th</sup> St.    |              |
| Chanhassen, MN 55317               |              |
| Internet: www.bergquistcompany.com |              |
| Chomerics, Inc.                    | 781-935-4850 |
| 77 Dragon Ct.                      |              |
| Woburn, MA 01801                   |              |
| Internet: www.chomerics.com        |              |
| Dow-Corning Corporation            | 800-248-2481 |
| Corporate Center                   |              |
| P.O. Box 994.                      |              |
| Midland, MI 48686-0994             |              |
| Internet: www.dowcorning.com       |              |



#### System Design Information

Shin-Etsu MicroSi, Inc.888-642-767410028 S. 51st St.Phoenix, AZ 85044Internet: www.microsi.comInternet: www.microsi.comLaird Technologies - Thermal888-246-905(formerly Thermagon Inc.)4707 Detroit Ave.Cleveland, OH 44102Internet: www.lairdtech.com

The following section provides a heat sink selection example using one of the commercially available heat sinks.

### 9.7.3 Heat Sink Selection Example

For preliminary heat sink sizing, the die-junction temperature can be expressed as follows:

$$T_j = T_i + T_r + (R_{\theta JC} + R_{\theta int} + R_{\theta sa}) \times P_d$$

where:

 $T_j$  is the die-junction temperature

T<sub>i</sub> is the inlet cabinet ambient temperature

 $T_r$  is the air temperature rise within the computer cabinet

 $R_{\theta JC}$  is the junction-to-case thermal resistance

 $R_{\theta int}$  is the adhesive or interface material thermal resistance

 $R_{\theta sa}$  is the heat sink base-to-ambient thermal resistance

P<sub>d</sub> is the power dissipated by the device

During operation, the die-junction temperatures  $(T_j)$  should be maintained less than the value specified in Table 4. The temperature of air cooling the component greatly depends on the ambient inlet air temperature and the air temperature rise within the electronic cabinet. An electronic cabinet inlet-air temperature  $(T_i)$  may range from 30 to 40 C. The air temperature rise within a cabinet  $(T_r)$  may be in the range of 5 to 10 C. The thermal resistance of the thermal interface material  $(R_{\theta int})$  is typically about 1.1 C/W. For example, assuming a  $T_i$  of 30 C, a  $T_r$  of 5 C, an HCTE package  $R_{\theta JC} = 0.1$ , and a power consumption  $(P_d)$  of 25.6 W, the following expression for  $T_j$  is obtained:

Die-junction temperature:  $T_i = 30$  C + 5 C + (0.1 C/W + 1.1 C/W +  $\theta_{sa}$ ) × 25.6

For this example, a  $R_{\theta sa}$  value of 1.53 C/W or less is required to maintain the die junction temperature below the maximum value of Table 4.

Though the die junction-to-ambient and the heat sink-to-ambient thermal resistances are a common figure-of-merit used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three-dimensional heat flow. The final die-junction operating temperature is not only a function of the component-level thermal resistance, but the system-level design and its operating conditions. In addition to the component's power consumption, a number of factors affect the final operating die-junction temperature—airflow, board population (local heat flux of adjacent components), heat sink efficiency, heat sink attach, heat sink placement, next-level interconnect technology, system air temperature rise, altitude, and so on.



Solving for T, the equation becomes:

$$\mathbf{nT} = \frac{\mathbf{V}_{\mathrm{H}} - \mathbf{V}_{\mathrm{L}}}{1.986 \times 10^{-4}}$$

## 9.7.5 Dynamic Frequency Switching (DFS)

The DFS feature in the MPC7448 adds the ability to divide the processor-to-system bus ratio by two or four during normal functional operation. Divide-by-two mode is enabled by setting the HID1[DFS2] bit in software or by asserting the  $\overline{DFS2}$  pin via hardware. The MPC7448 can be returned for full speed by clearing HID1[DFS2] or negating  $\overline{DFS2}$ . Similarly, divide-by-four mode is enabled by setting HID1[DFS4] in software or by asserting the  $\overline{DFS4}$  pin. In all cases, the frequency change occurs in 1 clock cycle and no idle waiting period is required to switch between modes. Note that asserting either  $\overline{DFS2}$  or  $\overline{DFS4}$  overrides software control of DFS, and that asserting both  $\overline{DFS2}$  and  $\overline{DFS4}$  disables DFS completely, including software control. Additional information regarding DFS can be found in the *MPC7450 RISC Microprocessor Family Reference Manual*. Note that minimum core frequency requirements must be observed when enabling DFS, and the resulting core frequency must meet the requirements for  $f_{core}$  DFS given in Table 8.

### 9.7.5.1 Power Consumption with DFS Enabled

Power consumption with DFS enabled can be approximated using the following formula:

$$\mathbf{P}_{\mathbf{DFS}} = \begin{bmatrix} \overline{\mathbf{f}_{\mathbf{DFS}}} & (\mathbf{P} - \mathbf{P}_{\mathbf{DS}}) \end{bmatrix} + \mathbf{P}_{\mathbf{DS}}$$

Where:

 $P_{DFS}$  = Power consumption with DFS enabled

 $f_{DFS}$  = Core frequency with DFS enabled

f = Core frequency prior to enabling DFS

P = Power consumption prior to enabling DFS (see Table 7)

 $P_{DS}$  = Deep sleep mode power consumption (see Table 7)

The above is an approximation only. Power consumption with DFS enabled is not tested or guaranteed.

### 9.7.5.2 Bus-to-Core Multiplier Constraints with DFS

DFS is not available for all bus-to-core multipliers as configured by PLL\_CFG[0:5] during hard reset. The complete listing is shown in Table 16. Shaded cells represent DFS modes that are not available for a particular PLL\_CFG[0:5] setting. Should software or hardware attempt to transition to a multiplier that is not supported, the device will remain at its current multiplier. For example, if a transition from DFS-disabled to an unsupported divide-by-2 or divide-by-4 setting is attempted, the bus-to-core multiplier will remain at the setting configured by the PLL\_CFG[0:5] pins. In the case of an attempted transition from a supported divide-by-2 mode to an unsupported divide-by-4 mode, the device will remain in divide-by-2 mode. In all cases, the HID1[PC0-5] bits will correctly reflect the current bus-to-core frequency multiplier.

MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4



| Δ. |
|----|
|    |
|    |

| DFS mode dis                                                              | abled                    | DFS divide-by-2<br>(HID1[DFS2] = 1 | mode enabled<br>or DFS2 = 0) | DFS divide-by-4 mode enabled<br>(HID1[DFS4] = 1 or DFS4 = 0) |                          |  |
|---------------------------------------------------------------------------|--------------------------|------------------------------------|------------------------------|--------------------------------------------------------------|--------------------------|--|
| Bus-to-Core Multiplier<br>Configured by<br>PLL_CFG[0:5]<br>(see Table 12) | HID1[PC0-5] <sup>3</sup> | Bus-to-Core<br>Multiplier          | HID1[PC0-5] <sup>3</sup>     | Bus-to-Core<br>Multiplier                                    | HID1[PC0-5] <sup>3</sup> |  |
| 24x                                                                       | 011010                   | 12x                                | 101110                       | 6x                                                           | 110100                   |  |
| 28x                                                                       | 111010                   | 14x                                | 110010                       | 7x                                                           | 001000                   |  |

| Table 16. Valid Divide Ratio Configurations (continued | Table | 16. | Valid | Divide | Ratio | Configura | tions | (continued |
|--------------------------------------------------------|-------|-----|-------|--------|-------|-----------|-------|------------|
|--------------------------------------------------------|-------|-----|-------|--------|-------|-----------|-------|------------|

Notes:

1. DFS mode is not supported for this combination of DFS mode and PLL\_CFG[0:5] setting. As a result, the processor will ignore these settings and remain at the previous multiplier, as reflected by the HID1[PC0-PC5] bits.

2. Though supported by the MPC7448 clock circuitry, multipliers of *n*.25x and *n*.75x cannot be expressed as valid PLL configuration codes. As a result, the values displayed in HID1[PC0-PC5] are rounded down to the nearest valid PLL configuration code. However, the actual bus-to-core multiplier is as stated in this table.

- 3. Note that in the HID1 register of the MPC7448, the PC0, PC1, PC2, PC3, PC4, and PC5 bits are bits 15, 16, 17, 18, 19, and 14 (respectively). See the *MPC7450 RISC Microprocessor Reference Manual* for more information.
- 4. Special considerations regarding snooped transactions must be observed for bus-to-core multipliers less than 5x. See the *MPC7450 RISC Microprocessor Reference Manual* for more information.

### 9.7.5.3 Minimum Core Frequency Requirements with DFS

In many systems, enabling DFS can result in very low processor core frequencies. However, care must be taken to ensure that the resulting processor core frequency is within the limits specified in Table 8. Proper operation of the device is not guaranteed at core frequencies below the specified minimum  $f_{core}$ .

# **10 Document Revision History**

Table 17 provides a revision history for this hardware specification.

| Table 17. | Document | Revision | History |
|-----------|----------|----------|---------|
|-----------|----------|----------|---------|

| Revision | Date    | Substantive Change(s)                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 4        | 3/2007  | Table 19: Added 800 MHz processor frequency.                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 3        | 10/2006 | Section 9.7, "Power and Thermal Management Information": Updated contact information.<br>Table 18, Table 20, and Table 19: Added Revision D PVR.<br>Table 19: Added 600 processor frequency, additional product codes, date codes for 1400 processor<br>frequency, and footnotes 1 and 2.<br>Table 20: Added PPC product code and footnote 1.<br>Table 19 and Table 20: Added Revision D information for 1267 processor frequency. |  |  |



# **11 Part Numbering and Marking**

Ordering information for the part numbers fully covered by this specification document is provided in Section 11.1, "Part Numbers Fully Addressed by This Document." Note that the individual part numbers correspond to a maximum processor core frequency. For available frequencies, contact a local Freescale sales office. In addition to the processor frequency, the part numbering scheme also includes an application modifier that may specify special application conditions. An optional specification modifier may also apply for parts to indicate a specific change in specifications, such as support for an extended temperature range. Finally, each part number contains a revision level code that refers to the die mask revision number. Section 11.2, "Part Numbers Not Fully Addressed by This Document," lists the part numbers that do not fully conform to the specifications of this document. These special part numbers require an additional document called a hardware specification addendum.

# 11.1 Part Numbers Fully Addressed by This Document

Table 18 provides the Freescale part numbering nomenclature for the MPC7448 part numbers fully addressed by this document. For information regarding other MPC7448 part numbers, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."

| XX                     | 7448               | XX                                              | nnnn                   | L                                  | X                                                      |
|------------------------|--------------------|-------------------------------------------------|------------------------|------------------------------------|--------------------------------------------------------|
| Product<br>Code        | Part<br>Identifier | Package                                         | Processor<br>Frequency | Application<br>Modifier            | Revision Level                                         |
| MC<br>PPC <sup>1</sup> | 7448               | HX = HCTE BGA<br>VS = RoHS LGA<br>VU = RoHS BGA | 1700                   | L: 1.3 V +20/–50 mV<br>0 to 105 °C | C: 2.1; PVR = 0x8004_0201<br>D: 2.2; PVR = 0x8004_0202 |
|                        |                    |                                                 | 1600                   | L: 1.25 V ± 50 mV<br>0 to 105 °C   |                                                        |
|                        |                    |                                                 | 1420                   | L: 1.2 V ± 50 mV<br>0 to 105 °C    |                                                        |
|                        |                    |                                                 | 1000                   | L: 1.15 V ± 50 mV<br>0 to 105 °C   |                                                        |

#### Table 18. Part Numbering Nomenclature

#### Notes:

1. The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur as pilot production prototypes are shipped.