

#### Welcome to E-XFL.COM

Freescale Semiconductor - MC7448VU1600LD Datasheet

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

| Active                                                      |
|-------------------------------------------------------------|
| PowerPC G4                                                  |
| 1 Core, 32-Bit                                              |
| 1.6GHz                                                      |
| Multimedia; SIMD                                            |
| -                                                           |
| No                                                          |
| ·                                                           |
| -                                                           |
| ·                                                           |
| ·                                                           |
| 1.5V, 1.8V, 2.5V                                            |
| 0°C ~ 105°C (TA)                                            |
| -                                                           |
| 360-CBGA, FCCBGA                                            |
| 360-FCCBGA (25x25)                                          |
| https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc7448vu1600ld |
|                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



MPC7448 RISC Microprocessor Hardware Specifications, Rev. 4

Overview

NM





- Monitors all dispatched instructions and retires them in order
- Tracks unresolved branches and flushes instructions after a mispredicted branch
- Retires as many as three instructions per clock cycle
- Separate on-chip L1 instruction and data caches (Harvard architecture)
  - 32-Kbyte, eight-way set-associative instruction and data caches
  - Pseudo least-recently-used (PLRU) replacement algorithm
  - 32-byte (eight-word) L1 cache block
  - Physically indexed/physical tags
  - Cache write-back or write-through operation programmable on a per-page or per-block basis
  - Instruction cache can provide four instructions per clock cycle; data cache can provide four words per clock cycle
  - Caches can be disabled in software.
  - Caches can be locked in software.
  - MESI data cache coherency maintained in hardware
  - Separate copy of data cache tags for efficient snooping
  - Parity support on cache
  - No snooping of instruction cache except for **icbi** instruction
  - Data cache supports AltiVec LRU and transient instructions
  - Critical double- and/or quad-word forwarding is performed as needed. Critical quad-word forwarding is used for AltiVec loads and instruction fetches. Other accesses use critical double-word forwarding.
- Level 2 (L2) cache interface
  - On-chip, 1-Mbyte, eight-way set-associative unified instruction and data cache
  - Cache write-back or write-through operation programmable on a per-page or per-block basis
  - Parity support on cache tags
  - ECC or parity support on data
  - Error injection allows testing of error recovery software
- Separate memory management units (MMUs) for instructions and data
  - 52-bit virtual address, 32- or 36-bit physical address
  - Address translation for 4-Kbyte pages, variable-sized blocks, and 256-Mbyte segments
  - Memory programmable as write-back/write-through, caching-inhibited/caching-allowed, and memory coherency enforced/memory coherency not enforced on a page or block basis
  - Separate IBATs and DBATs (eight each) also defined as SPRs
  - Separate instruction and data translation lookaside buffers (TLBs)
    - Both TLBs are 128-entry, two-way set-associative and use an LRU replacement algorithm.
    - TLBs are hardware- or software-reloadable (that is, a page table search is performed in hardware or by system software on a TLB miss).



### Comparison with the MPC7447A, MPC7447, MPC7445, and MPC7441

| Microarchitectural Specs                                             | MPC7448           | MPC7447A   | MPC7447       | MPC7445 | MPC7441  |  |  |  |
|----------------------------------------------------------------------|-------------------|------------|---------------|---------|----------|--|--|--|
| Execution Unit Timings                                               | Latency-Th        | nroughput) |               |         |          |  |  |  |
| Aligned load (integer, float, vector)                                | 3-1, 4-1, 3-1     |            |               |         |          |  |  |  |
| Misaligned load (integer, float, vector)                             |                   | 4          | -2, 5-2, 4-2  |         |          |  |  |  |
| L1 miss, L2 hit latency with ECC (data/instruction)                  | 12/16             |            |               | -       |          |  |  |  |
| L1 miss, L2 hit latency without ECC (data/instruction)               | 11/15             |            | 9/1           | 3       |          |  |  |  |
| SFX (add, sub, shift, rot, cmp, logicals)                            |                   |            | 1-1           |         |          |  |  |  |
| Integer multiply ( $32 \times 8$ , $32 \times 16$ , $32 \times 32$ ) |                   | 4          | -1, 4-1, 5-2  |         |          |  |  |  |
| Scalar float                                                         |                   |            | 5-1           |         |          |  |  |  |
| VSFX (vector simple)                                                 |                   |            | 1-1           |         |          |  |  |  |
| VCFX (vector complex)                                                |                   |            | 4-1           |         |          |  |  |  |
| VFPU (vector float)                                                  |                   |            | 4-1           |         |          |  |  |  |
| VPER (vector permute)                                                |                   |            | 2-1           |         |          |  |  |  |
| MMUs                                                                 |                   |            |               |         |          |  |  |  |
| TLBs (instruction and data)                                          |                   | 128        | 3-entry, 2-wa | ıy      |          |  |  |  |
| Tablewalk mechanism                                                  |                   | Hard       | ware + softw  | vare    |          |  |  |  |
| Instruction BATs/data BATs                                           | 8/8               | 8/8        | 8/8           | 8/8     | 4/4      |  |  |  |
| L1 I Cache/D Ca                                                      | che Featur        | es         |               |         |          |  |  |  |
| Size                                                                 |                   |            | 32K/32K       |         |          |  |  |  |
| Associativity                                                        |                   |            | 8-way         |         |          |  |  |  |
| Locking granularity                                                  |                   |            | Way           |         |          |  |  |  |
| Parity on I cache                                                    |                   |            | Word          |         |          |  |  |  |
| Parity on D cache                                                    |                   |            | Byte          |         |          |  |  |  |
| Number of D cache misses (load/store)                                | 5/2               |            | 5/-           | 1       |          |  |  |  |
| Data stream touch engines                                            | 4 streams         |            |               |         |          |  |  |  |
| On-Chip Cacl                                                         | ne Features       |            |               |         |          |  |  |  |
| Cache level                                                          |                   |            | L2            |         |          |  |  |  |
| Size/associativity                                                   | 1-Mbyte/<br>8-way | 512-Kbyt   | e/8-way       | 256-Kby | te/8-way |  |  |  |
| Access width                                                         |                   |            | 256 bits      |         |          |  |  |  |
| Number of 32-byte sectors/line                                       | 2                 |            | 2             |         |          |  |  |  |
| Parity tag                                                           | Byte              |            | Byt           | e       |          |  |  |  |
| Parity data                                                          | Byte              |            | Byt           | e       |          |  |  |  |
| Data ECC                                                             | 64-bit            |            |               | -       |          |  |  |  |
| Thermal                                                              | Control           |            |               |         |          |  |  |  |
| Dynamic frequency switching divide-by-two mode                       | Yes               | Yes        | No            | No      | No       |  |  |  |
| Dynamic frequency switching divide-by-four mode                      | Yes               | No         | No            | No      | No       |  |  |  |
| Thermal diode                                                        | Yes               | Yes        | No            | No      | No       |  |  |  |

# Table 1. Microarchitecture Comparison (continued)

### **Electrical and Thermal Characteristics**

Table 4 provides the recommended operating conditions for the MPC7448 part numbers described by this document; see Section 11.1, "Part Numbers Fully Addressed by This Document," for more information. See Section 9.2, "Power Supply Design and Sequencing" for power sequencing requirements.

| Characteristic     |                                                        |                  | Recommended Value                                                                                              |            |                  |               |                |            |                            | Unit               | Notes |         |  |   |
|--------------------|--------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------|------------|------------------|---------------|----------------|------------|----------------------------|--------------------|-------|---------|--|---|
|                    |                                                        | Symbol           | 1000                                                                                                           | MHz        | 1420             | ) MHz         | 1600           | ) MHz      | 1700                       | MHz                | Unit  | Notes   |  |   |
|                    |                                                        | Min              | Max                                                                                                            | Min        | Max              | Min           | Max            | Min        | Max                        |                    |       |         |  |   |
| Core suppl         | Core supply voltage $V_{DD}$ 1.15 V ± 50 mV 1.2 V ± 50 |                  | ⊧ 50 mV                                                                                                        | 1.25 V     | ± 50 mV          | 1.3 \<br>- 50 | / +20/<br>) mV | V          | 3, 4, 5                    |                    |       |         |  |   |
| PLL supply voltage |                                                        | AV <sub>DD</sub> | 1.15 V ± 50 mV                                                                                                 |            | 1.2 V ± 50 mV    |               | 1.25 V ± 50 mV |            | 0 mV 1.3 V +20/<br>- 50 mV |                    | V     | 2, 3, 4 |  |   |
| Processor          | I/O Voltage Mode = 1.5 V                               | OV <sub>DD</sub> | $\begin{array}{c c} 1.5 \ V \pm 5\% & 1.5 \ V \pm 5\% \\ \hline 1.8 \ V \pm 5\% & 1.8 \ V \pm 5\% \end{array}$ |            | 1.5 V ± 5% 1.5 V |               | 1.5 V          | ′ ± 5%     | 1.5 V                      | ′ ± 5%             | V     | 4       |  |   |
| supply             | I/O Voltage Mode = 1.8 V                               |                  |                                                                                                                |            | 1.8 V ± 5%       |               | V ± 5% 1.8 V ± |            | 1.8 V ± 5%                 |                    | 4     |         |  |   |
| voltage            | I/O Voltage Mode = 2.5 V                               |                  | 2.5 V                                                                                                          | 2.5 V ± 5% |                  | 2.5 V ± 5%    |                | 2.5 V ± 5% |                            | % 2.5 V ± 5% 2.5 V |       | ' ± 5%  |  | 4 |
| Input              | Processor bus                                          | V <sub>in</sub>  | GND                                                                                                            | $OV_{DD}$  | GND              | $OV_{DD}$     | GND            | $OV_{DD}$  | GND                        | $OV_DD$            | V     |         |  |   |
| voltage            | JTAG signals                                           | V <sub>in</sub>  | GND                                                                                                            | $OV_{DD}$  | GND              | $OV_{DD}$     | GND            | $OV_{DD}$  | GND                        | $OV_DD$            |       |         |  |   |
| Die-junction       | n temperature                                          | Тj               | 0                                                                                                              | 105        | 0                | 105           | 0              | 105        | 0                          | 105                | •C    | 6       |  |   |

## Table 4. Recommended Operating Conditions<sup>1</sup>

### Notes:

1. These are the recommended and tested operating conditions.

2. This voltage is the input to the filter discussed in Section 9.2.2, "PLL Power Supply Filtering," and not necessarily the voltage at the AV<sub>DD</sub> pin, which may be reduced from V<sub>DD</sub> by the filter.

3. Some early devices supported voltage and frequency derating whereby VDD (and AVDD) could be reduced to reduce power consumption. This feature has been superseded and is no longer supported. See Section 5.3, "Voltage and Frequency Derating," for more information.

4. Caution: Power sequencing requirements must be met; see Section 9.2, "Power Supply Design and Sequencing".

- 5. Caution: See Section 9.2.3, "Transient Specifications" for information regarding transients on this power supply.
- 6. For information on extended temperature devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."



# Table 6. DC Electrical Specifications (continued)

At recommended operating conditions. See Table 4.

| Characteristic                                                                                                             |            | Nominal Bus<br>Voltage <sup>1</sup> | Symbol                  | Min        | Max  | Unit    | Notes |
|----------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------|-------------------------|------------|------|---------|-------|
| $\label{eq:high-impedance} \begin{array}{l} \text{High-impedance (off-stat}\\ V_{in} = OV_{DD}\\ V_{in} = GND \end{array}$ | _          | I <sub>TSI</sub>                    | _                       | 50<br>- 50 | μA   | 2, 3, 4 |       |
| Output high voltage @ Ic                                                                                                   | 1.5        | V <sub>OH</sub>                     | OV <sub>DD</sub> - 0.45 | _          | V    |         |       |
|                                                                                                                            | 1.8        |                                     | OV <sub>DD</sub> - 0.45 | _          |      |         |       |
|                                                                                                                            |            | 2.5                                 |                         | 1.8        | _    |         |       |
| Output low voltage @ IO                                                                                                    | _ = 5 mA   | 1.5                                 | V <sub>OL</sub>         | —          | 0.45 | V       |       |
|                                                                                                                            | 1.8        |                                     | _                       | 0.45       |      |         |       |
|                                                                                                                            | 2.5        |                                     | —                       | 0.6        |      |         |       |
| Capacitance,<br>V <sub>in</sub> = 0 V, f = 1 MHz                                                                           | All inputs |                                     | C <sub>in</sub>         | —          | 8.0  | pF      | 5     |

## Notes:

1. Nominal voltages; see Table 4 for recommended operating conditions.

2. All I/O signals are referenced to OV<sub>DD</sub>.

3. Excludes test signals and IEEE Std. 1149.1 boundary scan (JTAG) signals

4. The leakage is measured for nominal  $OV_{DD}$  and  $V_{DD}$ , or both  $OV_{DD}$  and  $V_{DD}$  must vary in the same direction (for example, both  $OV_{DD}$  and  $V_{DD}$  vary by either +5% or -5%).

5. Capacitance is periodically sampled rather than 100% tested.

6. These pins have internal pull-up resistors.

Table 7 provides the power consumption for the MPC7448 part numbers described by this document; see Section 11.1, "Part Numbers Fully Addressed by This Document," for information regarding which part numbers are described by this document. Freescale also offers MPC7448 part numbers that meet lower power consumption specifications by adhering to lower core voltage and core frequency specifications. For more information on these devices, including references to the MPC7448 Hardware Specification Addenda that describe these devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."

The power consumptions provided in Table 7 represent the power consumption of each speed grade when operated at the rated maximum core frequency (see Table 8). Freescale sorts devices by power as well as by core frequency, and power limits for each speed grade are independent of each other. Each device is tested at its maximum core frequency only. (Note that Deep Sleep Mode power consumption is independent of clock frequency.) Operating a device at a frequency lower than its rated maximum is fully supported provided the clock frequencies are within the specifications given in Table 8, and a device operated below its rated maximum will have lower power consumption. However, inferences should not be made about a device's power consumption based on the power specifications of another (lower) speed grade. For example, a 1700 MHz device operated at 1420 MHz may not exhibit the same power consumption as a 1420 MHz device operated at 1420 MHz.

For all MPC7448 devices, the following guidelines on the use of these parameters for system design are suggested. The Full-Power Mode–Typical value represents the sustained power consumption of the device



### **Electrical and Thermal Characteristics**

when running a typical benchmark at temperatures in a typical system. The Full-Power Mode–Thermal value is intended to represent the sustained power consumption of the device when running a typical code sequence at high temperature and is recommended to be used as the basis for designing a thermal solution; see Section 9.7, "Power and Thermal Management Information" for more information on thermal solutions. The Full-Power Mode–Maximum value is recommended to be used for power supply design because this represents the maximum peak power draw of the device that a power supply must be capable of sourcing without voltage droop. For information on power consumption when dynamic frequency switching is enabled, see Section 9.7.5, "Dynamic Frequency Switching (DFS)."

|         | Die Junction                     | Junction Maximum Processor Core Frequency (Speed Grade, MHz) |          |          |          |      |       |  |  |  |  |
|---------|----------------------------------|--------------------------------------------------------------|----------|----------|----------|------|-------|--|--|--|--|
|         | Temperature<br>(T <sub>j</sub> ) | 1000 MHz                                                     | 1420 MHz | 1600 MHz | 1700 MHz | Unit | Notes |  |  |  |  |
|         | Full-Power Mode                  |                                                              |          |          |          |      |       |  |  |  |  |
| Typical | 65 <b>•C</b>                     | 15.0                                                         | 19.0     | 20.0     | 21.0     | W    | 1, 2  |  |  |  |  |
| Thermal | 105 <b>•C</b>                    | 18.6                                                         | 23.3     | 24.4     | 25.6     | W    | 1, 5  |  |  |  |  |
| Maximum | 105 <b>•C</b>                    | 21.6                                                         | 27.1     | 28.4     | 29.8     | W    | 1, 3  |  |  |  |  |
|         |                                  |                                                              | Nap Mod  | e        |          |      |       |  |  |  |  |
| Typical | 105 <b>•C</b>                    | 11.1                                                         | 11.8     | 13.0     | 13.0     | W    | 1, 6  |  |  |  |  |
|         | Sleep Mode                       |                                                              |          |          |          |      |       |  |  |  |  |
| Typical | 105 <b>•</b> C                   | 10.8                                                         | 11.4     | 12.5     | 12.5     | W    | 1, 6  |  |  |  |  |
|         | Deep Sleep Mode (PLL Disabled)   |                                                              |          |          |          |      |       |  |  |  |  |
| Typical | 105 <b>•C</b>                    | 10.4                                                         | 11.0     | 12.0     | 12.0     | W    | 1, 6  |  |  |  |  |

### Table 7. Power Consumption for MPC7448 at Maximum Rated Frequency

Notes:

- These values specify the power consumption for the core power supply (V<sub>DD</sub>) at nominal voltage and apply to all valid processor bus frequencies and configurations. The values do not include I/O supply power (OV<sub>DD</sub>) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent but is typically < 5% of V<sub>DD</sub> power. Worst case power consumption for AV<sub>DD</sub> < 13 mW. Freescale also offers MPC7448 part numbers that meet lower power consumption specifications; for more information on these devices, see Section 11.2, "Part Numbers Not Fully Addressed by This Document."
- 2. Typical power consumption is an average value measured with the processor operating at its rated maximum processor core frequency (except for Deep Sleep Mode), at nominal recommended V<sub>DD</sub> (see Table 4) and 65°C while running the Dhrystone 2.1 benchmark and achieving 2.3 Dhrystone MIPs/MHz. This parameter is not 100% tested but periodically sampled.b
- 3. Maximum power consumption is the average measured with the processor operating at its rated maximum processor core frequency, at nominal V<sub>DD</sub> and maximum operating junction temperature (see Table 4) while running an entirely cache-resident, contrived sequence of instructions to keep all the execution units maximally busy.
- 4. Doze mode is not a user-definable state; it is an intermediate state between full-power and either nap or sleep mode. As a result, power consumption for this mode is not tested.
- Thermal power consumption is an average value measured at the nominal recommended V<sub>DD</sub> (see Table 4) and 105 °C while running the Dhrystone 2.1 benchmark and achieving 2.3 Dhrystone MIPs/MHz. This parameter is not 100% tested but periodically sampled.
- 6. Typical power consumption for these modes is measured at the nominal recommended V<sub>DD</sub> (see Table 4) and 105 °C in the mode described. This parameter is not 100% tested but is periodically sampled.



Figure 4 provides the AC test load for the MPC7448.



Figure 5 provides the BMODE[0:1] input timing diagram for the MPC7448. These mode select inputs are sampled once before and once after HRESET negation.



Figure 5. BMODE[0:1] Input Sample Timing Diagram



# 5.2.3 IEEE Std. 1149.1 AC Timing Specifications

Table 10 provides the IEEE Std. 1149.1 (JTAG) AC timing specifications as defined in Figure 8 through Figure 11.

Table 10. JTAG AC Timing Specifications (Independent of SYSCLK)<sup>1</sup>

At recommended operating conditions. See Table 4.

| Parameter                                                  | Symbol                                 | Min      | Мах      | Unit | Notes |
|------------------------------------------------------------|----------------------------------------|----------|----------|------|-------|
| TCK frequency of operation                                 | f <sub>TCLK</sub>                      | 0        | 33.3     | MHz  |       |
| TCK cycle time                                             | t <sub>TCLK</sub>                      | 30       | —        | ns   |       |
| TCK clock pulse width measured at 1.4 V                    | t <sub>JHJL</sub>                      | 15       | —        | ns   |       |
| TCK rise and fall times                                    | $t_{\rm JR}$ and $t_{\rm JF}$          | —        | 2        | ns   |       |
| TRST assert time                                           | t <sub>TRST</sub>                      | 25       | —        | ns   | 2     |
| Input setup times:<br>Boundary-scan data<br>TMS, TDI       | t <sub>DVJH</sub><br>t <sub>IVJH</sub> | 4<br>0   | _        | ns   | 3     |
| Input hold times:<br>Boundary-scan data<br>TMS, TDI        | <sup>t</sup> DXJH<br>t <sub>IXJH</sub> | 20<br>25 |          | ns   | 3     |
| Valid times:<br>Boundary-scan data<br>TDO                  | t <sub>JLDV</sub><br>t <sub>JLOV</sub> | 4<br>4   | 20<br>25 | ns   | 4     |
| Output hold times:<br>Boundary-scan data<br>TDO            | t <sub>JLDX</sub><br>t <sub>JLOX</sub> | 30<br>30 | _        | ns   | 4     |
| TCK to output high impedance:<br>Boundary-scan data<br>TDO | t <sub>JLDZ</sub><br>t <sub>JLOZ</sub> | 3<br>3   | 19<br>9  | ns   | 4, 5  |

Notes:

 All outputs are measured from the midpoint voltage of the falling/rising edge of TCLK to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 7). Time-of-flight delays must be added for trace lengths, vias, and connectors in the system.

2. TRST is an asynchronous level sensitive signal. The time is for test purposes only.

3. Non-JTAG signal input timing with respect to TCK.

4. Non-JTAG signal output timing with respect to TCK.

5. Guaranteed by design and characterization.



**Pin Assignments** 

# 6 Pin Assignments

Figure 12 (in Part A) shows the pinout of the MPC7448, 360 high coefficient of thermal expansion ceramic ball grid array (HCTE) package as viewed from the top surface. Part B shows the side profile of the HCTE package to indicate the direction of the top surface view.



Part B







# 7 Pinout Listings

Table 11 provides the pinout listing for the MPC7448, 360 HCTE package. The pinouts of the MPC7448 and MPC7447A are compatible, but the requirements regarding the use of the additional power and ground pins have changed. The MPC7448 requires these pins be connected to the appropriate power or ground plane to achieve high core frequencies; see Section 9.3, "Connection Recommendations," for additional information. As a result, these pins should be connected in all new designs.

Additionally, the MPC7448 may be populated on a board designed for a MPC7447 (or MPC7445 or MPC7441), provided the core voltage can be made to match the requirements in Table 4 and all pins defined as 'no connect' for the MPC7447 are unterminated, as required by the *MPC7457 RISC Microprocessor Hardware Specifications*. The MPC7448 uses pins previously marked 'no connect' for the temperature diode pins and for additional power and ground connections. The additional power and ground pins are required to achieve high core frequencies and core frequency will be limited if they are not connected; see Section 9.3, "Connection Recommendations," for additional information. Because these 'no connect' pins in the MPC7447 360 pin package are not driven in functional mode, an MPC7447 can be populated in an MPC7448 board.

## NOTE

Caution must be exercised when performing boundary scan test operations on a board designed for an MPC7448, but populated with an MPC7447 or earlier device. This is because in the MPC7447 it is possible to drive the latches associated with the former 'no connect' pins in the MPC7447, potentially causing contention on those pins. To prevent this, ensure that these pins are not connected on the board or, if they are connected, ensure that the states of internal MPC7447 latches do not cause these pins to be driven during board testing.

For the MPC7448, pins that were defined as the TEST[0:4] factory test signal group on the MPC7447A and earlier devices have been assigned new functions. For most of these, the termination recommendations for the TEST[0:4] pins of the MPC7447A are compatible with the MPC7448 and will allow correct operation with no performance loss. The exception is BVSEL1 (TEST3 on the MPC7447A and earlier devices), which may require a different termination depending which I/O voltage mode is desired; see Table 3 for more information.

## NOTE

This pinout is not compatible with the MPC750, MPC7400, or MPC7410 360 BGA package.



# 8 Package Description

The following sections provide the package parameters and mechanical dimensions for the HCTE package.

# 8.1 Package Parameters for the MPC7448, 360 HCTE BGA

The package parameters are as provided in the following list. The package type is  $25 \times 25$  mm, 360-lead high coefficient of thermal expansion ceramic ball grid array (HCTE).

| Package outline                             | $25 \times 25 \text{ mm}$           |  |  |  |  |
|---------------------------------------------|-------------------------------------|--|--|--|--|
| Interconnects                               | 360 (19 $\times$ 19 ball array – 1) |  |  |  |  |
| Pitch                                       | 1.27 mm (50 mil)                    |  |  |  |  |
| Minimum module height                       | 2.32 mm                             |  |  |  |  |
| Maximum module height                       | 2.80 mm                             |  |  |  |  |
| Ball diameter                               | 0.89 mm (35 mil)                    |  |  |  |  |
| Coefficient of thermal expansion12.3 ppm/°C |                                     |  |  |  |  |



Package Description

# 8.2 Mechanical Dimensions for the MPC7448, 360 HCTE BGA

Figure 13 provides the mechanical dimensions and bottom surface nomenclature for the MPC7448, 360 HCTE BGA package.



Figure 13. Mechanical Dimensions and Bottom Surface Nomenclature for the MPC7448, 360 HCTE BGA Package





This section provides system and thermal design requirements and recommendations for successful application of the MPC7448.

# 9.1 Clocks

The following sections provide more detailed information regarding the clocking of the MPC7448.

# 9.1.1 PLL Configuration

The MPC7448 PLL is configured by the PLL\_CFG[0:5] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. The PLL configuration for the MPC7448 is shown in Table 12. In this example, shaded cells represent settings that, for a given SYSCLK frequency, result in core and/or VCO frequencies that do not comply with Table 8. When enabled, dynamic frequency switching (DFS) also affects the core frequency by halving or quartering the bus-to-core multiplier; see Section 9.7.5, "Dynamic Frequency Switching (DFS)," for more information. Note that when DFS is enabled the resulting core frequency must meet the adjusted minimum core frequency requirements ( $f_{core_DFS}$ ) described in Table 8. Note that the PLL\_CFG[5] is currently used for factory test only and should be tied low, and that the MPC7448 PLL configuration settings are compatible with the MPC7447A PLL configuration settings when PLL\_CFG[5] = 0.

|              | Example Core and VCO Frequency in MHz |                         |             |                        |             |           |           |            |            |            |            |
|--------------|---------------------------------------|-------------------------|-------------|------------------------|-------------|-----------|-----------|------------|------------|------------|------------|
| PLL_CFG[0:5] | Due to Core                           | Corre to VOO            |             | Bus (SYSCLK) Frequency |             |           |           |            |            |            |            |
|              | Multiplier <sup>5</sup>               | Multiplier <sup>5</sup> | 33.3<br>MHz | 50<br>MHz              | 66.6<br>MHz | 75<br>MHz | 83<br>MHz | 100<br>MHz | 133<br>MHz | 167<br>MHz | 200<br>MHz |
| 010000       | 2x <sup>6</sup>                       | 1x                      |             |                        |             |           |           |            |            |            |            |
| 100000       | 3x <sup>6</sup>                       | 1x                      |             |                        |             |           |           |            |            |            | 600        |
| 101000       | 4x <sup>6</sup>                       | 1x                      |             |                        |             |           |           |            |            | 667        | 800        |
| 101100       | 5x                                    | 1x                      |             |                        |             |           |           |            | 667        | 835        | 1000       |
| 100100       | 5.5x                                  | 1x                      |             |                        |             |           |           |            | 733        | 919        | 1100       |
| 110100       | 6x                                    | 1x                      |             |                        |             |           |           | 600        | 800        | 1002       | 1200       |
| 010100       | 6.5x                                  | 1x                      |             |                        |             |           |           | 650        | 866        | 1086       | 1300       |
| 001000       | 7x                                    | 1x                      |             |                        |             |           |           | 700        | 931        | 1169       | 1400       |
| 000100       | 7.5x                                  | 1x                      |             |                        |             |           | 623       | 750        | 1000       | 1253       | 1500       |
| 110000       | 8x                                    | 1x                      |             |                        |             | 600       | 664       | 800        | 1064       | 1336       | 1600       |
| 011000       | 8.5x                                  | 1x                      |             |                        |             | 638       | 706       | 850        | 1131       | 1417       | 1700       |
| 011110       | 9x                                    | 1x                      |             |                        | 600         | 675       | 747       | 900        | 1197       | 1500       |            |
| 011100       | 9.5x                                  | 1x                      |             |                        | 633         | 712       | 789       | 950        | 1264       | 1583       |            |
| 101010       | 10x                                   | 1x                      |             |                        | 667         | 750       | 830       | 1000       | 1333       | 1667       |            |
| 100010       | 10.5x                                 | 1x                      |             |                        | 700         | 938       | 872       | 1050       | 1397       |            |            |

Table 12. MPC7448 Microprocessor PLL Configuration Example



These requirements are shown graphically in Figure 16.



Figure 16. MPC7448 Power Up Sequencing Requirements

Certain stipulations also apply to the manner in which the power rails of the MPC7448 power down, as follows:

- OV<sub>DD</sub> may ramp down any time before or after V<sub>DD</sub>.
- The voltage at the SYSCLK input must not exceed V<sub>DD</sub> once V<sub>DD</sub> has ramped down below 0.9 V.
- The voltage at the SYSCLK input must not exceed OV<sub>DD</sub> by more 20% during transients (see overshoot/undershoot specifications in Figure 2) or 0.3 V DC (see Table 2) at any time.





Figure 17. MPC7448 Power Down Sequencing Requirements

There is no requirement regarding  $AV_{DD}$  during power down, but it is recommended that  $AV_{DD}$  track  $V_{DD}$  within the RC time constant of the PLL filter circuit described in Section 9.2.2, "PLL Power Supply Filtering" (nominally 100  $\mu$ s).

# 9.2.2 PLL Power Supply Filtering

The AV<sub>DD</sub> power signal is provided on the MPC7448 to provide power to the clock generation PLL. To ensure stability of the internal clock, the power supplied to the AV<sub>DD</sub> input signal should be filtered of any noise in the 500-KHz to 10-MHz resonant frequency range of the PLL. The circuit shown in Figure 18 using surface mount capacitors with minimum effective series inductance (ESL) is strongly recommended. In addition to filtering noise from the AV<sub>DD</sub> input, it also provides the required delay between V<sub>DD</sub> and AV<sub>DD</sub> as described in Section 9.2.1, "Power Supply Sequencing."

The circuit should be placed as close as possible to the  $AV_{DD}$  pin to minimize noise coupled from nearby circuits. It is often possible to route directly from the capacitors to the  $AV_{DD}$  pin, which is on the periphery of the device footprint.



Figure 18. PLL Power Supply Filter Circuit



to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic.

The arrangement shown in Figure 21 allows the COP port to independently assert HRESET or TRST, while ensuring that the target can drive HRESET as well. If the JTAG interface and COP header will not be used, TRST should be tied to HRESET through a 0- $\Omega$  isolation resistor so that it is asserted when the system reset signal (HRESET) is asserted, ensuring that the JTAG scan chain is initialized during power-on. Although Freescale recommends that the COP header be designed into the system as shown in Figure 21, if this is not possible, the isolation resistor will allow future access to TRST in the case where a JTAG interface may need to be wired onto the system in debug situations.

The COP header shown in Figure 21 adds many benefits—breakpoints, watchpoints, register and memory examination/modification, and other standard debugger features are possible through this interface—and can be as inexpensive as an unpopulated footprint for a header to be added when needed.

The COP interface has a standard header for connection to the target system, based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key.

There is no standardized way to number the COP header shown in Figure 21; consequently, many different pin numbers have been observed from emulator vendors. Some are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom, while still others number the pins counter clockwise from pin 1 (as with an IC). Regardless of the numbering, the signal placement recommended in Figure 21 is common to all known emulators.

The  $\overline{QACK}$  signal shown in Figure 21 is usually connected to the bridge chip or other system control logic in a system and is an input to the MPC7448 informing it that it can go into the quiescent state. Under normal operation this occurs during a low-power mode selection. In order for COP to work, the MPC7448 must see this signal asserted (pulled down). While shown on the COP header, not all emulator products drive this signal. If the product does not, a pull-down resistor can be populated to assert this signal. Additionally, some emulator products implement open-drain type outputs and can only drive  $\overline{QACK}$ asserted; for these tools, a pull-up resistor can be implemented to ensure this signal is negated when it is not being driven by the tool. Note that the pull-up and pull-down resistors on the  $\overline{QACK}$  signal are mutually exclusive and it is never necessary to populate both in a system. To preserve correct power-down operation,  $\overline{QACK}$  should be merged through logic so that it also can be driven by the bridge or system logic.



System Design Information



### Notes:

- 1. RUN/STOP, normally found on pin 5 of the COP header, is not implemented on the MPC7448. Connect pin 5 of the COP header to  $OV_{DD}$  with a 10-K $\Omega$  pull-up resistor.
- 2. Key location; pin 14 is not physically present on the COP header.
- 3. Component not populated. Populate only if debug tool does not drive QACK.
- 4. Populate only if debug tool uses an open-drain type output and does not actively negate QACK.
- 5. If the JTAG interface is implemented, connect  $\overline{\text{HRESET}}$  from the target source to  $\overline{\text{TRST}}$  from the COP header though an AND gate to  $\overline{\text{TRST}}$  of the part. If the JTAG interface is not implemented, connect  $\overline{\text{HRESET}}$  from the target source to  $\overline{\text{TRST}}$  of the part through a 0- $\Omega$  isolation resistor.
- 6. The COP port and target board should be able to independently assert HRESET and TRST to the processor in order to fully control the processor as shown above.

### Figure 21. JTAG Interface Connection

| DFS mode disabled                                                         |                          | DFS divide-by-2 (<br>(HID1[DFS2] = 1 | mode enabled<br>or DFS2 = 0) | DFS divide-by-4 mode enabled<br>(HID1[DFS4] = 1 or DFS4 = 0) |                          |  |  |
|---------------------------------------------------------------------------|--------------------------|--------------------------------------|------------------------------|--------------------------------------------------------------|--------------------------|--|--|
| Bus-to-Core Multiplier<br>Configured by<br>PLL_CFG[0:5]<br>(see Table 12) | HID1[PC0-5] <sup>3</sup> | Bus-to-Core<br>Multiplier            | HID1[PC0-5] <sup>3</sup>     | Bus-to-Core<br>Multiplier                                    | HID1[PC0-5] <sup>3</sup> |  |  |
| 2x <sup>4</sup>                                                           | 010000                   | N/A (unchanged) <sup>1</sup>         | unchanged <sup>1</sup>       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 3x <sup>4</sup>                                                           | 100000                   | N/A (unchanged) <sup>1</sup>         | unchanged <sup>1</sup>       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 4x <sup>4</sup>                                                           | 101000                   | 2x <sup>4</sup>                      | 010000                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 5x                                                                        | 101100                   | 2.5x <sup>4</sup>                    | 010101                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 5.5x                                                                      | 100100                   | 2.75x <sup>4</sup>                   | 110101 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 6x                                                                        | 110100                   | 3x <sup>4</sup>                      | 100000                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 6.5x                                                                      | 010100                   | 3.25x <sup>4</sup>                   | 100000 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 7x                                                                        | 001000                   | 3.5x <sup>4</sup>                    | 110101                       | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 7.5x                                                                      | 000100                   | 3.75x <sup>4</sup>                   | 110101 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 8x                                                                        | 110000                   | 4x <sup>4</sup>                      | 101000 <sup>4</sup>          | 2x <sup>4</sup>                                              | 010000                   |  |  |
| 8.5x                                                                      | 011000                   | 4.25x <sup>4</sup>                   | 101000 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 9x                                                                        | 011110                   | 4.5x <sup>4</sup>                    | 011101                       | 2.25x <sup>4</sup>                                           | 010000 <sup>2</sup>      |  |  |
| 9.5x                                                                      | 011100                   | 4.75x <sup>4</sup>                   | 011101 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 10x                                                                       | 101010                   | 5x                                   | 101100                       | 2.5x <sup>4</sup>                                            | 010101                   |  |  |
| 10.5x                                                                     | 100010                   | 5.25x                                | 101100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 11x                                                                       | 100110                   | 5.5x                                 | 100100                       | 2.75x <sup>4</sup>                                           | 010101 <sup>2</sup>      |  |  |
| 11.5x                                                                     | 000000                   | 5.75x                                | 100100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 12x                                                                       | 101110                   | 6x                                   | 110100                       | 3x <sup>4</sup>                                              | 100000                   |  |  |
| 12.5x                                                                     | 111110                   | 6.25x                                | 110100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 13x                                                                       | 010110                   | 6.5x                                 | 010100                       | 3.25x <sup>4</sup>                                           | 100000 <sup>2</sup>      |  |  |
| 13.5x                                                                     | 111000                   | 6.75                                 | 010100 <sup>2</sup>          | N/A (unchanged) <sup>1</sup>                                 | unchanged <sup>1</sup>   |  |  |
| 14x                                                                       | 110010                   | 7x                                   | 001000                       | 3.5x <sup>4</sup>                                            | 110101                   |  |  |
| 15x                                                                       | 000110                   | 7.5x                                 | 000100                       | 3.75x <sup>4</sup>                                           | 110101 <sup>2</sup>      |  |  |
| 16x                                                                       | 110110                   | 8x                                   | 110000                       | 4x <sup>4</sup>                                              | 101000                   |  |  |
| 17x                                                                       | 000010                   | 8.5x                                 | 011000                       | 4.25x <sup>4</sup>                                           | 101000 <sup>2</sup>      |  |  |
| 18x                                                                       | 001010                   | 9x                                   | 011110                       | 4.5x <sup>4</sup>                                            | 011101                   |  |  |
| 20x                                                                       | 001110                   | 10x                                  | 101010                       | 5x                                                           | 101100                   |  |  |
| 21x                                                                       | 010010                   | 10.5x                                | 100010                       | 5.25x                                                        | 101100 <sup>2</sup>      |  |  |

# Table 16. Valid Divide Ratio Configurations



# Table 20. Part Numbers Addressed by MC7448TxxnnnnNx Series Hardware Specification Addendum (Document Order No. MPC7448ECS02AD)

| XX                     | 7448               | т                           | XX            | nnnn                    | Ν                                   | X                                                      |
|------------------------|--------------------|-----------------------------|---------------|-------------------------|-------------------------------------|--------------------------------------------------------|
| Product<br>Code        | Part<br>Identifier | Specificatio<br>n Modifier  | Package       | Processor<br>Frequency  | Application<br>Modifier             | Revision Level                                         |
| MC<br>PPC <sup>1</sup> | 7448               | T = Extended<br>Temperature | HX = HCTE BGA | 1400                    | N: 1.15 V ± 50 mV<br>- 40 to 105 °C | C: 2.1; PVR = 0x8004_0201<br>D: 2.2; PVR = 0x8004_0202 |
|                        |                    | Device                      |               | 1267<br>Revision C only | N: 1.1 V ± 50 mV<br>- 40 to 105 °C  |                                                        |
|                        |                    |                             |               | 1267<br>Revision D only | N: 1.05 V ± 50 mV<br>- 40 to 105 °C |                                                        |
|                        |                    |                             |               | 1000                    | N: 1.0 V ± 50 mV<br>- 40 to 105 °C  |                                                        |

Notes:

 The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes can be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur as pilot production prototypes are shipped.

# 11.3 Part Marking

Parts are marked as the example shown in Figure 27.



Notes:

AWLYYWW is the test code, where YYWW is the date code (YY = year, WW = work week) MMMMMM is the M00 (mask) number. YWWLAZ is the assembly traceability code.

Figure 27. Part Marking for BGA and LGA Device

### How to Reach Us:

Home Page: www.freescale.com

email: support@freescale.com

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 1-800-521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: MPC7448EC Rev. 4 3/2007 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product is a PowerPC microprocessor. The PowerPC name is a trademark of IBM Corp. and is used under license. IEEE Stds. 1149.1<sup>™</sup> and 754<sup>™</sup> are trademarks of the Institute of Electrical and Electronics Engineers, Inc., (IEEE). This product is not endosed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2005, 2007.



