

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

E·XFI

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                          |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 80MHz                                                                            |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI             |
| Peripherals                | I <sup>2</sup> S, POR, PWM, WDT                                                  |
| Number of I/O              | 75                                                                               |
| Program Memory Size        | 192КВ (192К х 8)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 26K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                        |
| Data Converters            | A/D 16x10b                                                                       |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 100-LQFP Exposed Pad                                                             |
| Supplier Device Package    | PG-LQFP-100-8                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/sak-xe164fn-24f80l-aa |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



### Summary of Features

- On-Chip Peripheral Modules
  - Two synchronizable A/D Converters with up to 16 channels, 10-bit resolution, conversion time below 1  $\mu$ s, optional data preprocessing (data reduction, range check), broken wire detection
  - 16-channel general purpose capture/compare unit (CC2)
  - Two capture/compare units for flexible PWM signal generation (CCU6x)
  - Multi-functional general purpose timer unit with 5 timers
  - Up to 6 serial interface channels to be used as UART, LIN, high-speed synchronous channel (SPI/QSPI), IIC bus interface (10-bit addressing, 400 kbit/s), IIS interface
  - On-chip MultiCAN interface (Rev. 2.0B active) with 64 message objects (Full CAN/Basic CAN) on up to 2 CAN nodes and gateway functionality
  - On-chip system timer and on-chip real time clock
- Up to 12 Mbytes external address space for code and data
  - Programmable external bus characteristics for different address ranges
  - Multiplexed or demultiplexed external address/data buses
  - Selectable address bus width
  - 16-bit or 8-bit data bus width
  - Four programmable chip-select signals
- Single power supply from 3.0 V to 5.5 V
- Power reduction and wake-up modes
- Programmable watchdog timer and oscillator watchdog
- Up to 76 general purpose I/O lines
- On-chip bootstrap loaders
- Supported by a full range of development tools including C compilers, macroassembler packages, emulators, evaluation boards, HLL debuggers, simulators, logic analyzer disassemblers, programming boards
- · On-chip debug support via Device Access Port (DAP) or JTAG interface
- 100-pin Green LQFP package, 0.5 mm (19.7 mil) pitch

## **Ordering Information**

The ordering code for an Infineon microcontroller provides an exact reference to a specific product. This ordering code identifies:

- the derivative itself, i.e. its function set, the temperature range, and the supply voltage
- the temperature range:
  - SAF-...: -40°C to 85°C
  - SAK-...: -40°C to 125°C
- the package and the type of delivery.

For ordering codes for the XE164xN please contact your sales representative or local distributor.



## **General Device Information**

| Tabl | Table 5         Pin Definitions and Functions (cont'd) |        |      |                                                |  |  |  |
|------|--------------------------------------------------------|--------|------|------------------------------------------------|--|--|--|
| Pin  | Symbol                                                 | Ctrl.  | Туре | Function                                       |  |  |  |
| 44   | P4.1                                                   | O0 / I | St/B | Bit 1 of Port 4, General Purpose Input/Output  |  |  |  |
|      | CC2_CC25                                               | O3 / I | St/B | CAPCOM2 CC25IO Capture Inp./ Compare Out.      |  |  |  |
|      | CS1                                                    | OH     | St/B | External Bus Interface Chip Select 1 Output    |  |  |  |
|      | T4EUDB                                                 | I      | St/B | GPT12E Timer T4 External Up/Down Control Input |  |  |  |
|      | ESR1_8                                                 | I      | St/B | ESR1 Trigger Input 8                           |  |  |  |
| 45   | P2.4                                                   | O0 / I | St/B | Bit 4 of Port 2, General Purpose Input/Output  |  |  |  |
|      | U0C1_DOUT                                              | 01     | St/B | USIC0 Channel 1 Shift Data Output              |  |  |  |
|      | TxDC0                                                  | 02     | St/B | CAN Node 0 Transmit Data Output                |  |  |  |
|      | CC2_CC17                                               | O3 / I | St/B | CAPCOM2 CC17IO Capture Inp./ Compare Out.      |  |  |  |
|      | A17                                                    | OH     | St/B | External Bus Interface Address Line 17         |  |  |  |
|      | ESR1_0                                                 | I      | St/B | ESR1 Trigger Input 0                           |  |  |  |
|      | U0C0_DX0F                                              | I      | St/B | USIC0 Channel 0 Shift Data Input               |  |  |  |
|      | RxDC1A                                                 | I      | St/B | CAN Node 1 Receive Data Input                  |  |  |  |
| 46   | P2.5                                                   | O0 / I | St/B | Bit 5 of Port 2, General Purpose Input/Output  |  |  |  |
|      | U0C0_SCLK<br>OUT                                       | 01     | St/B | USIC0 Channel 0 Shift Clock Output             |  |  |  |
|      | TxDC0                                                  | 02     | St/B | CAN Node 0 Transmit Data Output                |  |  |  |
|      | CC2_CC18                                               | O3 / I | St/B | CAPCOM2 CC18IO Capture Inp./ Compare Out.      |  |  |  |
|      | A18                                                    | ОН     | St/B | External Bus Interface Address Line 18         |  |  |  |
|      | U0C0_DX1D                                              | I      | St/B | USIC0 Channel 0 Shift Clock Input              |  |  |  |
|      | ESR1_10                                                | I      | St/B | ESR1 Trigger Input 10                          |  |  |  |
| 47   | P4.2                                                   | O0 / I | St/B | Bit 2 of Port 4, General Purpose Input/Output  |  |  |  |
|      | CC2_CC26                                               | O3 / I | St/B | CAPCOM2 CC26IO Capture Inp./ Compare Out.      |  |  |  |
|      | CS2                                                    | OH     | St/B | External Bus Interface Chip Select 2 Output    |  |  |  |
|      | T2INA                                                  | I      | St/B | GPT12E Timer T2 Count/Gate Input               |  |  |  |



### **General Device Information**

| Table | Table 5         Pin Definitions and Functions (cont'd) |            |      |                                                |  |  |  |  |
|-------|--------------------------------------------------------|------------|------|------------------------------------------------|--|--|--|--|
| Pin   | Symbol                                                 | Ctrl.      | Туре | Function                                       |  |  |  |  |
| 62    | P10.2                                                  | O0 / I     | St/B | Bit 2 of Port 10, General Purpose Input/Output |  |  |  |  |
|       | U0C0_SCLK<br>OUT                                       | 01         | St/B | USIC0 Channel 0 Shift Clock Output             |  |  |  |  |
|       | CCU60_CC6<br>2                                         | O2         | St/B | CCU60 Channel 2 Output                         |  |  |  |  |
|       | AD2                                                    | OH /<br>IH | St/B | External Bus Interface Address/Data Line 2     |  |  |  |  |
|       | CCU60_CC6<br>2INA                                      | I          | St/B | CCU60 Channel 2 Input                          |  |  |  |  |
|       | U0C0_DX1B                                              | I          | St/B | USIC0 Channel 0 Shift Clock Input              |  |  |  |  |
| 63    | P0.4                                                   | O0 / I     | St/B | Bit 4 of Port 0, General Purpose Input/Output  |  |  |  |  |
|       | U1C1_SELO<br>0                                         | 01         | St/B | USIC1 Channel 1 Select/Control 0 Output        |  |  |  |  |
|       | U1C0_SELO<br>1                                         | O2         | St/B | USIC1 Channel 0 Select/Control 1 Output        |  |  |  |  |
|       | CCU61_COU<br>T61                                       | O3         | St/B | CCU61 Channel 1 Output                         |  |  |  |  |
|       | A4                                                     | OH         | St/B | External Bus Interface Address Line 4          |  |  |  |  |
|       | U1C1_DX2A                                              | I          | St/B | USIC1 Channel 1 Shift Control Input            |  |  |  |  |
|       | RxDC1B                                                 | I          | St/B | CAN Node 1 Receive Data Input                  |  |  |  |  |
|       | ESR2_8                                                 | I          | St/B | ESR2 Trigger Input 8                           |  |  |  |  |
| 65    | P2.13                                                  | 00 / 1     | St/B | Bit 13 of Port 2, General Purpose Input/Output |  |  |  |  |
|       | U2C1_SELO<br>2                                         | 01         | St/B | USIC2 Channel 1 Select/Control 2 Output        |  |  |  |  |
| 66    | P2.10                                                  | 00 / 1     | St/B | Bit 10 of Port 2, General Purpose Input/Output |  |  |  |  |
|       | U0C1_DOUT                                              | 01         | St/B | USIC0 Channel 1 Shift Data Output              |  |  |  |  |
|       | U0C0_SELO<br>3                                         | O2         | St/B | USIC0 Channel 0 Select/Control 3 Output        |  |  |  |  |
|       | CC2_CC23                                               | O3 / I     | St/B | CAPCOM2 CC23IO Capture Inp./ Compare Out.      |  |  |  |  |
|       | A23                                                    | OH         | St/B | External Bus Interface Address Line 23         |  |  |  |  |
|       | U0C1_DX0E                                              | I          | St/B | USIC0 Channel 1 Shift Data Input               |  |  |  |  |
|       | CAPINA                                                 | I          | St/B | GPT12E Register CAPREL Capture Input           |  |  |  |  |



# XE164FN, XE164GN, XE164HN, XE164KN XE166 Family / Value Line

## **General Device Information**

| Tabl | Table 5         Pin Definitions and Functions (cont'd) |            |      |                                                |  |  |  |  |
|------|--------------------------------------------------------|------------|------|------------------------------------------------|--|--|--|--|
| Pin  | Symbol                                                 | Ctrl.      | Туре | Function                                       |  |  |  |  |
| 73   | P10.7                                                  | O0 / I     | St/B | Bit 7 of Port 10, General Purpose Input/Output |  |  |  |  |
|      | U0C1_DOUT                                              | 01         | St/B | USIC0 Channel 1 Shift Data Output              |  |  |  |  |
|      | CCU60_COU<br>T63                                       | O2         | St/B | CCU60 Channel 3 Output                         |  |  |  |  |
|      | AD7                                                    | OH /<br>IH | St/B | External Bus Interface Address/Data Line 7     |  |  |  |  |
|      | U0C1_DX0B                                              | I          | St/B | USIC0 Channel 1 Shift Data Input               |  |  |  |  |
|      | CCU60_CCP<br>OS0A                                      | I          | St/B | CCU60 Position Input 0                         |  |  |  |  |
|      | T4INB                                                  | I          | St/B | GPT12E Timer T4 Count/Gate Input               |  |  |  |  |
| 74   | P0.7                                                   | 00 / I     | St/B | Bit 7 of Port 0, General Purpose Input/Output  |  |  |  |  |
|      | U1C1_DOUT                                              | 01         | St/B | USIC1 Channel 1 Shift Data Output              |  |  |  |  |
|      | U1C0_SELO<br>3                                         | O2         | St/B | USIC1 Channel 0 Select/Control 3 Output        |  |  |  |  |
|      | A7                                                     | OH         | St/B | External Bus Interface Address Line 7          |  |  |  |  |
|      | U1C1_DX0B                                              | I          | St/B | USIC1 Channel 1 Shift Data Input               |  |  |  |  |
|      | CCU61_CTR<br>APB                                       | I          | St/B | CCU61 Emergency Trap Input                     |  |  |  |  |
| 78   | P1.0                                                   | O0 / I     | St/B | Bit 0 of Port 1, General Purpose Input/Output  |  |  |  |  |
|      | U1C0_MCLK<br>OUT                                       | 01         | St/B | USIC1 Channel 0 Master Clock Output            |  |  |  |  |
|      | U1C0_SELO<br>4                                         | O2         | St/B | USIC1 Channel 0 Select/Control 4 Output        |  |  |  |  |
|      | A8                                                     | OH         | St/B | External Bus Interface Address Line 8          |  |  |  |  |
|      | ESR1_3                                                 | I          | St/B | ESR1 Trigger Input 3                           |  |  |  |  |
|      | T6INB                                                  | I          | St/B | GPT12E Timer T6 Count/Gate Input               |  |  |  |  |



# XE164FN, XE164GN, XE164HN, XE164KN XE166 Family / Value Line

## **General Device Information**

| Tabl | Table 5         Pin Definitions and Functions (cont'd) |        |      |                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
|------|--------------------------------------------------------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin  | Symbol                                                 | Ctrl.  | Туре | Function                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 92   | P1.5                                                   | O0 / I | St/B | Bit 5 of Port 1, General Purpose Input/Output                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|      | U1C1_SELO<br>3                                         | O2     | St/B | USIC1 Channel 1 Select/Control 3 Output                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|      | BRKOUT                                                 | O3     | St/B | OCDS Break Signal Output                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|      | A13                                                    | OH     | St/B | External Bus Interface Address Line 13                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|      | U2C0_DX0C                                              | I      | St/B | USIC2 Channel 0 Shift Data Input                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 93   | P1.6                                                   | O0 / I | St/B | Bit 6 of Port 1, General Purpose Input/Output                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|      | U1C1_SELO<br>2                                         | O2     | St/B | USIC1 Channel 1 Select/Control 2 Output                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|      | U2C0_DOUT                                              | O3     | St/B | USIC2 Channel 0 Shift Data Output                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|      | A14                                                    | OH     | St/B | External Bus Interface Address Line 14                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|      | U2C0_DX0D                                              | I      | St/B | USIC2 Channel 0 Shift Data Input                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| 94   | P1.7                                                   | O0 / I | St/B | Bit 7 of Port 1, General Purpose Input/Output                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|      | U1C1_MCLK<br>OUT                                       | O2     | St/B | USIC1 Channel 1 Master Clock Output                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|      | U2C0_SCLK<br>OUT                                       | O3     | St/B | USIC2 Channel 0 Shift Clock Output                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|      | A15                                                    | OH     | St/B | External Bus Interface Address Line 15                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|      | U2C0_DX1C                                              | I      | St/B | USIC2 Channel 0 Shift Clock Input                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 95   | XTAL2                                                  | 0      | Sp/M | Crystal Oscillator Amplifier Output                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 96   | XTAL1                                                  | I      | Sp/M | <b>Crystal Oscillator Amplifier Input</b><br>To clock the device from an external source, drive<br>XTAL1, while leaving XTAL2 unconnected.<br>Voltages on XTAL1 must comply to the core<br>supply voltage $V_{\text{DDIM}}$ .                                                                                                             |  |  |  |  |  |
|      | ESR2_9                                                 | I      | St/B | ESR2 Trigger Input 9                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 97   | PORST                                                  | 1      | In/B | Power On Reset Input<br>A low level at this pin resets the XE164xN<br>completely. A spike filter suppresses input pulses<br><10 ns. Input pulses >100 ns safely pass the filter.<br>The minimum duration for a safe recognition<br>should be 120 ns.<br>An internal pull-up device will hold this pin high<br>when nothing is driving it. |  |  |  |  |  |



With this hardware most XE164xN instructions are executed in a single machine cycle of 12.5 ns @ 80-MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle, no matter how many bits are shifted. Also, multiplication and most MAC instructions execute in one cycle. All multiple-cycle instructions have been optimized so that they can be executed very fast; for example, a 32-/16-bit division is started within 4 cycles while the remaining cycles are executed in the background. Another pipeline optimization, the branch target prediction, eliminates the execution time of branch instructions if the prediction was correct.

The CPU has a register context consisting of up to three register banks with 16 wordwide GPRs each at its disposal. One of these register banks is physically allocated within the on-chip DPRAM area. A Context Pointer (CP) register determines the base address of the active register bank accessed by the CPU at any time. The number of these register bank copies is only restricted by the available internal RAM space. For easy parameter passing, a register bank may overlap others.

A system stack of up to 32 Kwords is provided for storage of temporary data. The system stack can be allocated to any location within the address space (preferably in the on-chip RAM area); it is accessed by the CPU with the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared with the stack pointer value during each stack access to detect stack overflow or underflow.

The high performance of the CPU hardware implementation can be best utilized by the programmer with the highly efficient XE164xN instruction set. This includes the following instruction classes:

- Standard Arithmetic Instructions
- DSP-Oriented Arithmetic Instructions
- Logical Instructions
- Boolean Bit Manipulation Instructions
- Compare and Loop Control Instructions
- Shift and Rotate Instructions
- Prioritize Instruction
- Data Movement Instructions
- System Stack Instructions
- Jump and Call Instructions
- Return Instructions
- System Control Instructions
- Miscellaneous Instructions

The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands.



# 3.4 Memory Protection Unit (MPU)

The XE164xN's Memory Protection Unit (MPU) protects user-specified memory areas from unauthorized read, write, or instruction fetch accesses. The MPU can protect the whole address space including the peripheral area. This completes established mechanisms such as the register security mechanism or stack overrun/underrun detection.

Four Protection Levels support flexible system programming where operating system, low level drivers, and applications run on separate levels. Each protection level permits different access restrictions for instructions and/or data.

Every access is checked (if the MPU is enabled) and an access violating the permission rules will be marked as invalid and leads to a protection trap.

A set of protection registers for each protection level specifies the address ranges and the access permissions. Applications requiring more than 4 protection levels can dynamically re-program the protection registers.

# 3.5 Memory Checker Module (MCHK)

The XE164xN's Memory Checker Module calculates a checksum (fractional polynomial division) on a block of data, often called Cyclic Redundancy Code (CRC). It is based on a 32-bit linear feedback shift register and may, therefore, also be used to generate pseudo-random numbers.

The Memory Checker Module is a 16-bit parallel input signature compression circuitry which enables error detection within a block of data stored in memory, registers, or communicated e.g. via serial communication lines. It reduces the probability of error masking due to repeated error patterns by calculating the signature of blocks of data.

The polynomial used for operation is configurable, so most of the commonly used polynomials may be used. Also, the block size for generating a CRC result is configurable via a local counter. An interrupt may be generated if testing the current data block reveals an error.

An autonomous CRC compare circuitry is included to enable redundant error detection, e.g. to enable higher safety integrity levels.

The Memory Checker Module provides enhanced fault detection (beyond parity or ECC) for data and instructions in volatile and non volatile memories. This is especially important for the safety and reliability of embedded systems.



## **Functional Description**



Figure 6 CAPCOM Unit Block Diagram



## **Functional Description**







## **Target Protocols**

Each USIC channel can receive and transmit data frames with a selectable data word width from 1 to 16 bits in each of the following protocols:

- UART (asynchronous serial channel)
  - module capability: maximum baud rate =  $f_{SYS}$  / 4
  - data frame length programmable from 1 to 63 bits
  - MSB or LSB first
- LIN Support (Local Interconnect Network)
  - module capability: maximum baud rate =  $f_{SYS}$  / 16
  - checksum generation under software control
  - baud rate detection possible by built-in capture event of baud rate generator
- SSC/SPI (synchronous serial channel with or without data buffer)
  - module capability: maximum baud rate =  $f_{SYS}$  / 2, limited by loop delay
  - number of data bits programmable from 1 to 63, more with explicit stop condition
  - MSB or LSB first
  - optional control of slave select signals
- IIC (Inter-IC Bus)
  - supports baud rates of 100 kbit/s and 400 kbit/s
- IIS (Inter-IC Sound Bus)
  - module capability: maximum baud rate =  $f_{SYS}$  / 2
- Note: Depending on the selected functions (such as digital filters, input synchronization stages, sample point adjustment, etc.), the maximum achievable baud rate can be limited. Please note that there may be additional delays, such as internal or external propagation delays and driver delays (e.g. for collision detection in UART mode, for IIC, etc.).



## **MultiCAN Features**

- CAN functionality conforming to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898)
- Independent CAN nodes
- Set of independent message objects (shared by the CAN nodes)
- · Dedicated control registers for each CAN node
- · Data transfer rate up to 1 Mbit/s, individually programmable for each node
- · Flexible and powerful message transfer control and error handling capabilities
- · Full-CAN functionality for message objects:
  - Can be assigned to one of the CAN nodes
  - Configurable as transmit or receive objects, or as message buffer FIFO
  - Handle 11-bit or 29-bit identifiers with programmable acceptance mask for filtering
  - Remote Monitoring Mode, and frame counter for monitoring
- Automatic Gateway Mode support
- 16 individually programmable interrupt nodes
- Analyzer mode for CAN bus monitoring

## 3.15 System Timer

The System Timer consists of a programmable prescaler and two concatenated timers (10 bits and 6 bits). Both timers can generate interrupt requests. The clock source can be selected and the timers can also run during power reduction modes.

Therefore, the System Timer enables the software to maintain the current time for scheduling functions or for the implementation of a clock.

## 3.16 Watchdog Timer

The Watchdog Timer is one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time.

The Watchdog Timer is always enabled after an application reset of the chip. It can be disabled and enabled at any time by executing the instructions DISWDT and ENWDT respectively. The software has to service the Watchdog Timer before it overflows. If this is not the case because of a hardware or software failure, the Watchdog Timer overflows, generating a prewarning interrupt and then a reset request.

The Watchdog Timer is a 16-bit timer clocked with the system clock divided by 16,384 or 256. The Watchdog Timer register is set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the Watchdog Timer is reloaded and the prescaler is cleared.

Time intervals between 3.2  $\mu$ s and 13.4 s can be monitored (@ 80 MHz).

The default Watchdog Timer interval after power-up is 6.5 ms (@ 10 MHz).



# 3.19 Instruction Set Summary

Table 10 lists the instructions of the XE164xN.

The addressing modes that can be used with a specific instruction, the function of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the **"Instruction Set Manual"**.

This document also provides a detailed description of each instruction.

| Mnemonic      | Description                                                                                       | Bytes |
|---------------|---------------------------------------------------------------------------------------------------|-------|
| ADD(B)        | Add word (byte) operands                                                                          | 2/4   |
| ADDC(B)       | Add word (byte) operands with Carry                                                               | 2/4   |
| SUB(B)        | Subtract word (byte) operands                                                                     | 2/4   |
| SUBC(B)       | Subtract word (byte) operands with Carry                                                          | 2/4   |
| MUL(U)        | (Un)Signed multiply direct GPR by direct GPR (16- $\times$ 16-bit)                                | 2     |
| DIV(U)        | (Un)Signed divide register MDL by direct GPR (16-/16-bit)                                         | 2     |
| DIVL(U)       | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit)                                         | 2     |
| CPL(B)        | Complement direct word (byte) GPR                                                                 | 2     |
| NEG(B)        | Negate direct word (byte) GPR                                                                     | 2     |
| AND(B)        | Bitwise AND, (word/byte operands)                                                                 | 2/4   |
| OR(B)         | Bitwise OR, (word/byte operands)                                                                  | 2/4   |
| XOR(B)        | Bitwise exclusive OR, (word/byte operands)                                                        | 2/4   |
| BCLR/BSET     | Clear/Set direct bit                                                                              | 2     |
| BMOV(N)       | Move (negated) direct bit to direct bit                                                           | 4     |
| BAND/BOR/BXOR | AND/OR/XOR direct bit with direct bit                                                             | 4     |
| BCMP          | Compare direct bit to direct bit                                                                  | 4     |
| BFLDH/BFLDL   | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data     | 4     |
| CMP(B)        | Compare word (byte) operands                                                                      | 2/4   |
| CMPD1/2       | Compare word data to GPR and decrement GPR by 1/2                                                 | 2/4   |
| CMPI1/2       | Compare word data to GPR and increment GPR by 1/2                                                 | 2/4   |
| PRIOR         | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2     |
| SHL/SHR       | Shift left/right direct word GPR                                                                  | 2     |

## Table 10 Instruction Set Summary



# 4 Electrical Parameters

The operating range for the XE164xN is defined by its electrical parameters. For proper operation the specified limits must be respected when integrating the device in its target environment.

## 4.1 General Parameters

These parameters are valid for all subsequent descriptions, unless otherwise noted.

| Parameter                                                       | Symbol                    |      | Values |                        | Unit | Note /                             |
|-----------------------------------------------------------------|---------------------------|------|--------|------------------------|------|------------------------------------|
|                                                                 |                           | Min. | Тур.   | Max.                   |      | Test Condition                     |
| Output current on a pin when high value is driven               | $I_{\rm OH}{\rm SR}$      | -30  | -      | -                      | mA   |                                    |
| Output current on a pin when low value is driven                | $I_{\rm OL}{\rm SR}$      | -    | -      | 30                     | mA   |                                    |
| Overload current                                                | $I_{\rm OV}{\rm SR}$      | -10  | -      | 10                     | mA   | 1)                                 |
| Absolute sum of overload currents                               | $\Sigma  I_{OV} $<br>SR   | -    | -      | 100                    | mA   | 1)                                 |
| Junction Temperature                                            | $T_{J} \operatorname{SR}$ | -40  | -      | 150                    | °C   |                                    |
| Storage Temperature                                             | $T_{\rm ST}{ m SR}$       | -65  | -      | 150                    | °C   |                                    |
| Digital supply voltage for<br>IO pads and voltage<br>regulators | $V_{\rm DDP}{ m SR}$      | -0.5 | -      | 6.0                    | V    |                                    |
| Voltage on any pin with respect to ground (Vss)                 | $V_{\rm IN}{\rm SR}$      | -0.5 | -      | V <sub>DDP</sub> + 0.5 | V    | $V_{\rm IN} \leq V_{\rm DDP(max)}$ |

Table 11 Absolute Maximum Rating Parameters

 Overload condition occurs if the input voltage V<sub>IN</sub> is out of the absolute maximum rating range. In this case the current must be limited to the listed values by design measures.

Note: Stresses above the values listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for an extended time may affect device reliability. During absolute maximum rating overload conditions ( $V_{IN} > V_{DDP}$  or  $V_{IN} < V_{SS}$ ) the voltage on  $V_{DDP}$  pins with respect to ground ( $V_{SS}$ ) must not exceed the values defined by the absolute maximum ratings.



# 4.3.1 DC Parameters for Upper Voltage Area

Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current  $I_{\rm OV}$ .

Note: Operating Conditions apply.

**Table 15** is valid under the following conditions:  $V_{\text{DDP}} \le 5.5 \text{ V}$ ;  $V_{\text{DDP}}$  typ. 5 V;  $V_{\text{DDP}} \ge 4.5 \text{ V}$ 

| Parameter                                                                                            | Symbol                   | Values                     |      |                           | Unit | Note /                                                                                                                                       |
|------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|------|---------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                      |                          | Min.                       | Тур. | Max.                      |      | Test Condition                                                                                                                               |
| Pin capacitance (digital<br>inputs/outputs). To be<br>doubled for double bond<br>pins. <sup>1)</sup> | C <sub>IO</sub> CC       | _                          | _    | 10                        | pF   | not subject to<br>production test                                                                                                            |
| Input Hysteresis <sup>2)</sup>                                                                       | HYS CC                   | 0.11 x<br>V <sub>DDP</sub> | -    | -                         | V    | R <sub>S</sub> = 0 Ohm                                                                                                                       |
| Absolute input leakage current on pins of analog ports <sup>3)</sup>                                 | I <sub>OZ1</sub>  <br>CC | -                          | 10   | 200                       | nA   | $V_{\rm IN}$ > $V_{\rm SS}$ ;<br>$V_{\rm IN}$ < $V_{\rm DDP}$                                                                                |
| Absolute input leakage<br>current for all other pins.<br>To be double                                | I <sub>OZ2</sub>  <br>CC | -                          | 0.2  | 5                         | μA   | $T_{J} \leq 110 \text{ °C};$<br>$V_{IN} > V_{SS};$<br>$V_{IN} < V_{DDP}$                                                                     |
| bond pins. <sup>3)1)4)</sup>                                                                         |                          | _                          | 0.2  | 15                        | μA   | $\begin{array}{l} T_{\rm J} \!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$                                          |
| Pull Level Force Current <sup>5)</sup>                                                               | I <sub>PLF</sub>   SR    | 250                        | _    | -                         | μA   | $ \begin{array}{l} V_{\rm IN} \geq V_{\rm IHmin}(pull \\ down\_enabled); \\ V_{\rm IN} \leq V_{\rm ILmax}(pull \\ up\_enabled) \end{array} $ |
| Pull Level Keep Current <sup>6)</sup>                                                                | I <sub>PLK</sub>  <br>SR | _                          | _    | 30                        | μA   | $ \begin{array}{l} V_{\rm IN} \geq V_{\rm IHmin}(pull \\ up = enabled); \\ V_{\rm IN} \leq V_{\rm ILmax}(pull \\ down_enabled) \end{array} $ |
| Input high voltage (all except XTAL1)                                                                | V <sub>IH</sub> SR       | 0.7 х<br>V <sub>DDP</sub>  | -    | V <sub>DDP</sub> + 0.3    | V    |                                                                                                                                              |
| Input low voltage<br>(all except XTAL1)                                                              | $V_{\rm IL}$ SR          | -0.3                       | -    | 0.3 x<br>V <sub>DDP</sub> | V    |                                                                                                                                              |

 Table 15
 DC Characteristics for Upper Voltage Range



| Parameter                         | Symbol             | Values                    |      |      | Unit | Note /                                       |
|-----------------------------------|--------------------|---------------------------|------|------|------|----------------------------------------------|
|                                   |                    | Min.                      | Тур. | Max. |      | Test Condition                               |
| Output High voltage <sup>7)</sup> | V <sub>OH</sub> CC | V <sub>DDP</sub> -<br>1.0 | -    | -    | V    | $I_{\rm OH} \ge I_{\rm OHmax}$               |
|                                   |                    | V <sub>DDP</sub> - 0.4    | -    | -    | V    | $I_{\text{OH}} \ge I_{\text{OHnom}}^{8}$     |
| Output Low Voltage <sup>7)</sup>  | $V_{\sf OL}\sf CC$ | -                         | -    | 0.4  | V    | $I_{\rm OL} \le I_{\rm OLnom}$ <sup>8)</sup> |
|                                   |                    | -                         | -    | 1.0  | V    | $I_{\rm OL} \leq I_{\rm OLmax}$              |

#### Table 16 DC Characteristics for Lower Voltage Range (cont'd)

1) Because each double bond pin is connected to two pads (standard pad and high-speed pad), it has twice the normal value. For a list of affected pins refer to the pin definitions table in chapter 2.

 Not subject to production test - verified by design/characterization. Hysteresis is implemented to avoid metastable states and switching due to internal ground bounce. It cannot suppress switching due to external system noise under all conditions.

- 3) If the input voltage exceeds the respective supply voltage due to ground bouncing ( $V_{\rm IN} < V_{\rm SS}$ ) or supply ripple ( $V_{\rm IN} > V_{\rm DDP}$ ), a certain amount of current may flow through the protection diodes. This current adds to the leakage current. An additional error current ( $I_{\rm INJ}$ ) will flow if an overload current flows through an adjacent pin. Please refer to the definition of the overload coupling factor  $K_{\rm CV}$ .
- 4) The given values are worst-case values. In production test, this leakage current is only tested at 125 °C; other values are ensured by correlation. For derating, please refer to the following descriptions: Leakage derating depending on temperature (*T*<sub>J</sub> = junction temperature [°C]): *I*<sub>OZ</sub> = 0.05 x e<sup>(1.5 + 0.028 x TJ<sup>-</sup>)</sup> [µA]. For example, at a temperature of 95 °C the resulting leakage current is 3.2 µA. Leakage derating depending on voltage level (DV = *V*<sub>DDP</sub> *V*<sub>PIN</sub> [V]): *I*<sub>OZ</sub> = *I*<sub>OZtempmax</sub> (1.6 x DV) (µA]. This voltage derating formula is an approximation which applies for maximum temperature.
- 5) Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device:  $V_{\text{PIN}} \leq V_{\text{IL}}$  for a pullup;  $V_{\text{PIN}} \geq V_{\text{IL}}$  for a pullup;  $V_{\text{PIN}} \geq V_{\text{IL}}$  for a pullup;  $V_{\text{PIN}} \geq V_{\text{IL}}$  for a pullup value of the enabled pull device.
- 6) Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: V<sub>PIN</sub> >= V<sub>IL</sub> for a pullup; V<sub>PIN</sub> <= V<sub>IL</sub> for a pulldown.
- 7) The maximum deliverable output current of a port driver depends on the selected output driver mode. This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage is determined by the external circuit.
- 8) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{OL}$ -> $V_{SS}$ ,  $V_{OH}$ -> $V_{DDP}$ ). However, only the levels for nominal output currents are verified.



## **Electrical Parameters**





Note: Operating Conditions apply.

| Table 18 | Leakage Power | Consumption |
|----------|---------------|-------------|
|----------|---------------|-------------|

| Parameter                 | Symbol              |      | Values | ;    | Unit | Note /                                       |
|---------------------------|---------------------|------|--------|------|------|----------------------------------------------|
|                           |                     | Min. | Тур.   | Max. |      | Test Condition                               |
| Leakage supply current 1) | I <sub>LK1</sub> CC | -    | 0.03   | 0.04 | mA   | $T_{\rm J}$ = 25 °C <sup>1)</sup>            |
|                           |                     | -    | 0.5    | 1.2  | mA   | $T_{\rm J}$ = 85 °C <sup>1)</sup>            |
|                           |                     | -    | 1.9    | 5.5  | mA   | <i>T</i> <sub>J</sub> = 125 °C <sup>1)</sup> |
|                           |                     | -    | 3.9    | 12.2 | mA   | $T_{\rm J}$ = 150 °C <sup>1)</sup>           |

 All inputs (including pins configured as inputs) are set at 0 V to 0.1 V or at V<sub>DDP</sub> - 0.1 V to V<sub>DDP</sub> and all outputs (including pins configured as outputs) are disconnected.



- This parameter is tested for the fastest and the slowest selection. The medium selections are not subject to production test - verified by design/characterization
- 3)  $f_{WU}$  in MHz
- 4) This value includes a hysteresis of approximately 50 mV for rising voltage.
- 5)  $V_{\rm LV}$  = selected SWD voltage level
- 6) The limit  $V_{LV}$  0.10 V is valid for the OK1 level. The limit for the OK2 level is  $V_{LV}$  0.15 V.

## Conditions for t<sub>SPO</sub> Timing Measurement

The time required for the transition from **Power-on** to **Base** mode is called  $t_{SPO}$ . It is measured under the following conditions:

Precondition: The pad supply is valid, i.e.  $V_{\text{DDPB}}$  is above 3.0V and remains above 3.0V even though the XE164xN is starting up. No debugger is attached.

Start condition: Power-on reset is removed ( $\overline{PORST} = 1$ ).

End condition: External pin toggle caused by first user instruction executed from FLASH after startup.

## Conditions for t<sub>SSO</sub> Timing Measurement

The time required for the transition from **Stopover** to **Stopover Waked-Up** mode is called  $t_{SSO}$ . It is measured under the following conditions:

Precondition: The **Stopover** mode has been entered using the procedure defined in the Programmer's Guide.

Start condition: Pin toggle on ESR pin triggering the startup sequence.

End condition: External pin toggle caused by first user instruction executed from PSRAM after startup.



- 2) Flash module 1 can be erased/programmed while code is executed and/or data is read from Flash module 0.
- 3) Value of IMB\_IMBCTRL.WSFLASH.
- 4) Programming and erase times depend on the internal Flash clock source. The control state machine needs a few system clock cycles. This increases the stated durations noticably only at extremely low system clock frequencies.

Access to the XE164xN Flash modules is controlled by the IMB. Built-in prefetch mechanisms optimize the performance for sequential access.

Flash access waitstates only affect non-sequential access. Due to prefetch mechanisms, the performance for sequential access (depending on the software structure) is only partially influenced by waitstates.



| Parameter                          | Symbol             | Values |      |                                           | Unit | Note /                                                                                                              |  |  |   |   |                                           |    |                                                                                                                   |
|------------------------------------|--------------------|--------|------|-------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------|--|--|---|---|-------------------------------------------|----|-------------------------------------------------------------------------------------------------------------------|
|                                    |                    | Min.   | Тур. | Max.                                      |      | Test Condition                                                                                                      |  |  |   |   |                                           |    |                                                                                                                   |
| Rise and Fall times (10% -<br>90%) | t <sub>RF</sub> CC | -      | -    | 23 +<br>0.6 x<br>C <sub>L</sub>           | ns   | $C_{L} \ge 20 \text{ pF};$<br>$C_{L} \le 100 \text{ pF};$<br>Driver_Strength<br>= Medium                            |  |  |   |   |                                           |    |                                                                                                                   |
|                                    |                    | -      | -    | 11.6 +<br>0.22 x<br><i>C</i> <sub>L</sub> | ns   | $C_{L} \ge 20 \text{ pF};$<br>$C_{L} \le 100 \text{ pF};$<br>Driver_Strength<br>= Strong;<br>Driver_Edge=<br>Medium |  |  |   |   |                                           |    |                                                                                                                   |
|                                    |                    | -      | _    | 4.2 +<br>0.14 x<br>C <sub>L</sub>         | ns   | $C_{L} \ge 20 \text{ pF};$<br>$C_{L} \le 100 \text{ pF};$<br>Driver_Strength<br>= Strong;<br>Driver_Edge=<br>Sharp  |  |  |   |   |                                           |    |                                                                                                                   |
|                                    |                    |        |      |                                           |      |                                                                                                                     |  |  | - | - | 20.6 +<br>0.22 x<br><i>C</i> <sub>L</sub> | ns | $C_{L} \ge 20 \text{ pF};$<br>$C_{L} \le 100 \text{ pF};$<br>Driver_Strength<br>= Strong;<br>Driver_Edge=<br>Slow |
|                                    |                    | _      | -    | 212 +<br>1.9 x<br>C <sub>L</sub>          | ns   | $C_{l}$ ≥ 20 pF;<br>$C_{L}$ ≤ 100 pF;<br>Driver_Strength<br>= Weak                                                  |  |  |   |   |                                           |    |                                                                                                                   |

## Table 27 Standard Pad Parameters for Upper Voltage Range (cont'd)

 1) An output current above  $|I_{OXnom}|$  may be drawn from up to three pins at the same time. For any group of 16 neighboring output pins, the total output current in each direction ( $\Sigma I_{OL}$  and  $\Sigma - I_{OH}$ ) must remain below 50 mA.



### **Electrical Parameters**



Figure 26 USIC - SSC Master/Slave Mode Timing

Note: This timing diagram shows a standard configuration where the slave select signal is low-active and the serial clock signal is not shifted and not inverted.