

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

E·XFl

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                          |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 80MHz                                                                            |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI                     |
| Peripherals                | I <sup>2</sup> S, POR, PWM, WDT                                                  |
| Number of I/O              | 75                                                                               |
| Program Memory Size        | 128KB (128K x 8)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 18K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                        |
| Data Converters            | A/D 11x10b                                                                       |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 100-LQFP Exposed Pad                                                             |
| Supplier Device Package    | PG-LQFP-100-8                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xe164kn16f80laafxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Summary of Features

# 1.1 Device Types

The following XE164xN device types are available and can be ordered through Infineon's direct and/or distribution channels. The devices are available for the SAF temperature range. SAK types are available upon request only.

| Derivative     | Flash<br>Memory <sup>1)</sup> | PSRAM<br>DSRAM <sup>2)</sup> | Capt./Comp.<br>Modules | ADC <sup>3)</sup><br>Chan. | Interfaces <sup>3)</sup>        |
|----------------|-------------------------------|------------------------------|------------------------|----------------------------|---------------------------------|
| XE164FN-16F80L | 128 Kbytes                    | 8 Kbytes<br>8 Kbytes         | CC2<br>CCU60/1         | 11 + 5                     | 2 CAN Node,<br>6 Serial Chan.   |
| XE164FN-24F80L | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1         | 11 + 5                     | 2 CAN Node,<br>6 Serial Chan.   |
| XE164FN-40F80L | 320 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 11 + 5                     | 2 CAN Node,<br>6 Serial Chan.   |
| XE164GN-16F80L | 128 Kbytes                    | 8 Kbytes<br>8 Kbytes         | CC2<br>CCU60/1         | 6 + 5                      | 2 CAN Node,<br>4 Serial Chan.   |
| XE164GN-24F80L | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1         | 6 + 5                      | 2 CAN Node,<br>4 Serial Chan.   |
| XE164GN-40F80L | 320 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 6 + 5                      | 2 CAN Node,<br>4 Serial Chan.   |
| XE164HN-16F80L | 128 Kbytes                    | 8 Kbytes<br>8 Kbytes         | CC2<br>CCU60/1         | 11 + 5                     | no CAN Nodes,<br>6 Serial Chan. |
| XE164HN-24F80L | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1         | 11 + 5                     | no CAN Nodes,<br>6 Serial Chan. |
| XE164HN-40F80L | 320 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 11 + 5                     | no CAN Nodes,<br>6 Serial Chan. |
| XE164KN-16F80L | 128 Kbytes                    | 8 Kbytes<br>8 Kbytes         | CC2<br>CCU60/1         | 6 + 5                      | no CAN Nodes,<br>4 Serial Chan. |
| XE164KN-24F80L | 192 Kbytes                    | 8 Kbytes<br>16 Kbytes        | CC2<br>CCU60/1         | 6 + 5                      | no CAN Nodes,<br>4 Serial Chan. |
| XE164KN-40F80L | 320 Kbytes                    | 16 Kbytes<br>16 Kbytes       | CC2<br>CCU60/1         | 6 + 5                      | no CAN Nodes,<br>4 Serial Chan. |

## Table 1 Synopsis of XE164xN Device Types

1) Specific information about the on-chip Flash memory in Table 2.

2) All derivatives additionally provide 8 Kbytes SBRAM and 2 Kbytes DPRAM.

 Specific information about the available channels in Table 4. Analog input channels are listed for each Analog/Digital Converter module separately (ADC0 + ADC1).



# XE164FN, XE164GN, XE164HN, XE164KN XE166 Family / Value Line

#### **General Device Information**

| Table | Table 5Pin Definitions and Functions (cont'd) |            |      |                                                |  |  |
|-------|-----------------------------------------------|------------|------|------------------------------------------------|--|--|
| Pin   | Symbol                                        | Ctrl.      | Туре | Function                                       |  |  |
| 70    | P10.5                                         | O0 / I     | St/B | Bit 5 of Port 10, General Purpose Input/Output |  |  |
|       | U0C1_SCLK<br>OUT                              | 01         | St/B | USIC0 Channel 1 Shift Clock Output             |  |  |
|       | CCU60_COU<br>T62                              | O2         | St/B | CCU60 Channel 2 Output                         |  |  |
|       | U2C0_DOUT                                     | O3         | St/B | USIC2 Channel 0 Shift Data Output              |  |  |
|       | AD5                                           | OH /<br>IH | St/B | External Bus Interface Address/Data Line 5     |  |  |
|       | U0C1_DX1B                                     | I          | St/B | USIC0 Channel 1 Shift Clock Input              |  |  |
| 71    | P0.6                                          | O0 / I     | St/B | Bit 6 of Port 0, General Purpose Input/Output  |  |  |
|       | U1C1_DOUT                                     | 01         | St/B | USIC1 Channel 1 Shift Data Output              |  |  |
|       | TxDC1                                         | 02         | St/B | CAN Node 1 Transmit Data Output                |  |  |
| -     | CCU61_COU<br>T63                              | O3         | St/B | CCU61 Channel 3 Output                         |  |  |
|       | A6                                            | OH         | St/B | External Bus Interface Address Line 6          |  |  |
|       | U1C1_DX0A                                     | I          | St/B | USIC1 Channel 1 Shift Data Input               |  |  |
|       | CCU61_CTR<br>APA                              | 1          | St/B | CCU61 Emergency Trap Input                     |  |  |
|       | U1C1_DX1B                                     | I          | St/B | USIC1 Channel 1 Shift Clock Input              |  |  |
| 72    | P10.6                                         | O0 / I     | St/B | Bit 6 of Port 10, General Purpose Input/Output |  |  |
|       | U0C0_DOUT                                     | 01         | St/B | USIC0 Channel 0 Shift Data Output              |  |  |
|       | U1C0_SELO<br>0                                | O3         | St/B | USIC1 Channel 0 Select/Control 0 Output        |  |  |
|       | AD6                                           | OH /<br>IH | St/B | External Bus Interface Address/Data Line 6     |  |  |
|       | U0C0_DX0C                                     | I          | St/B | USIC0 Channel 0 Shift Data Input               |  |  |
|       | U1C0_DX2D                                     | I          | St/B | USIC1 Channel 0 Shift Control Input            |  |  |
|       | CCU60_CTR<br>APA                              | 1          | St/B | CCU60 Emergency Trap Input                     |  |  |



# XE164FN, XE164GN, XE164HN, XE164KN XE166 Family / Value Line

#### **General Device Information**

| Table | Fable 5         Pin Definitions and Functions (cont'd) |            |      |                                                                                                                                                                                    |  |  |  |
|-------|--------------------------------------------------------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin   | Symbol                                                 | Ctrl.      | Туре | Function                                                                                                                                                                           |  |  |  |
| 84    | P1.2                                                   | O0 / I     | St/B | Bit 2 of Port 1, General Purpose Input/Output                                                                                                                                      |  |  |  |
|       | U1C0_SELO<br>6                                         | O2         | St/B | USIC1 Channel 0 Select/Control 6 Output                                                                                                                                            |  |  |  |
|       | U2C1_SCLK<br>OUT                                       | O3         | St/B | USIC2 Channel 1 Shift Clock Output                                                                                                                                                 |  |  |  |
|       | A10                                                    | OH         | St/B | External Bus Interface Address Line 10                                                                                                                                             |  |  |  |
|       | ESR1_4                                                 | I          | St/B | ESR1 Trigger Input 4                                                                                                                                                               |  |  |  |
|       | CCU61_T12<br>HRB                                       | I          | St/B | External Run Control Input for T12 of CCU67                                                                                                                                        |  |  |  |
|       | U2C1_DX0D                                              | I          | St/B | USIC2 Channel 1 Shift Data Input                                                                                                                                                   |  |  |  |
|       | U2C1_DX1C                                              | I          | St/B | USIC2 Channel 1 Shift Clock Input                                                                                                                                                  |  |  |  |
| 85    | P10.12                                                 | O0 / I     | St/B | Bit 12 of Port 10, General Purpose Input/Output                                                                                                                                    |  |  |  |
| -     | U1C0_DOUT                                              | 01         | St/B | USIC1 Channel 0 Shift Data Output                                                                                                                                                  |  |  |  |
|       | TDO_B                                                  | OH /<br>IH | St/B | JTAG Test Data Output / DAP1 Input/Output<br>If DAP pos. 1 is selected during start-up, an<br>internal pull-down device will hold this pin low<br>when nothing is driving it.      |  |  |  |
|       | AD12                                                   | OH /<br>IH | St/B | External Bus Interface Address/Data Line 12                                                                                                                                        |  |  |  |
|       | U1C0_DX0C                                              | I          | St/B | USIC1 Channel 0 Shift Data Input                                                                                                                                                   |  |  |  |
|       | U1C0_DX1E                                              | I          | St/B | USIC1 Channel 0 Shift Clock Input                                                                                                                                                  |  |  |  |
| 86    | P10.13                                                 | O0 / I     | St/B | Bit 13 of Port 10, General Purpose Input/Output                                                                                                                                    |  |  |  |
|       | U1C0_DOUT                                              | 01         | St/B | USIC1 Channel 0 Shift Data Output                                                                                                                                                  |  |  |  |
|       | U1C0_SELO<br>3                                         | O3         | St/B | USIC1 Channel 0 Select/Control 3 Output                                                                                                                                            |  |  |  |
|       | WR/WRL                                                 | ОН         | St/B | <b>External Bus Interface Write Strobe Output</b><br>Active for each external write access, when $\overline{WR}$ , active for ext. writes to the low byte, when $\overline{WRL}$ . |  |  |  |
|       | U1C0_DX0D                                              | 1          | St/B | USIC1 Channel 0 Shift Data Input                                                                                                                                                   |  |  |  |



Table 5

# XE164FN, XE164GN, XE164HN, XE164KN XE166 Family / Value Line

#### **General Device Information**

| Pin                      | Symbol            | Ctrl. | Туре | Function                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
|--------------------------|-------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 2,<br>25,<br>27,<br>50   | V <sub>DDPB</sub> | -     | PS/B | <b>Digital Pad Supply Voltage for Domain B</b><br>Connect decoupling capacitors to adjacent $V_{\text{DDP}}/V_{\text{SS}}$ pin pairs as close as possible to the pins.                                                                                                                         |  |  |  |  |  |
| 52,<br>75,<br>77,<br>100 |                   |       |      | Note: The on-chip voltage regulators and all por<br>except P5, P6 and P15 are fed from supp<br>voltage V <sub>DDPB</sub> .                                                                                                                                                                     |  |  |  |  |  |
| 1,<br>26,<br>51,         | V <sub>SS</sub>   | -     | PS/  | <b>Digital Ground</b><br>All $V_{SS}$ pins must be connected to the ground-line or ground-plane.                                                                                                                                                                                               |  |  |  |  |  |
| 76                       |                   |       |      | Note: Also the exposed pad is connected<br>internally to $V_{SS}$ . To improve the EMC<br>behavior, it is recommended to connect the<br>exposed pad to the board ground.<br>For thermal aspects, please refer to the<br>Data Sheet. Board layout examples are<br>given in an application note. |  |  |  |  |  |

Pin Definitions and Functions (cont'd)

 To generate the reference clock output for bus timing measurement, f<sub>SYS</sub> must be selected as source for EXTCLK and P2.8 must be selected as output pin. Also the high-speed clock pad must be enabled. This configuration is referred to as reference clock output signal CLKOUT.



## **General Device Information**

# 2.2 Identification Registers

The identification registers describe the current version of the XE164xN and of its modules.

## Table 6 XE164xN Identification Registers

| Short Name  | Value                  | Address              | Notes                   |
|-------------|------------------------|----------------------|-------------------------|
| SCU_IDMANUF | 1820 <sub>H</sub>      | 00'F07E <sub>H</sub> |                         |
| SCU_IDCHIP  | 3001 <sub>H</sub>      | 00'F07C <sub>H</sub> | marking EES-AA or ES-AA |
|             | 3002 <sub>H</sub>      | 00'F07C <sub>H</sub> | marking AA, AB          |
| SCU_IDMEM   | 304F <sub>H</sub>      | 00'F07A <sub>H</sub> |                         |
| SCU_IDPROG  | 1313 <sub>H</sub>      | 00'F078 <sub>H</sub> |                         |
| JTAG_ID     | 0018'B083 <sub>H</sub> |                      | marking EES-AA or ES-AA |
|             | 1018'B083 <sub>H</sub> |                      | marking AA, AB          |



# 3.1 Memory Subsystem and Organization

The memory space of the XE164xN is configured in the von Neumann architecture. In this architecture all internal and external resources, including code memory, data memory, registers and I/O ports, are organized in the same linear address space.

|                                |                      |                      |                          | 1                   |
|--------------------------------|----------------------|----------------------|--------------------------|---------------------|
| Address Area                   | Start Loc.           | End Loc.             | Area Size <sup>2)</sup>  | Notes               |
| IMB register space             | FF'FF00 <sub>H</sub> | FF'FFFF <sub>H</sub> | 256 Bytes                |                     |
| Reserved                       | F0'0000 <sub>H</sub> | FF'FEFF <sub>H</sub> | < 1 Mbyte                | Minus IMB registers |
| Reserved for EPSRAM            | E8'4000 <sub>H</sub> | EF'FFFF <sub>H</sub> | 496 Kbytes               | Mirrors EPSRAM      |
| Emulated PSRAM                 | E8'0000 <sup>H</sup> | E8'3FFF <sub>H</sub> | up to<br>16 Kbytes       | With Flash timing   |
| Reserved for PSRAM             | E0'4000 <sub>H</sub> | E7'FFFF <sub>H</sub> | 496 Kbytes               | Mirrors PSRAM       |
| PSRAM                          | E0'0000 <sub>H</sub> | E0'3FFF <sub>H</sub> | up to<br>16 Kbytes       | Program SRAM        |
| Reserved for Flash             | C5'0000 <sub>H</sub> | DF'FFFF <sub>H</sub> | 1,728 Kbytes             |                     |
| Flash 1                        | C4'0000 <sub>H</sub> | C4'FFFF <sub>H</sub> | 64 Kbytes                |                     |
| Flash 0                        | C0'0000 <sub>H</sub> | C3'FFFF <sub>H</sub> | 256 Kbytes <sup>3)</sup> | Minus res. seg.     |
| External memory area           | 40'0000 <sub>H</sub> | BF'FFFF <sub>H</sub> | 8 Mbytes                 |                     |
| External IO area <sup>4)</sup> | 21'0000 <sub>H</sub> | 3F'FFFF <sub>H</sub> | 1,984 Kbytes             |                     |
| Reserved                       | 20'BC00 <sub>H</sub> | 20'FFFF <sub>H</sub> | 17 Kbytes                |                     |
| USIC0–2 alternate regs.        | 20'B000 <sub>H</sub> | 20'BBFF <sub>H</sub> | 3 Kbytes                 | Accessed via EBC    |
| MultiCAN alternate regs.       | 20'8000 <sub>H</sub> | 20'AFFF <sub>H</sub> | 12 Kbytes                | Accessed via EBC    |
| Reserved                       | 20'5800 <sub>H</sub> | 20'7FFF <sub>H</sub> | 10 Kbytes                |                     |
| USIC0–2 registers              | 20'4000 <sub>H</sub> | 20'57FF <sub>H</sub> | 6 Kbytes                 | Accessed via EBC    |
| Reserved                       | 20'6800 <sub>H</sub> | 20'7FFF <sub>H</sub> | 6 Kbytes                 |                     |
| MultiCAN registers             | 20'0000 <sub>H</sub> | 20'3FFF <sub>H</sub> | 16 Kbytes                | Accessed via EBC    |
| External memory area           | 01'0000 <sub>H</sub> | 1F'FFFF <sub>H</sub> | 1984 Kbytes              |                     |
| SFR area                       | 00'FE00 <sub>H</sub> | 00'FFFF <sub>H</sub> | 0.5 Kbytes               |                     |
| Dualport RAM (DPRAM)           | 00'F600 <sub>H</sub> | 00'FDFF <sub>H</sub> | 2 Kbytes                 |                     |
| Reserved for DPRAM             | 00'F200 <sub>H</sub> | 00'F5FF <sub>H</sub> | 1 Kbytes                 |                     |
| ESFR area                      | 00'F000 <sub>H</sub> | 00'F1FF <sub>H</sub> | 0.5 Kbytes               |                     |
| XSFR area                      | 00'E000 <sub>H</sub> | 00'EFFF <sub>H</sub> | 4 Kbytes                 |                     |
| Data SRAM (DSRAM)              | 00'A000 <sub>H</sub> | 00'DFFF <sub>H</sub> | 16 Kbytes                |                     |

## Table 7XE164xN Memory Map 1)



# 3.13 Universal Serial Interface Channel Modules (USIC)

The XE164xN features the USIC modules USIC0, USIC1, USIC2. Each module provides two serial communication channels.

The Universal Serial Interface Channel (USIC) module is based on a generic data shift and data storage structure which is identical for all supported serial communication protocols. Each channel supports complete full-duplex operation with a basic data buffer structure (one transmit buffer and two receive buffer stages). In addition, the data handling software can use FIFOs.

The protocol part (generation of shift clock/data/control signals) is independent of the general part and is handled by protocol-specific preprocessors (PPPs).

The USIC's input/output lines are connected to pins by a pin routing unit. The inputs and outputs of each USIC channel can be assigned to different interface pins, providing great flexibility to the application software. All assignments can be made during runtime.



## Figure 11 General Structure of a USIC Module

The regular structure of the USIC module brings the following advantages:

- Higher flexibility through configuration with same look-and-feel for data management
- Reduced complexity for low-level drivers serving different protocols
- Wide range of protocols with improved performances (baud rate, buffer handling)



# 3.18 Parallel Ports

The XE164xN provides up to 76 I/O lines which are organized into 7 input/output ports and 2 input ports. All port lines are bit-addressable, and all input/output lines can be individually (bit-wise) configured via port control registers. This configuration selects the direction (input/output), push/pull or open-drain operation, activation of pull devices, and edge characteristics (shape) and driver characteristics (output current) of the port drivers. The I/O ports are true bidirectional ports which are switched to high impedance state when configured as inputs. During the internal reset, all port pins are configured as inputs without pull devices active.

All port lines have alternate input or output functions associated with them. These alternate functions can be programmed to be assigned to various port pins to support the best utilization for a given application. For this reason, certain functions appear several times in Table 9.

All port lines that are not used for alternate functions may be used as general purpose I/O lines.

| Port | Width | I/O | Connected Modules                                                               |
|------|-------|-----|---------------------------------------------------------------------------------|
| P0   | 8     | I/O | EBC (A7A0), CCU6, USIC, CAN                                                     |
| P1   | 8     | I/O | EBC (A15A8), CCU6, USIC                                                         |
| P2   | 14    | I/O | EBC (READY, BHE, A23A16, AD15AD13, D15D13),<br>CAN, CC2, GPT12E, USIC, DAP/JTAG |
| P4   | 4     | I/O | EBC (CS3CS0), CC2, CAN, GPT12E, USIC                                            |
| P5   | 11    | I   | Analog Inputs, CCU6, DAP/JTAG, GPT12E, CAN                                      |
| P6   | 3     | I/O | ADC, CAN, GPT12E                                                                |
| P7   | 5     | I/O | CAN, GPT12E, SCU, DAP/JTAG, CCU6, ADC, USIC                                     |
| P10  | 16    | I/O | EBC (ALE, RD, WR, AD12AD0, D12D0), CCU6, USIC, DAP/JTAG, CAN                    |
| P15  | 5     | Ι   | Analog Inputs, GPT12E                                                           |

## Table 9Summary of the XE164xN's Ports



# 3.19 Instruction Set Summary

Table 10 lists the instructions of the XE164xN.

The addressing modes that can be used with a specific instruction, the function of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the **"Instruction Set Manual"**.

This document also provides a detailed description of each instruction.

| Mnemonic      | Description                                                                                       | Bytes |
|---------------|---------------------------------------------------------------------------------------------------|-------|
| ADD(B)        | Add word (byte) operands                                                                          | 2/4   |
| ADDC(B)       | Add word (byte) operands with Carry                                                               | 2/4   |
| SUB(B)        | Subtract word (byte) operands                                                                     | 2/4   |
| SUBC(B)       | Subtract word (byte) operands with Carry                                                          | 2/4   |
| MUL(U)        | (Un)Signed multiply direct GPR by direct GPR (16- $\times$ 16-bit)                                | 2     |
| DIV(U)        | (Un)Signed divide register MDL by direct GPR (16-/16-bit)                                         | 2     |
| DIVL(U)       | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit)                                         | 2     |
| CPL(B)        | Complement direct word (byte) GPR                                                                 | 2     |
| NEG(B)        | Negate direct word (byte) GPR                                                                     | 2     |
| AND(B)        | Bitwise AND, (word/byte operands)                                                                 | 2/4   |
| OR(B)         | Bitwise OR, (word/byte operands)                                                                  | 2/4   |
| XOR(B)        | Bitwise exclusive OR, (word/byte operands)                                                        | 2/4   |
| BCLR/BSET     | Clear/Set direct bit                                                                              | 2     |
| BMOV(N)       | Move (negated) direct bit to direct bit                                                           | 4     |
| BAND/BOR/BXOR | AND/OR/XOR direct bit with direct bit                                                             | 4     |
| BCMP          | Compare direct bit to direct bit                                                                  | 4     |
| BFLDH/BFLDL   | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data     | 4     |
| CMP(B)        | Compare word (byte) operands                                                                      | 2/4   |
| CMPD1/2       | Compare word data to GPR and decrement GPR by 1/2                                                 | 2/4   |
| CMPI1/2       | Compare word data to GPR and increment GPR by 1/2                                                 | 2/4   |
| PRIOR         | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2     |
| SHL/SHR       | Shift left/right direct word GPR                                                                  | 2     |

## Table 10 Instruction Set Summary



| Table 10 Instr | uction Set Summary (cont'd)                                                              |       |  |
|----------------|------------------------------------------------------------------------------------------|-------|--|
| Mnemonic       | Description                                                                              | Bytes |  |
| ROL/ROR        | Rotate left/right direct word GPR                                                        | 2     |  |
| ASHR           | Arithmetic (sign bit) shift right direct word GPR                                        | 2     |  |
| MOV(B)         | Move word (byte) data                                                                    | 2/4   |  |
| MOVBS/Z        | Move byte operand to word op. with sign/zero extension                                   | 2/4   |  |
| JMPA/I/R       | Jump absolute/indirect/relative if condition is met                                      | 4     |  |
| JMPS           | Jump absolute to a code segment                                                          | 4     |  |
| JB(C)          | Jump relative if direct bit is set (and clear bit)                                       | 4     |  |
| JNB(S)         | Jump relative if direct bit is not set (and set bit)                                     | 4     |  |
| CALLA/I/R      | Call absolute/indirect/relative subroutine if condition is met                           | 4     |  |
| CALLS          | Call absolute subroutine in any code segment                                             | 4     |  |
| PCALL          | Push direct word register onto system stack and call absolute subroutine                 | 4     |  |
| TRAP           | Call interrupt service routine via immediate trap number                                 | 2     |  |
| PUSH/POP       | Push/pop direct word register onto/from system stack                                     | 2     |  |
| SCXT           | Push direct word register onto system stack and update register with word operand        | 4     |  |
| RET(P)         | Return from intra-segment subroutine<br>(and pop direct word register from system stack) |       |  |
| RETS           | Return from inter-segment subroutine                                                     | 2     |  |
| RETI           | Return from interrupt service subroutine                                                 | 2     |  |
| SBRK           | Software Break                                                                           | 2     |  |
| SRST           | Software Reset                                                                           | 4     |  |
| IDLE           | Enter Idle Mode                                                                          | 4     |  |
| PWRDN          | Unused instruction <sup>1)</sup>                                                         | 4     |  |
| SRVWDT         | Service Watchdog Timer                                                                   | 4     |  |
| DISWDT/ENWDT   | Disable/Enable Watchdog Timer                                                            | 4     |  |
| EINIT          | End-of-Initialization Register Lock                                                      | 4     |  |
| ATOMIC         | Begin ATOMIC sequence                                                                    | 2     |  |
| EXTR           | Begin EXTended Register sequence                                                         | 2     |  |
| EXTP(R)        | Begin EXTended Page (and Register) sequence                                              | 2/4   |  |
| EXTS(R)        | Begin EXTended Segment (and Register) sequence                                           | 2/4   |  |



# XE164FN, XE164GN, XE164HN, XE164KN XE166 Family / Value Line

## **Functional Description**

| Table 10         Instruction Set Summary (cont'd) |                                     |       |  |  |  |
|---------------------------------------------------|-------------------------------------|-------|--|--|--|
| Mnemonic                                          | Description                         | Bytes |  |  |  |
| NOP                                               | Null operation                      | 2     |  |  |  |
| CoMUL/CoMAC                                       | Multiply (and accumulate)           | 4     |  |  |  |
| CoADD/CoSUB                                       | Add/Subtract                        | 4     |  |  |  |
| Co(A)SHR                                          | (Arithmetic) Shift right            | 4     |  |  |  |
| CoSHL                                             | Shift left                          | 4     |  |  |  |
| CoLOAD/STORE                                      | Load accumulator/Store MAC register | 4     |  |  |  |
| CoCMP                                             | Compare                             | 4     |  |  |  |
| CoMAX/MIN                                         | Maximum/Minimum                     | 4     |  |  |  |
| CoABS/CoRND                                       | Absolute value/Round accumulator    | 4     |  |  |  |
| CoMOV                                             | Data move                           | 4     |  |  |  |
| CoNEG/NOP                                         | Negate accumulator/Null operation   | 4     |  |  |  |

 The Enter Power Down Mode instruction is not used in the XE164xN, due to the enhanced power control scheme. PWRDN will be correctly decoded, but will trigger no action.



## Table 12Operating Conditions (cont'd)

| Parameter                                                       | Symbol                  |      | Values                    |                           | Unit | Note /                                                              |
|-----------------------------------------------------------------|-------------------------|------|---------------------------|---------------------------|------|---------------------------------------------------------------------|
|                                                                 |                         | Min. | Тур.                      | Max.                      |      | Test Condition                                                      |
| Overload current coupling factor for digital I/O pins           | K <sub>OVD</sub><br>CC  | _    | 1.0 x<br>10 <sup>-2</sup> | 3.0 x<br>10 <sup>-2</sup> | -    | <i>I</i> <sub>OV</sub> < 0 mA; not<br>subject to<br>production test |
|                                                                 |                         | _    | 1.0 x<br>10 <sup>-4</sup> | 5.0 x<br>10 <sup>-3</sup> | -    | <i>I</i> <sub>OV</sub> > 0 mA; not<br>subject to<br>production test |
| Absolute sum of overload currents                               | $\Sigma  I_{OV} $<br>SR | -    | _                         | 50                        | mA   | not subject to production test                                      |
| Digital core supply voltage for domain M <sup>8)</sup>          | V <sub>DDIM</sub><br>CC | -    | 1.5                       | -                         |      |                                                                     |
| Digital core supply voltage for domain 1 <sup>8)</sup>          | V <sub>DDI1</sub><br>CC | -    | 1.5                       | -                         |      |                                                                     |
| Digital supply voltage for<br>IO pads and voltage<br>regulators | $V_{\rm DDP}{ m SR}$    | 3.0  | -                         | 5.5                       | V    |                                                                     |
| Digital ground voltage                                          | $V_{\rm SS}{\rm SR}$    | -    | 0                         | -                         | V    |                                                                     |

1) To ensure the stability of the voltage regulators the EVRs must be buffered with ceramic capacitors. Separate buffer capacitors with the recomended values shall be connected as close as possible to each V<sub>DDIM</sub> and V<sub>DDI1</sub> pin to keep the resistance of the board tracks below 2 Ohm. Connect all V<sub>DDI1</sub> pins together. The minimum capacitance value is required for proper operation under all conditions (e.g. temperature). Higher values slightly increase the startup time.

- 2) Use one Capacitor for each pin.
- This is the reference load. For bigger capacitive loads, use the derating factors listed in the pad properties section.
- 4) The timing is valid for pin drivers operating in default current mode (selected after reset). Reducing the output current may lead to increased delays or reduced driving capability (C<sub>L</sub>).
- 5) The operating frequency range may be reduced for specific device types. This is indicated in the device designation (...FxxL). 80 MHz devices are marked ...F80L.
- 6) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range: V<sub>OV</sub> > V<sub>IHmax</sub> (I<sub>OV</sub> > 0) or V<sub>OV</sub> < V<sub>ILmin</sub> ((I<sub>OV</sub> < 0). The absolute sum of input overload currents on all pins may not exceed 50 mA. The supply voltages must remain within the specified limits. Proper operation under overload conditions depends on the application. Overload conditions must not occur on pin XTAL1 (powered by V<sub>DDIM</sub>).



# 4.3 DC Parameters

These parameters are static or average values that may be exceeded during switching transitions (e.g. output current).

The XE164xN can operate within a wide supply voltage range from 3.0 V to 5.5 V. However, during operation this supply voltage must remain within 10 percent of the selected nominal supply voltage. It cannot vary across the full operating voltage range.

Because of the supply voltage restriction and because electrical behavior depends on the supply voltage, the parameters are specified separately for the upper and the lower voltage range.

During operation, the supply voltages may only change with a maximum speed of dV/dt < 1 V/ms.

Leakage current is strongly dependent on the operating temperature and the voltage level at the respective pin. The maximum values in the following tables apply under worst case conditions, i.e. maximum temperature and an input level equal to the supply voltage.

The value for the leakage current in an application can be determined by using the respective leakage derating formula (see tables) with values from that application.

The pads of the XE164xN are designed to operate in various driver modes. The DC parameter specifications refer to the pad current limits specified in **Section 4.7.4**.



| Parameter                         | Symbol             | Values                 |      |      | Unit | Note /                                       |
|-----------------------------------|--------------------|------------------------|------|------|------|----------------------------------------------|
|                                   |                    | Min.                   | Тур. | Max. | -    | Test Condition                               |
| Output High voltage <sup>7)</sup> | V <sub>OH</sub> CC | V <sub>DDP</sub> - 1.0 | -    | -    | V    | $I_{\rm OH} \ge I_{\rm OHmax}$               |
|                                   |                    | V <sub>DDP</sub> - 0.4 | _    | -    | V    | $I_{\text{OH}} \ge I_{\text{OHnom}}^{8}$     |
| Output Low Voltage <sup>7)</sup>  | V <sub>OL</sub> CC | -                      | -    | 0.4  | V    | $I_{\rm OL} \le I_{\rm OLnom}$ <sup>8)</sup> |
|                                   |                    | -                      | -    | 1.0  | V    | $I_{\rm OL} \leq I_{\rm OLmax}$              |

#### Table 15 DC Characteristics for Upper Voltage Range (cont'd)

1) Because each double bond pin is connected to two pads (standard pad and high-speed pad), it has twice the normal value. For a list of affected pins refer to the pin definitions table in chapter 2.

 Not subject to production test - verified by design/characterization. Hysteresis is implemented to avoid metastable states and switching due to internal ground bounce. It cannot suppress switching due to external system noise under all conditions.

- 3) If the input voltage exceeds the respective supply voltage due to ground bouncing ( $V_{\rm IN} < V_{\rm SS}$ ) or supply ripple ( $V_{\rm IN} > V_{\rm DDP}$ ), a certain amount of current may flow through the protection diodes. This current adds to the leakage current. An additional error current ( $I_{\rm INJ}$ ) will flow if an overload current flows through an adjacent pin. Please refer to the definition of the overload coupling factor  $K_{\rm CV}$ .
- 4) The given values are worst-case values. In production test, this leakage current is only tested at 125 °C; other values are ensured by correlation. For derating, please refer to the following descriptions: Leakage derating depending on temperature (*T*<sub>J</sub> = junction temperature [°C]): *I*<sub>OZ</sub> = 0.05 x e<sup>(1.5 + 0.028 x T,J>)</sup> [µA]. For example, at a temperature of 95 °C the resulting leakage current is 3.2 µA. Leakage derating depending on voltage level (DV = *V*<sub>DDP</sub> *V*<sub>PIN</sub> [V]): *I*<sub>OZ</sub> = *I*<sub>OZtempmax</sub> (1.6 x DV) (µA]. This voltage derating formula is an approximation which applies for maximum temperature.
- Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device.
- 6) Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level.
- 7) The maximum deliverable output current of a port driver depends on the selected output driver mode. This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage is determined by the external circuit.
- 8) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{OL}$ -> $V_{SS}$ ,  $V_{OH}$ -> $V_{DDP}$ ). However, only the levels for nominal output currents are verified.



# 4.3.2 DC Parameters for Lower Voltage Area

Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current  $I_{\rm OV}$ .

Note: Operating Conditions apply.

**Table 16** is valid under the following conditions:  $V_{\text{DDP}} \ge 3.0 \text{ V}$ ;  $V_{\text{DDP}}$ typ. 3.3 V;  $V_{\text{DDP}} \le 4.5 \text{ V}$ 

| Parameter                                                                                                         | Symbol                   | Values                     |      |                           | Unit | Note /                                                                                  |
|-------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|------|---------------------------|------|-----------------------------------------------------------------------------------------|
|                                                                                                                   |                          | Min.                       | Тур. | Max.                      |      | Test Condition                                                                          |
| Pin capacitance (digital<br>inputs/outputs). To be<br>doubled for double bond<br>pins. <sup>1)</sup>              | C <sub>IO</sub> CC       | -                          | _    | 10                        | pF   | not subject to production test                                                          |
| Input Hysteresis <sup>2)</sup>                                                                                    | HYS CC                   | 0.07 x<br>V <sub>DDP</sub> | -    | -                         | V    | R <sub>S</sub> = 0 Ohm                                                                  |
| Absolute input leakage current on pins of analog ports <sup>3)</sup>                                              | I <sub>OZ1</sub>  <br>CC | -                          | 10   | 200                       | nA   | $V_{\rm IN}$ > $V_{\rm SS}$ ;<br>$V_{\rm IN}$ < $V_{\rm DDP}$                           |
| Absolute input leakage<br>current for all other pins.<br>To be doubled for double<br>bond pins. <sup>3)1)4)</sup> | II <sub>OZ2</sub><br>CC  | -                          | 0.2  | 2.5                       | μA   | $T_{\rm J} \leq$ 110 °C;<br>$V_{\rm IN} > V_{\rm SS}$ ;<br>$V_{\rm IN} < V_{\rm DDP}$   |
|                                                                                                                   |                          | _                          | 0.2  | 8                         | μA   | $T_{ m J} \leq$ 150 °C;<br>$V_{ m IN} > V_{ m SS}$ ;<br>$V_{ m IN} < V_{ m DDP}$        |
| Pull Level Force Current <sup>5)</sup>                                                                            | $ I_{PLF} $ SR           | 150                        | _    | _                         | μA   | $V_{\rm IN} \ge V_{\rm IHmin}(pull down) ; V_{\rm IN} \le V_{\rm ILmax}(pull up)$       |
| Pull Level Keep Current <sup>6)</sup>                                                                             | I <sub>PLK</sub>  <br>SR | _                          | _    | 10                        | μA   | $V_{\rm IN} \geq V_{\rm IHmin}(pull up);$<br>$V_{\rm IN} \leq V_{\rm ILmax}(pull down)$ |
| Input high voltage (all except XTAL1)                                                                             | V <sub>IH</sub> SR       | 0.7 х<br>V <sub>DDP</sub>  | -    | V <sub>DDP</sub> + 0.3    | V    |                                                                                         |
| Input low voltage<br>(all except XTAL1)                                                                           | $V_{\rm IL}$ SR          | -0.3                       | -    | 0.3 x<br>V <sub>DDP</sub> | V    |                                                                                         |

# Table 16 DC Characteristics for Lower Voltage Range



# **Direct Drive**

When direct drive operation is selected (SYSCON0.CLKSEL =  $11_B$ ), the system clock is derived directly from the input clock signal CLKIN1:

 $f_{\text{SYS}} = f_{\text{IN}}.$ 

The frequency of  $f_{SYS}$  is the same as the frequency of  $f_{IN}$ . In this case the high and low times of  $f_{SYS}$  are determined by the duty cycle of the input clock  $f_{IN}$ .

Selecting Bypass Operation from the XTAL1<sup>1)</sup> input and using a divider factor of 1 results in a similar configuration.

## Prescaler Operation

When prescaler operation is selected (SYSCON0.CLKSEL =  $10_B$ , PLLCON0.VCOBY =  $1_B$ ), the system clock is derived either from the crystal oscillator (input clock signal XTAL1) or from the internal clock source through the output prescaler K1 (= K1DIV+1):

 $f_{\text{SYS}} = f_{\text{OSC}} / \text{K1}.$ 

If a divider factor of 1 is selected, the frequency of  $f_{\rm SYS}$  equals the frequency of  $f_{\rm OSC}$ . In this case the high and low times of  $f_{\rm SYS}$  are determined by the duty cycle of the input clock  $f_{\rm OSC}$  (external or internal).

The lowest system clock frequency results from selecting the maximum value for the divider factor K1:

 $f_{\rm SYS} = f_{\rm OSC} / 1024.$ 

# 4.7.2.1 Phase Locked Loop (PLL)

When PLL operation is selected (SYSCON0.CLKSEL =  $10_B$ , PLLCON0.VCOBY =  $0_B$ ), the on-chip phase locked loop is enabled and provides the system clock. The PLL multiplies the input frequency by the factor **F** ( $f_{SYS} = f_{IN} \times F$ ).

**F** is calculated from the input divider P (= PDIV+1), the multiplication factor N (= NDIV+1), and the output divider K2 (= K2DIV+1):

 $(F = N / (P \times K2)).$ 

The input clock can be derived either from an external source at XTAL1 or from the onchip clock source.

The PLL circuit synchronizes the system clock to the input clock. This synchronization is performed smoothly so that the system clock frequency does not change abruptly.

Adjustment to the input clock continuously changes the frequency of  $f_{\text{SYS}}$  so that it is locked to  $f_{\text{IN}}$ . The slight variation causes a jitter of  $f_{\text{SYS}}$  which in turn affects the duration of individual TCSs.

<sup>1)</sup> Voltages on XTAL1 must comply to the core supply voltage  $V_{\text{DDIM}}$ .



#### Parameter Symbol Values Unit Note / Test Condition Min. Typ. Max. Output valid delay for RD, t10 CC 11 20 ns WR(L/H) Output valid delay for t11 CC 10 21 ns \_ BHE. ALE t<sub>12</sub> CC Address output valid delay 11 22 \_ ns for A23 ... A0 10 22 Address output valid delay t13 CC \_ ns for AD15 ... AD0 (MUX mode) Output valid delay for CS t14 CC 10 13 \_ ns Data output valid delay for t15 CC 10 22 ns AD15 ... AD0 (write data, MUX mode) 10 22 Data output valid delay for $t_{16}$ CC \_ ns D15 ... D0 (write data, DEMUX mode) Output hold time for RD, t20 CC -2 8 10 ns WR(L/H) Output hold time for BHE, t21 CC -2 8 10 ns ALE Address output hold time t23 CC -3 8 10 ns for AD15 ... AD0 t24 CC Output hold time for CS -3 8 11 ns t25 CC -3 8 10 Data output hold time for ns D15 ... D0 and AD15 ... AD0 Input setup time for t<sub>30</sub> SR 29 17 \_ ns READY, D15 ... D0, AD15 ... AD0

#### Table 32 External Bus Timing for Lower Voltage Range

 Read data are latched with the same internal clock edge that triggers the address change and the rising edge of RD. Address changes before the end of RD have no impact on (demultiplexed) read cycles. Read data can change after the rising edge of RD.

-9

\_

ns

0

t<sub>31</sub> SR

Input hold time READY.

D15 ... D0. AD15 ... AD0<sup>1)</sup>



# XE164FN, XE164GN, XE164HN, XE164KN XE166 Family / Value Line

## **Electrical Parameters**



Figure 23 Multiplexed Bus Cycle



Note: If the READY input is sampled inactive at the indicated sampling point ("Not Rdy") a READY-controlled waitstate is inserted (tpRDY),

sampling the READY input active at the indicated sampling point ("Ready") terminates the currently running bus cycle.

Note the different sampling points for synchronous and asynchronous READY. This example uses one mandatory waitstate (see tpE) before the READY input value is used.



## Package and Reliability

# 5.3 Quality Declarations

The operation lifetime of the XE164xN depends on the operating temperature. The life time decreases with increasing temperature as shown in **Table 43**.

## Table 42 Quality Parameters

| Parameter                                                    | Symbol             | Values |      |       | Unit | Note /                |
|--------------------------------------------------------------|--------------------|--------|------|-------|------|-----------------------|
|                                                              |                    | Min.   | Тур. | Max.  |      | Test Condition        |
| Operation lifetime                                           | t <sub>OP</sub> CC | -      | -    | 20    | а    | See Table 43          |
| ESD susceptibility<br>according to Human Body<br>Model (HBM) | $V_{\rm HBM}$ SR   | -      | -    | 2 000 | V    | EIA/JESD22-<br>A114-B |
| Moisture sensitivity level                                   | MSL CC             | _      | -    | 3     | _    | JEDEC<br>J-STD-020C   |

## Table 43 Lifetime dependency from Temperature

| Operating Time | Operating Temperature              |
|----------------|------------------------------------|
| 20 a           | $T_{\rm J} \le 110^{\circ}{\rm C}$ |
| 95 500 h       | <i>T</i> <sub>J</sub> = 120°C      |
| 68 500 h       | $T_{\rm J} = 125^{\circ}{\rm C}$   |
| 49 500 h       | $T_{\rm J}=130^{\circ}{\rm C}$     |
| 26 400 h       | $T_{\rm J} = 140^{\circ}{\rm C}$   |
| 14 500 h       | $T_{\rm J}=150^{\circ}{\rm C}$     |