Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 32 | | Program Memory Size | 192KB (192K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 3.6V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-WFQFN Exposed Pad | | Supplier Device Package | 48-HWQFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f11aghdnb-20 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong RL78/G1D CHAPTER 1 OUTLINE • ROM, RAM capacities | Flash ROM | Data Flash | RAM | RL78/G1D | |-----------|------------|-----------------------|----------| | 128 KB | 8 KB | 12 KB | R5F11AGG | | 192 KB | 8 KB | 16 KB | R5F11AGH | | 256 KB | 8 KB | 20 KB <sup>Note</sup> | R5F11AGJ | Note 19 KB when the self-programming function is used. RL78/G1D CHAPTER 1 OUTLINE ### 1.2 List of Part Numbers Figure 1-1. Part Number, Memory Size, and Package of RL78/G1D Table 1-1. List of Ordering Part Numbers | Pin count | Package | Fields of Application Note | Ordering Part Number | Code Flash Memory | Data Flash Memory | |-----------|----------------------|----------------------------------|----------------------------------|-------------------|-------------------| | 48 pins | Plastic WQFN (6 × 6) | А | R5F11AGGANB#20<br>R5F11AGGANB#40 | 128 KB | 8 KB | | | | D | R5F11AGGDNB#20<br>R5F11AGGDNB#40 | | | | | | А | R5F11AGHANB#20<br>R5F11AGHANB#40 | 192 KB | 8 KB | | | D | R5F11AGHDNB#20<br>R5F11AGHDNB#40 | | | | | | | А | R5F11AGJANB#20<br>R5F11AGJANB#40 | 256 KB | 8 KB | | | | D | R5F11AGJDNB#20<br>R5F11AGJDNB#40 | | | Note For the fields of application, see Figure 1-1 Part Number, Memory Size, and Package of RL78/G1D. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. # 1.3 Pin Configuration (Top View) <R> • 48-pin plastic WQFN (6 × 6 mm, 0.4 mm pitch) - Cautions 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1 µF). - 2. Connect the metal pad (GND1) on the back of the package that has the same potential as AVss\_RF. - Remarks 1. For pin identification, see 1.4 Pin Identification. - 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register (PIOR).. RL78/G1D CHAPTER 1 OUTLINE #### 1.4 Pin Identification ANI0 to ANI3, Analog input PCLBUZ0: Programmable clock output/buzzer ANI16 to ANI19: output ANT: Antenna connection REGC: Regulator capacitance AVDD\_RF: RFCTLEN: RF control enable Power supply for RF analog RTC1HZ: Real-time clock correction clock Analog reference voltage AVREFM: (1 Hz) output RESET: Reset minus AVREFP: Analog reference voltage RxD0, RxD1: Receive data plus SCLA0: Serial clock input/output AVss\_rf: Ground for RF analog SCK00, SCK20, CLKOUT\_RF: Clock output SCL00, SCL20: Serial clock output DCLIN: DC-DC converter inductor SDAA0, SDA00, SDA20: Serial data input/output and DCLOUT capacitor SI00, SI20: Serial data input DCLOUT: DC-DC converter output SO00, SO20: Serial data output EXCLK: External clock input TI00 to TI07: Timer input (Main system clock) TO00 to TO07: Timer output **EXCLKS**: External clock input TOOL0: Data input/output for tool (Subsystem clock) TOOLRxD, TOOLTxD: Data input/output for external device TxD0. TxD1: Transmit data EXSLK RF: External slow clock input GND1: Package exposed die pad TXSELL RF, External PA/LNA control GPIO0 to GPIO3: GPIO at RF unit TXSELH RF: Internal circuit IC0, IC1: V<sub>DD</sub>: Power supply INTP0, INTP3, Power Supply for RF External interrupt input VDD RF: INTP5, INTP6: Vss: Ground P00 to P03: Port 0 Vss\_rf: Ground for RF P10 to P16: Port 1 X1, X2: Crystal oscillator (Main system clock) P20 to P23: Port 2 XT1, XT2: Crystal oscillator (Subsystem clock) P30: Port 3 XTAL1 RF, Crystal oscillator (RF clock) P40: Port 4 XTAL2\_RF: P60, P61: Port 6 P120 to P124: Port 12 P130, P137: Port 13 P140, P147: Port 14 Absolute Maximum Ratings (T<sub>A</sub> = 25°C) (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |------------------------|------------------|---------------------|--------------------------------------------------------|-------------|------| | Output current, | Іон1 | Per pin | (This is applicable to all pins listed below.) | -40 | mA | | high | | Total of all pins | P00, P01, P02, P03, P40, P120, P130, P140 | -70 | mA | | | | -170mA | P10, P11, P12, P13, P14, P15, P16, P30, P147 | -100 | mA | | | Іон2 | Per pin | (This is applicable to all pins listed below.) | -0.5 | mA | | | | Total of all pins | P20, P21, P22, P23 | -2 | mA | | | IOHMRF | Per pin | GPIO0, GPIO1, GPIO2, GPIO3 | -17 | mA | | Output current, | l <sub>OL1</sub> | Per pin | (This is applicable to all pins listed below.) | 40 | mA | | low | | Total of all pins | P00, P01, P02, P03, P40, P120, P130, P140 | 70 | mA | | | | 170mA | P10, P11, P12, P13, P14, P15, P16, P30, P60, P61, P147 | 100 | mA | | | lol2 | Per pin | (This is applicable to all pins listed below.) | 1 | mA | | | | Total of all pins | P20, P21, P22, P23 | 5 | mA | | | Iolrf | Per pin | GPI00, GPI01, GPI02, GPI03 | 17 | mA | | Operating | Та | In normal operation | mode | -40 to +85 | °C | | ambient<br>temperature | | In flash memory pro | ogramming mode | -40 to +85 | °C | | Storage temperature | Tstg | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. - **Remarks 1.** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins - **2.** AV<sub>REF (+)</sub>: + side reference voltage of the A/D converter. - 3. Reference voltage is Vss. #### 2.3 Oscillator Characteristics ### 2.3.1 X1, XT1, XRF oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \leq \text{V}_{DD} = \text{V}_{DD}_{RF} = \text{AV}_{DD}_{RF} \leq 3.6 \text{ V}, \text{Vss} = \text{Vss}_{RF} = \text{AVss}_{RF} = 0 \text{ V})$ | Parameter | | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------------------------------------------|-------------------------------|--------|---------------------------------|------|--------|------|------| | X1 clock oscillation frequency <sup>Note 1</sup> | Ceramic resonator | fx | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 1 | | 20 | MHz | | | Crystal resonator | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | 1 | | 8 | MHz | | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 1.8 V | 1 | | 4 | MHz | | XT1 clock oscillation fre | equency <sup>Note 1</sup> | fxT | | 32 | 32.768 | 35 | kHz | | RF base clock oscillation | n frequency <sup>Note 2</sup> | fxrf | | | 32 | | MHz | | RF base clock oscillation frequency accuracy <sup>Note 2</sup> | | fxrfp | | -20 | | +20 | ppm | Notes 1. Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics. 2. This Oscillator characteristics is base clock for RF Transceiver. Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used. ### 2.3.2 On-chip oscillator characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \ 1.6 \text{ V} \leq \text{V}_{DD} = \text{V}_{DD\_RF} = \text{AV}_{DD\_RF} \leq 3.6 \text{ V}, \ \text{Vss} = \text{V}_{SS\_RF} = \text{AV}_{SS\_RF} = 0 \text{ V})$ | Oscillators | Symbol | С | onditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------------------------|--------|--------------|-----------------------------------------------------|--------|--------|-------|------| | High-speed on-chip oscillator clock frequency <sup>Notes 1, 2</sup> | fıн | | | 1 | | 32 | MHz | | High-speed on-chip oscillator clock | fihp | –20 to +85°C | 1.8 V ≤ V <sub>DD</sub> ≤3.6 V | -1.5 | | +1.5. | % | | frequency accuracy | | | $1.6 \text{ V} \le \text{V}_{DD} < 1.8 \text{ V}$ | -5.0 | | +5.0 | % | | | | –40 to −20°C | $1.8 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | -2.5 | | +2.5. | % | | | | | 1.6 V ≤ V <sub>DD</sub> <1.8 V | -5.5 | | +5.5 | % | | Low-speed on-chip oscillator clock frequency Notes 3 | fı∟ | | | | 15 | | kHz | | Low-speed on-chip oscillator clock frequency accuracy | filp | | | -15 | | +15 | % | | On-chip oscillator clock frequency for the RF slow clock Note 3 | filrf | | | | 32.768 | _ | kHz | | On-chip oscillator clock frequency accuracy for the RF slow clock | filrfp | | | -0.025 | | 0.025 | % | - **Notes 1.** High-speed on-chip oscillator frequency is selected by bits 0 to 3 of option byte (000C2H/010C2H) and bits 0 to 2 of HOCODIV register. - 2. This indicates the oscillator characteristics only. Refer to AC Characteristics for instruction execution time. - 3. This indicates the oscillator characteristics only. ### 2.4 DC Characteristics ### 2.4.1 Output current $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} = V_{DD\_RF} = AV_{DD\_RF} \le 3.6 \text{ V}, V_{SS} = V_{SS\_RF} = AV_{SS\_RF} = 0 \text{ V})$ | Items | Symbol | Condition | ons | | MIN. | TYP. | MAX. | Unit | |-------------------------------------------|------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------| | Output current,<br>high <sup>Note 1</sup> | Іон1 | P00, P01, P02, P03, P10, P11, P12,<br>P13, P14, P15, P16, P30, P40, P120,<br>P130, P140, P147 | Per pin | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | -10.0 <sup>Note 2</sup> | mA | | | | P00, P01, P02, P03, P40, P120, P130, | Total Note 3 | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | -10.0 | mA | | | | P140 | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | | | -5.0 | mA | | | | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | | | -2.5 | mA | | | | P10, P11, P12, P13, P14, P15, P16, | Total Note 3 | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | -19.0 | mA | | | | P30, P147 | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | | | -10.0 | mA | | | | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | | | -5.0 | mA | | | | Total of all pins <sup>Note 3</sup> | | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | -135.0 <sup>Note 4</sup> | mA | | Іон2 | <b>І</b> он2 | P20, P21, P22, P23 | Per pin | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | -0.1 <sup>Note 2</sup> | mA | | | | | Total Note 3 | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | -1.5 | mA | | | IOHRF | GPIO0, GPIO1, GPIO2, GPIO3 | Per pin | 1.6 V ≤ V <sub>DD_RF</sub> ≤ 3.6 V | | | -2.0 | mA | | Output current, low Note 1 | lo <sub>L1</sub> | P00, P01, P02, P03, P10, P11, P12,<br>P13, P14, P15, P16, P30, P40, P120,<br>P130, P140, P147 | Per pin | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | 20.0 Note 2 | mA | | | | P60, P61 | Per pin | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | 15.0 Note 2 | mA | | | | P00, P01, P02, P03, P40, P120, P130, | P12, P120, Per pin $1.6 \lor ≤ \lor_{DD} ≤ 3.6 \lor$ $-10.0^{Note 2}$ 0, P130, P | 15.0 | mA | | | | | | | P140 | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | | -10.0 Note 2 -10.0 -5.0 -2.5 -19.0 -10.0 -5.0 -135.0 Note 4 -0.1 Note 2 -1.5 -2.0 20.0 Note 2 15.0 9.0 4.5 35.0 20.0 10.0 150.0 0.4 Note 2 5.0 | mA | | | | | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | | | 4.5 | mA | | | | P10, P11, P12, P13, P14, P15, P16, | Total Note 3 | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | 35.0 | mA | | | | P30, P60, P61, P147 | | 1.8 V ≤ V <sub>DD</sub> < 2.7 V | | | 20.0 | mA | | | | | | 1.6 V ≤ V <sub>DD</sub> < 1.8 V | | | 10.0 | mA | | | | Total of all pins <sup>Note 3</sup> | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | 150.0 | mA | | | | lo <sub>L2</sub> | P20, P21, P22, P23 | Per pin | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | 0.4 Note 2 | mA | | | | | Total Note 3 | 1.6 V ≤ V <sub>DD</sub> ≤ 3.6 V | | | 5.0 | mA | | | IOLRF | GPIO0, GPIO1, GPIO2, GPIO3 | Per pin | 1.6 V ≤ V <sub>DD_RF</sub> ≤ 3.6 V | | | 2.0 | mA | **Notes 1**. Value of current at which the device operation is guaranteed even if the current flows from the V<sub>DD</sub> pin to an output pin. - 2. However, do not exceed the total current value. - **3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = (IoH × 0.7)/(n × 0.01) <Example> Where n = 50% and IoH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(50 \times 0.01) = -14.0 \text{ mA}$ However, the current that is allowed to flow into one pin does not vary depending on the duty factor. A current higher than the absolute maximum rating must not flow into one pin. 4. Product for industrial applications (R5F11AGGDNB, R5F11AGHDNB, R5F11AGJDNB) is -100.0 mA. (Caution and Remark are listed on the next page.) Caution P00, P02, P03, and P10 to P15 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. ## 2.4.2 Input current (TA = -40 to +85°C, 1.6 V $\leq$ VDD = VDD\_RF = AVDD\_RF $\leq$ 3.6 V, Vss = Vss\_RF = AVss\_RF = 0 V) | Items | Symbol | Condition | ns | MIN. | TYP. | MAX. | Unit | |---------------------|------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------|--------------------|--------------------|-----------------------|------| | Input voltage, high | V <sub>IH1</sub> | P00, P01, P02, P03, P10, P11,<br>P12, P13, P14, P15, P16, P30,<br>P40, P120, P130, P140, P147 | Normal mode (I <sub>THL</sub> = 1) | 0.8V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IH2</sub> | P01, P03, P10, P11, P13, P14, P15, P16 | TTL mode<br>3.3 V ≤ V <sub>DD</sub> ≤ 3.6 V | 2.0 | | V <sub>DD</sub> | V | | | | | TTL mode<br>1.6 V ≤ V <sub>DD</sub> < 3.3V | 1.5 | | V <sub>DD</sub> | V | | | V <sub>IH3</sub> | P20, P21, P22, P23 | | 0.7V <sub>DD</sub> | | V <sub>DD</sub> | V | | | V <sub>IH4</sub> | P60, P61 | | 0.7V <sub>DD</sub> | | 6.0 | V | | | V <sub>IH5</sub> | P121, P122, P123, P124, P137, | 0.8V <sub>DD</sub> | | $V_{DD}$ | V | | | | VIHRF | GPIO0, GPIO1, GPIO2, GPIO3 | | 0.85VDD_RF | | V <sub>DD_RF</sub> | V | | Input voltage, low | VIL1 | P00, P01, P02, P03, P10, P11, P12, P13, P14, P15, P16, P30, P40, P120, P140, P147 | Normal mode (I <sub>THL</sub> = 1) | 0 | | 0.2V <sub>DD</sub> | V | | | V <sub>IL2</sub> | P01, P03, P10, P11, P13, P14, P15, P16 | TTL mode<br>3.3 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0 | | 0.5 | V | | | | | TTL mode<br>1.6 V ≤ V <sub>DD</sub> < 3.3V | 0 | | 0.32 | V | | | VIL3 | P20, P21, P22, P23 | | 0 | | 0.3V <sub>DD</sub> | V | | | VIL4 | P60, P61 | 0 | | 0.3V <sub>DD</sub> | V | | | | VIL5 | P121, P122, P123, P124, P137, | RESET | 0 | | 0.2V <sub>DD</sub> | V | | | VILRF | GPIO0, GPIO1, GPIO2, GPIO3 | · | 0 | | 0.1V <sub>DD_RF</sub> | V | Caution The maximum value of V<sub>IH</sub> of pins P00, P02, P03, and P10 to P15 is V<sub>DD</sub>, even in the N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. (TA = -40 to +85°C, 1.6 V $\leq$ VDD = VDD\_RF = AVDD\_RF $\leq$ 3.6 V, Vss = Vss\_RF = AVss\_RF = 0 V) (2/2) | Items | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------------------------------------------|-----------------|----------------------------|------|------|------|------| | Interrupt input high-level width, low-level width | tinth,<br>tintl | INTP0, INTP3, INTP5, INTP6 | 1 | | | μs | | External PA control output High-<br>level width | <b>t</b> PAHRF | TXSELH_RF | 283 | | | μs | | External PA control output low-level width | <b>t</b> PALRF | TXSELL_RF | 283 | | | μs | | RESET low-level width | trsl | RESET | 10 | | | μs | | RESET_RF internal pin low-level width | trstlrf | RESET_RF internal pin | 31 | | | μs | ## Minimum Instruction Execution Time during Main System Clock Operation # **AC Timing Test Points** ## **External System Clock Timing** # **TI/TO Timing** # **Interrupt Request Input Timing** ## **RESET** Input Timing ### **UART** mode connection diagram (during communication at same potential) ## **UART** mode bit width (during communication at same potential) (reference) Remarks 1. q: UART number (q = 0, 1), g: PIM and POM number (g = 0, 1) fmck: Serial array unit operation clock frequency(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn).m: Unit number, n: Channel number (mn = 00, 01)) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remarks 1.** p: CSI number (p = 00, 10, 21) 2. m: Unit number, n: Channel number (mn = 00, 02, 11) ## (9) Communication at different potential (1.8 V, 2.5 V) (CSI mode: master mode, SCKp... internal clock output) $$(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le V_{DD} = V_{DD_RF} = AV_{DD_RF} \le 3.6 \text{ V}, V_{SS} = V_{SS_RF} = AV_{SS_RF} = 0 \text{ V})$$ (1/2) | Parameter | Symbol | Symbol Conditions | | HS (high-speed main) Mode | | LS (low-speed main) Mode | | LV (low-voltage main) Mode | | Unit | |--------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|--------------------------|------|----------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tксү1 ≥<br>4/fc∟к | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$<br>$2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$<br>$C_b = 30 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 500 | | 1150 | | 1150 | | ns | | | | | $2.4 \ V \le V_{DD} < 3.3 \ V$ $1.6 \ V \le V_b \le 2.0 \ V$ $C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | | $\begin{aligned} &1.8 \text{ V} \leq \text{V}_{DD} < 3.3 \text{ V} \\ &1.6 \text{ V} \leq \text{V}_{b} \leq 2.0 \text{ V}^{\text{Note 3}} \\ &C_{b} = 30 \text{ pF}, \text{ R}_{b} = 5.5 \text{ k}\Omega \end{aligned}$ | - | | 1150 | | 1150 | | ns | | SCKp high-level width Note 1 | <b>t</b> кн1 | | $0 \le 3.6 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V}$<br>, $R_b = 2.7 \text{ k}\Omega$ | tксү1/2-<br>170 | | tксү1/2-<br>170 | | tксү1/2-<br>170 | | ns | | | | | $_{0}$ < 3.3 V, 1.6 V ≤ V $_{b}$ ≤ 2.0 V , $_{1}$ , $_{2}$ R $_{b}$ = 5.5 k $_{2}$ | tксү1/2-<br>458 | | tксү1/2-<br>458 | | tксү1/2-<br>458 | | ns | | | | 3 | $_{0}$ < 3.3 V, 1.6 V ≤ V $_{b}$ ≤ 2.0 V $_{0}$ Note $_{0}$ , $_{0}$ R $_{0}$ = 5.5 k $_{0}$ | - | | tксү1/2 –<br>458 | | tксү1/2 —<br>458 | | ns | | SCKp low-level width Note 1 | t <sub>KL1</sub> | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}, 2.3 \text{ V} \le \text{V}_{b} \le 2.7 \text{ V}$<br>$C_{b} = 30 \text{ pF}, R_{b} = 2.7 \text{ k}\Omega$ | | tксү1/2 —<br>18 | | tксү1/2 — 50 | | tксү1/2 — 50 | | ns | | | | | $0 < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}$<br>, $R_b = 5.5 \text{ k}\Omega$ | tксү1/2 —<br>50 | | tксү1/2 — 50 | | tксү1/2 —<br>50 | | ns | | | | | $0 < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}^{\text{Note 3}}$<br>, $R_b = 5.5 \text{ k}\Omega$ | _ | | tксү1/2 — 50 | | tксү1/2 —<br>50 | | ns | | SIp setup time (to SCKp↑) Note 1, | tsıĸ1 | | $0 \le 3.6 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V}$<br>, $R_b = 2.7 \text{ k}Ω$ | 177 | | 479 | | 479 | | ns | | | | | $0 < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}$<br>, $R_b = 5.5 \text{ k}Ω$ | 479 | | 479 | | 479 | | ns | | | | | $0 < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}^{\text{Note 3}}$<br>, $R_b = 5.5 \text{ k}Ω$ | _ | | 479 | | 479 | | ns | | SIp hold time<br>(from SCKp↑)<br>Note 1, 2 | tksii | | $0 \le 3.6 \text{ V}, 2.3 \text{ V} \le \text{V}_b \le 2.7 \text{ V}$<br>, $R_b = 2.7 \text{ k}Ω$ | 19 | | 19 | | 19 | | ns | | | | | $0 < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}$<br>, $R_b = 5.5 \text{ k}Ω$ | 19 | | 19 | | 19 | | ns | | | | | $0 < 3.3 \text{ V}, 1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}^{\text{Note 3}}$<br>, $R_b = 5.5 \text{ k}\Omega$ | _ | | 19 | | 19 | | ns | Notes 1. Supporting CSI00 and CSI20. - 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - 3. Use it with $V_{DD} \ge V_b$ . (Caution are listed on the next page.) # Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) **Remarks 1.** R<sub>b</sub>[Ω]:Communication line (SDAr, SCLr) pull-up resistance, C<sub>b</sub>[F]: Communication line (SDAr, SCLr) load capacitance, V<sub>b</sub>[V]: Communication line voltage - **2.** r: IIC number (r = 00, 10), g: PIM, POM number (g = 0, 1) - 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00, 02)) ## (3) I<sup>2</sup>C fast mode plus | $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.7 \text{ V} \leq \text{V}_{DD} =$ | VDD RF = AVDD RF ≤ 3.6 V. Vss = | $V_{SS RF} = AV_{SS RF} = 0 V$ | |----------------------------------------------------------------------------------|---------------------------------|--------------------------------| | | | | | Parameter | Symbol | Conditions | , , , | HS (high-speed main) Mode | | LS (low-speed main) Mode | | LV (low-voltage main) Mode | | |----------------------------------------------------|---------------|------------------------------------------------------|-------|---------------------------|------|--------------------------|------|----------------------------|-----| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLA0 clock frequency | fscL | Fast mode plus:<br>fclk ≥ 10 MHz 2.7 V ≤ VDD ≤ 3.6 V | 0 | 1000 | - | - | | - | kHz | | Setup time of restart condition | tsu:sta | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0.26 | | _ | | _ | | μs | | Hold time <sup>Note 1</sup> | thd:STA | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0.26 | | | - | | _ | μs | | Hold time when SCLA0 = "L" | tLOW | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0.5 | | - | - | | - | μs | | Hold time when SCLA0 = "H" | <b>t</b> HIGH | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0.26 | | - | - | | - | μs | | Data setup time (reception) | tsu:dat | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 50 | | - | - | | - | μs | | Data hold time<br>(transmission) <sup>Note 2</sup> | thd:dat | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0 | 0.45 | - | - | | _ | μs | | Setup time of stop condition | tsu:sto | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0.26 | | - | _ | | _ | μs | | Bus-free time | <b>t</b> BUF | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 0.5 | | - | - | | _ | μs | Notes 1. The first clock pulse is generated after this period when the start/restart condition is detected. 2. The maximum value (MAX.) of thd:DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing. Caution The values in the above table are applied even when bit 2 (PIOR2) in the peripheral I/O redirection register (PIOR) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination. **Remark** The maximum value of Cb (communication line capacitance) and the value of Rb (communication line pull-up resistor) at that time in each mode are as follows. Fast mode plus: $C_b = 120 \text{ pF}$ , $R_b = 1.1 \text{ k}\Omega$ ### **IICA** serial transfer timing **Remark** n = 0 (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), conversion target : ANI16 to ANI19 $(T_A = -40 \text{ to } +85^{\circ}\text{C}, \ 1.6 \text{ V} \leq \text{AV}_{\text{REFP}} \leq \text{V}_{\text{DD}} = \text{V}_{\text{DD}}_{\text{RF}} = \text{AV}_{\text{DD}}_{\text{RF}} \leq 3.6 \text{ V}, \ \text{V}_{\text{SS}} = \text{V}_{\text{SS}}_{\text{RF}} = \text{AV}_{\text{SS}}_{\text{RF}} = 0 \text{ V}, \ \text{Reference voltage} = 0 \text{ V}$ (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | ( | MIN. | TYP. | MAX. | Unit | | |--------------------------------------------|--------|------------------------------------------------------------------|-------------------------------------------|--------|------|---------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error <sup>Note 1</sup> | AINL | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.8 V ≤ AV <sub>REFP</sub> ≤ 3.6 V | | 1.2 | ±5.0 | LSB | | | | | 1.6 V ≤ AV <sub>REFP</sub> ≤ 3.6 V Note 4 | | 1.2 | ±8.5 | LSB | | Conversion time | Tcony | 10-bit resolution | 2.7 V ≤ V <sub>DD</sub> ≤ 3.6 V | 3.1875 | | 39 | μs | | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 3.6 V | 17 | | 39 | μs | | | | | 1.6 V ≤ AV <sub>REFP</sub> ≤ 3.6 V | 57 | | 95 | μs | | Zero-scale error <sup>Notes 1, 2</sup> | Ezs | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.8 V ≤ AV <sub>REFP</sub> ≤ 3.6 V | | | ±0.35 | %FSR | | | | | 1.6 V ≤ AV <sub>REFP</sub> ≤ 3.6 V Note 4 | | | ±0.60 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.8 V ≤ AV <sub>REFP</sub> ≤ 3.6 V | | | ±0.35 | %FSR | | | | | 1.6 V ≤ AV <sub>REFP</sub> ≤ 3.6 V Note 4 | | | ±0.60 | %FSR | | Integral linearity error <sup>Note 1</sup> | ILE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.8 V ≤ AV <sub>REFP</sub> ≤ 3.6 V | | | ±3.5 | LSB | | | | | 1.6 V ≤ AV <sub>REFP</sub> ≤ 3.6 V Note 4 | | | ±6.0 | LSB | | Differential linearity error Note | DLE | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.8 V ≤ AV <sub>REFP</sub> ≤ 3.6 V | | | ±2.0 | LSB | | | | | 1.6 V ≤ AV <sub>REFP</sub> ≤ 3.6 V Note 4 | | | ±2.5 | LSB | | Analog input voltage | Vain | | | 0 | | AVREFP | V | | | | | | | | and V <sub>DD</sub> | | - **Notes 1.** Excludes quantization error $(\pm 1/2 LSB)$ . - 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **3.** When AVREFP < VDD, MAX. value is following. Overall error: $\pm 4$ LSB is added to the MAX. value of AVREFP = VDD. Zero-scale error / Full-scale error: $\pm 0.2$ %FSR is added to the MAX. value of AVREFP = VDD. Integral linearity error / Differential linearity error: $\pm 2$ LSB is added to the MAX. value n of AVREFP = VDD. **4.** When the conversion time is set to 57 $\mu$ s (min.) and 95 $\mu$ s (max.). ### 2.8.2 Temperature sensor and internal reference voltage characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 2.4 \text{ V} \leq \text{V}_{DD} = \text{V}_{DD}_{RF} = \text{AV}_{DD}_{RF} \leq 3.6 \text{ V}, \text{V}_{SS} = \text{V}_{SS}_{RF} = \text{AV}_{SS}_{RF} = 0 \text{ V}, \text{HS (high-speed main) mode)}$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|---------------------|-------------------------------------------------------------------|------|------|------|----------| | Temperature sensor output voltage | V <sub>TMPS25</sub> | Setting ADS register = 80H, TA = +25°C | | 1.05 | | V | | Internal reference voltage | V <sub>BGR</sub> | Setting ADS register = 81H | 1.38 | 1.45 | 1.5 | <b>V</b> | | Temperature coefficient | FVTMPS | Temperature sensor output voltage that depends on the temperature | | -3.6 | | mV/°C | | Operation stabilization wait time | tamp | | 5 | | | μs | ### 2.8.3 POR circuit characteristics $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = V_{SS\_RF} = AV_{SS\_RF} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |--------------------------|------------------|----------------------------------|------|------|------|------| | Detection voltage | VPOR | Rise time | | 1.51 | 1.55 | V | | | V <sub>PDR</sub> | Fall time | 1.46 | 1.50 | 1.54 | V | | Minimum pulse width Note | T <sub>PW</sub> | Other than STOP/SUB_RUN/SUB_HALT | 300 | | | μs | Note This is the time required for the POR circuit to execute a reset operation when V<sub>DD</sub> falls below V<sub>PDR</sub>. When the main system clock (f<sub>MAIN</sub>) has been stopped by setting bit 0 (HIOSTOP) and bit 7 (MSTOP) of the clock operation status control register (CSC) or when the microcontroller enters STOP mode, this is the time required for the POR circuit to execute a reset operation between when V<sub>DD</sub> falls below 0.7 V and when V<sub>DD</sub> rises to V<sub>POR</sub> or higher. # LVD Detection Voltage of Interrupt & Reset Mode $(T_A = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le V_{DD} = V_{DD\_RF} = AV_{DD\_RF} \le 3.6 \text{ V}, V_{SS} = V_{SS\_RF} = AV_{SS\_RF} = 0 \text{ V})$ | Parameter | Symbol | | Conditions | | | | MAX. | Unit | |--------------------|--------------------|-----------------------------|---------------------|------------------------------|------|------|------|------| | | V <sub>LVDA0</sub> | VPOC2, VPOC1, VPOC0 = 0, 0, | , 0, fallin | ng reset voltage | 1.60 | 1.63 | 1.66 | V | | | V <sub>LVDA1</sub> | LVIS1, LVIS0 = | LVIS1, LVIS0 = 1, 0 | Rising release reset voltage | 1.74 | 1.77 | 1.81 | V | | | | | | Falling interrupt voltage | 1.70 | 1.73 | 1.77 | V | | | V <sub>LVDA2</sub> | LVIS1, LVIS0 = | 0, 1 | Rising release reset voltage | 1.84 | 1.88 | 1.91 | V | | | | | | Falling interrupt voltage | 1.8 | 1.84 | 1.87 | V | | | V <sub>LVDA3</sub> | LVIS1, LVIS0 = | 0, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | V <sub>LVDB0</sub> | VPOC2, VPOC1, VPOC0 = 0, 0, | 1.80 | 1.84 | 1.87 | V | | | | VLVDB1 VLVDB2 | V <sub>LVDB1</sub> | LVIS1, LVIS0 = | 1, 0 | Rising release reset voltage | 1.94 | 1.98 | 2.02 | V | | | | | | Falling interrupt voltage | 1.90 | 1.94 | 1.98 | V | | | V <sub>LVDB2</sub> | LVIS1, LVIS0 = | 0, 1 | Rising release reset voltage | 2.05 | 2.09 | 2.13 | V | | | | | | Falling interrupt voltage | 2.00 | 2.04 | 2.08 | V | | | V <sub>LVDB3</sub> | LVIS1, LVIS0 = | 0, 0 | Rising release reset voltage | 3.07 | 3.13 | 3.19 | V | | | | | | Falling interrupt voltage | 3.00 | 3.06 | 3.12 | V | | | V <sub>LVDC0</sub> | VPOC2, VPOC1, VPOC0 = 0, | 1, 0, fal | ling reset voltage | 2.40 | 2.45 | 2.50 | V | | V <sub>LVDC1</sub> | VLVDC1 | LVIS1, LVIS0 = | 1, 0 | Rising release reset voltage | 2.56 | 2.61 | 2.66 | V | | | | | | Falling interrupt voltage | 2.50 | 2.55 | 2.60 | V | | | V <sub>LVDC2</sub> | LVIS1, LVIS0 = | 0, 1 | Rising release reset voltage | 2.66 | 2.71 | 2.76 | V | | | | | | Falling interrupt voltage | 2.60 | 2.65 | 2.70 | V | | | V <sub>LVDD0</sub> | VPOC2, VPOC1, VPOC0 = 0, | 2.70 | 2.75 | 2.81 | V | | | | | V <sub>LVDD1</sub> | LVIS1, LVIS0 = | 1, 0 | Rising release reset voltage | 2.86 | 2.92 | 2.97 | V | | | | | | Falling interrupt voltage | 2.80 | 2.86 | 2.91 | V | | | V <sub>LVDD2</sub> | LVIS1, LVIS0 = | 0, 1 | Rising release reset voltage | 2.96 | 3.02 | 3.08 | V | | | | | | Falling interrupt voltage | 2.90 | 2.96 | 3.02 | V | # 2.8.5 Supply voltage rise time $(T_A = -40 \text{ to } +85^{\circ}\text{C}, V_{SS} = V_{SS\_RF} = AV_{SS\_RF} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------------|--------|------------|------|------|------|------| | V <sub>DD</sub> rise slope | SVDD | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 2.6 AC Characteristics. ## (4) RF Reception Sensitivity Unless specified otherwise, the measurement is performed by our evaluation board. Current consumption is not including MCU unit. ### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics ### **SALES OFFICES** ### Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Treireads Electronics from Knotig Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141