



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                     |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                         |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 100MHz                                                                  |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART            |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                               |
| Number of I/O              | 104                                                                     |
| Program Memory Size        | 256КВ (256К х 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 4K x 8                                                                  |
| RAM Size                   | 64K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                            |
| Data Converters            | A/D 46x16b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 144-LBGA                                                                |
| Supplier Device Package    | 144-MAPBGA (13x13)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dx256zvmd10 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Terminology and guidelines



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

## 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                     | Min.                  | Typ. <sup>1</sup> | Max. | Unit | Notes   |
|------------------|---------------------------------------------------------------------------------|-----------------------|-------------------|------|------|---------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                       |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -9mA             | $V_{DD} - 0.5$        | —                 | —    | V    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -3mA            | V <sub>DD</sub> – 0.5 | —                 | —    | V    |         |
|                  | Output high voltage — low drive strength                                        |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2mA             | V <sub>DD</sub> – 0.5 | —                 | _    | V    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -0.6mA          | V <sub>DD</sub> – 0.5 | —                 | _    | v    |         |
| I <sub>OHT</sub> | Output high current total for all ports                                         | _                     |                   | 100  | mA   |         |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                        |                       |                   |      |      | 2       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9mA              | _                     | _                 | 0.5  | v    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 3mA             | _                     | —                 | 0.5  | v    |         |
|                  | Output low voltage — low drive strength                                         |                       |                   |      |      |         |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2mA              | _                     | _                 | 0.5  | v    |         |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OL</sub> = 0.6mA           | _                     | —                 | 0.5  | v    |         |
| I <sub>OLT</sub> | Output low current total for all ports                                          | _                     |                   | 100  | mA   |         |
| I <sub>INA</sub> | Input leakage current, analog pins and digital pins configured as analog inputs |                       |                   |      |      | 3, 4    |
|                  | • $V_{SS} \le V_{IN} \le V_{DD}$                                                |                       |                   |      |      |         |
|                  | All pins except EXTAL32, XTAL32,<br>EXTAL XTAL                                  | _                     | 0.002             | 0.5  | μA   |         |
|                  | • EXTAL (PTA18) and XTAL (PTA19)                                                | _                     | 0.004             | 1.5  | μA   |         |
|                  | • EXTAL32, XTAL32                                                               | _                     | 0.075             | 10   | μA   |         |
| I <sub>IND</sub> | Input leakage current, digital pins                                             |                       |                   |      |      | 4, 5    |
|                  | • $V_{SS} \le V_{IN} \le V_{IL}$                                                |                       |                   |      |      |         |
|                  | All digital pins                                                                | —                     | 0.002             | 0.5  | μA   |         |
|                  | • V <sub>IN</sub> = V <sub>DD</sub>                                             |                       |                   |      |      |         |
|                  | All digital pins except PTD7                                                    | -                     | 0.002             | 0.5  | μA   |         |
|                  | • PTD7                                                                          | —                     | 0.004             | 1    | μA   |         |
| I <sub>IND</sub> | Input leakage current, digital pins                                             |                       |                   |      |      | 4, 5, 6 |
|                  | • $V_{IL} < V_{IN} < V_{DD}$                                                    |                       |                   |      |      |         |
|                  | • V <sub>DD</sub> = 3.6 V                                                       | _                     | 18                | 26   | μA   |         |
|                  | • V <sub>DD</sub> = 3.0 V                                                       | _                     | 12                | 49   | μA   |         |
|                  | • V <sub>DD</sub> = 2.5 V                                                       | _                     | 8                 | 13   | μΑ   |         |
|                  | • V <sub>DD</sub> = 1.7 V                                                       | -                     | 3                 | 6    | μA   |         |

Table continues on the next page...

#### General

| Symbol           | Description                                 | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes |
|------------------|---------------------------------------------|------|-------------------|------|------|-------|
| I <sub>IND</sub> | Input leakage current, digital pins         |      |                   |      |      | 4, 5  |
|                  | • V <sub>DD</sub> < V <sub>IN</sub> < 5.5 V | —    | 1                 | 50   | μA   |       |
| Z <sub>IND</sub> | Input impedance examples, digital pins      |      |                   |      |      | 4, 7  |
|                  | • V <sub>DD</sub> = 3.6 V                   | —    | —                 | 48   | kΩ   |       |
|                  | • V <sub>DD</sub> = 3.0 V                   | —    | —                 | 55   | kΩ   |       |
|                  | • V <sub>DD</sub> = 2.5 V                   | —    | —                 | 57   | kΩ   |       |
|                  | • V <sub>DD</sub> = 1.7 V                   | _    | _                 | 85   | kΩ   |       |
| R <sub>PU</sub>  | Internal pullup resistors                   | 20   | 35                | 50   | kΩ   | 8     |
| R <sub>PD</sub>  | Internal pulldown resistors                 | 20   | 35                | 50   | kΩ   | 9     |

### Table 4. Voltage and current operating behaviors (continued)

- 1. Typical values characterized at  $25^{\circ}$ C and VDD = 3.6 V unless otherwise noted.
- 2. Open drain outputs must be pulled to  $V_{\text{DD}}$ .
- 3. Analog pins are defined as pins that do not have an associated general purpose I/O port function.
- 4. Digital pins have an associated GPIO port function and have 5V tolerant inputs, except EXTAL and XTAL.
- 5. Internal pull-up/pull-down resistors disabled.
- 6. Characterized, not tested in production.
- 7. Examples calculated using  $V_{IL}$  relation,  $V_{DD}$ , and max  $I_{IND}$ :  $Z_{IND}=V_{IL}/I_{IND}$ . This is the impedance needed to pull a high signal to a level below  $V_{IL}$  due to leakage when  $V_{IL} < V_{IN} < V_{DD}$ . These examples assume signal source low = 0 V.
- 8. Measured at V<sub>DD</sub> supply voltage = V<sub>DD</sub> min and Vinput = V<sub>SS</sub>
- 9. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{DD}$



## 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 100 MHz
- Bus clock = 50 MHz
- FlexBus clock = 50 MHz
- Flash clock = 25 MHz
- MCG mode: FEI





Figure 2. Run mode supply current vs. core frequency

## 5.2.6 EMC radiated emissions operating behaviors

### Table 7. EMC radiated emissions operating behaviors as measured on 144LQFP and 144MAPBGA packages

| Symbol              | Description                        | Frequency<br>band (MHz) | 144LQFP | 144MAPBGA | Unit | Notes |
|---------------------|------------------------------------|-------------------------|---------|-----------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 23      | 12        | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 27      | 24        | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 28      | 27        | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 14      | 11        | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | К       | К         | —    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions – TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

- 2.  $V_{DD} = 3.3 \text{ V}, T_A = 25 \text{ °C}, f_{OSC} = 12 \text{ MHz} \text{ (crystal)}, f_{SYS} = 96 \text{ MHz}, f_{BUS} = 48 \text{ MHz}$
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

### 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | _    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

## 5.3 Switching specifications

## 5.3.1 Device clock specifications

Table 9. Device clock specifications

| Symbol             | Description           | Min. | Max. | Unit | Notes |
|--------------------|-----------------------|------|------|------|-------|
|                    | Normal run mode       | ;    |      | -    |       |
| f <sub>SYS</sub>   | System and core clock |      | 100  | MHz  |       |
| f <sub>BUS</sub>   | Bus clock             | _    | 50   | MHz  |       |
| FB_CLK             | FlexBus clock         | _    | 50   | MHz  |       |
| f <sub>FLASH</sub> | Flash clock           | _    | 25   | MHz  |       |
| f <sub>LPTMR</sub> | LPTMR clock           | _    | 25   | MHz  |       |

## 5.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CAN, CMT, and I<sup>2</sup>C signals.

# 5.4.1 Thermal operating requirements

 Table 11.
 Thermal operating requirements

| Symbol         | Description              | Min. | Max. | Unit |
|----------------|--------------------------|------|------|------|
| TJ             | Die junction temperature | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature      | -40  | 105  | °C   |

## 5.4.2 Thermal attributes

| Board type           | Symbol            | Description                                                                                                          | 144 LQFP | 144<br>MAPBGA | Unit | Notes |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|----------|---------------|------|-------|
| Single-layer<br>(1s) | R <sub>θJA</sub>  | Thermal<br>resistance,<br>junction to<br>ambient (natural<br>convection)                                             | 45       | 48            | °C/W | 1     |
| Four-layer<br>(2s2p) | R <sub>θJA</sub>  | Thermal<br>resistance,<br>junction to<br>ambient (natural<br>convection)                                             | 36       | 29            | °C/W | 1     |
| Single-layer<br>(1s) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 36       | 38            | °C/W | 1     |
| Four-layer<br>(2s2p) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 30       | 25            | °C/W | 1     |
|                      | R <sub>0JB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                       | 24       | 16            | °C/W | 2     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to case                                                                           | 9        | 9             | °C/W | 3     |
| _                    | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter,<br>junction to<br>package top<br>outside center<br>(natural<br>convection) | 2        | 2             | °C/W | 4     |

1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).

#### Peripheral operating requirements and behaviors



Figure 9. EzPort Timing Diagram

## 6.4.3 Flexbus Switching Specifications

All processor bus timings are synchronous; input setup/hold and output delay are given in respect to the rising edge of a reference clock, FB\_CLK. The FB\_CLK frequency may be the same as the internal system bus frequency or an integer divider of that frequency.

The following timing numbers indicate when data is latched or driven onto the external bus, relative to the Flexbus output clock (FB\_CLK). All other timing relationships can be derived from these values.

| Num | Description                             | Min. | Max.   | Unit | Notes |
|-----|-----------------------------------------|------|--------|------|-------|
|     | Operating voltage                       | 2.7  | 3.6    | V    |       |
|     | Frequency of operation                  | _    | FB_CLK | MHz  |       |
| FB1 | Clock period                            | 20   | —      | ns   |       |
| FB2 | Address, data, and control output valid | —    | 11.5   | ns   | 1     |
| FB3 | Address, data, and control output hold  | 0.5  | _      | ns   | 1     |
| FB4 | Data and FB_TA input setup              | 8.5  | _      | ns   | 2     |
| FB5 | Data and FB_TA input hold               | 0.5  | _      | ns   | 2     |

Table 25. Flexbus limited voltage range switching specifications

1. Specification is valid for all FB\_AD[31:0], FB\_BE/BWEn, FB\_CSn, FB\_OE, FB\_R/W, FB\_TBST, FB\_TSIZ[1:0], FB\_ALE, and FB\_TS.





Figure 10. FlexBus read timing diagram

| Symbol            | Description    | Conditions                     | Min.   | Typ. <sup>1</sup> | Max. | Unit | Notes |
|-------------------|----------------|--------------------------------|--------|-------------------|------|------|-------|
| C <sub>rate</sub> | ADC conversion | ≤ 13 bit modes                 | 18.484 | —                 | 450  | Ksps | 7     |
|                   | rate           | No ADC hardware averaging      |        |                   |      |      |       |
|                   |                | Continuous conversions enabled |        |                   |      |      |       |
|                   |                | Peripheral clock = 50<br>MHz   |        |                   |      |      |       |
|                   |                | 16 bit modes                   | 37.037 | _                 | 250  | Ksps | 8     |
|                   |                | No ADC hardware averaging      |        |                   |      |      |       |
|                   |                | Continuous conversions enabled |        |                   |      |      |       |
|                   |                | Peripheral clock = 50<br>MHz   |        |                   |      |      |       |

### Table 29. 16-bit ADC with PGA operating conditions (continued)

- 1. Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 6 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- 2. ADC must be configured to use the internal voltage reference (VREF\_OUT)
- 3. PGA reference is internally connected to the VREF\_OUT pin. If the user wishes to drive VREF\_OUT with a voltage other than the output of the VREF module, the VREF module must be disabled.
- 4. For single ended configurations the input impedance of the driven input is R<sub>PGAD</sub>/2
- 5. The analog source resistance (R<sub>AS</sub>), external to MCU, should be kept as minimum as possible. Increased R<sub>AS</sub> causes drop in PGA gain without affecting other performances. This is not dependent on ADC clock frequency.
- The minimum sampling time is dependent on input signal frequency and ADC mode of operation. A minimum of 1.25µs time should be allowed for F<sub>in</sub>=4 kHz at 16-bit differential mode. Recommended ADC setting is: ADLSMP=1, ADLSTS=2 at 8 MHz ADC clock.
- 7. ADC clock = 18 MHz, ADLSMP = 1, ADLST = 00, ADHSC = 1
- 8. ADC clock = 12 MHz, ADLSMP = 1, ADLST = 01, ADHSC = 1

### 6.6.1.4 16-bit ADC with PGA characteristics Table 30. 16-bit ADC with PGA characteristics

| Symbol               | Description      | Conditions                                      | Min.                                                                                                      | Typ. <sup>1</sup> | Max. | Unit | Notes |
|----------------------|------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------|------|------|-------|
| I <sub>DDA_PGA</sub> | Supply current   | Low power<br>(ADC_PGA[PGALPb]=0)                | _                                                                                                         | 420               | 644  | μA   | 2     |
| I <sub>DC_PGA</sub>  | Input DC current |                                                 | $\frac{2}{R_{\rm PGAD}} \left( \frac{(V_{\rm REFPGA} \times 0.583) - V_{\rm CM}}{({\rm Gain}+1)} \right)$ |                   |      | A    | 3     |
|                      |                  | Gain =1, $V_{REFPGA}$ =1.2V,<br>$V_{CM}$ =0.5V  | _                                                                                                         | 1.54              | _    | μA   |       |
|                      |                  | Gain =64, $V_{REFPGA}$ =1.2V,<br>$V_{CM}$ =0.1V |                                                                                                           | 0.57              | _    | μA   |       |

Table continues on the next page ...

| Symbol | Description                                 | Conditions            | Min. | Typ. <sup>1</sup> | Max. | Unit | Notes        |
|--------|---------------------------------------------|-----------------------|------|-------------------|------|------|--------------|
| ENOB   | Effective number                            | Gain=1, Average=4     | 11.6 | 13.4              | —    | bits | 16-bit       |
|        | of bits                                     | Gain=64, Average=4    | 7.2  | 9.6               | _    | bits | differential |
|        |                                             | • Gain=1, Average=32  | 12.8 | 14.5              | _    | bits |              |
|        |                                             | • Gain=2, Average=32  | 11.0 | 14.3              | _    | bits |              |
|        |                                             | Gain=4, Average=32    | 7.9  | 13.8              | —    | bits |              |
|        |                                             | Gain=8, Average=32    | 7.3  | 13.1              | —    | bits |              |
|        |                                             | Gain=16, Average=32   | 6.8  | 12.5              | —    | bits |              |
|        |                                             | Gain=32, Average=32   | 6.8  | 11.5              | —    | bits |              |
|        |                                             | • Gain=64, Average=32 | 7.5  | 10.6              | _    | bits |              |
| SINAD  | Signal-to-noise<br>plus distortion<br>ratio | See ENOB              | 6.02 | × ENOB +          | 1.76 | dB   |              |

Table 30. 16-bit ADC with PGA characteristics (continued)

- 1. Typical values assume V\_{DDA} =3.0V, Temp=25°C, f\_{ADCK}=6MHz unless otherwise stated.
- 2. This current is a PGA module adder, in addition to ADC conversion currents.
- 3. Between IN+ and IN-. The PGA draws a DC current from the input terminals. The magnitude of the DC current is a strong function of input common mode voltage (V<sub>CM</sub>) and the PGA gain.
- 4. Gain =  $2^{PGAG}$
- 5. After changing the PGA gain setting, a minimum of 2 ADC+PGA conversions should be ignored.
- 6. Limit the input signal swing so that the PGA does not saturate during operation. Input signal swing is dependent on the PGA reference voltage and gain setting.

# 6.6.2 CMP and 6-bit DAC electrical specifications

### Table 31. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                        | Min.                  | Тур. | Max.            | Unit |
|--------------------|----------------------------------------------------|-----------------------|------|-----------------|------|
| V <sub>DD</sub>    | Supply voltage                                     | 1.71                  | —    | 3.6             | V    |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)    | _                     | —    | 200             | μA   |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)     | _                     | _    | 20              | μA   |
| V <sub>AIN</sub>   | Analog input voltage                               | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V    |
| V <sub>AIO</sub>   | Analog input offset voltage                        |                       | _    | 20              | mV   |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>          |                       |      |                 |      |
|                    | • CR0[HYSTCTR] = 00                                | —                     | 5    | —               | mV   |
|                    | <ul> <li>CR0[HYSTCTR] = 01</li> </ul>              | _                     | 10   | _               | mV   |
|                    | • CR0[HYSTCTR] = 10                                | _                     | 20   | —               | mV   |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>              | _                     | 30   | _               | mV   |
| V <sub>CMPOh</sub> | Output high                                        | V <sub>DD</sub> – 0.5 | _    | —               | V    |
| V <sub>CMPOI</sub> | Output low                                         | _                     | —    | 0.5             | V    |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1) | 20                    | 50   | 200             | ns   |

Table continues on the next page...

#### Peripheral operating requirements and behaviors

| Symbol             | Description                                         | Min. | Тур. | Max. | Unit             |
|--------------------|-----------------------------------------------------|------|------|------|------------------|
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   |      | 250  | 600  | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | —    | _    | 40   | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   | _    | 7    | _    | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5 | —    | 0.5  | LSB <sup>3</sup> |
| DNL                | DNL 6-bit DAC differential non-linearity            |      | _    | 0.3  | LSB              |

 Table 31. Comparator and 6-bit DAC electrical specifications (continued)

1. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD}$ -0.6 V.

- 2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.
- 3. 1 LSB =  $V_{reference}/64$



Figure 15. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=0)





Figure 17. Typical INL error vs. digital code





Figure 18. Offset at half scale vs. temperature

## 6.6.4 Voltage reference electrical specifications

| Table 34. | VREF full-range | operating | requirements |
|-----------|-----------------|-----------|--------------|
|-----------|-----------------|-----------|--------------|

| Symbol           | Description             | Min.                                      | Max. | Unit | Notes |
|------------------|-------------------------|-------------------------------------------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71                                      | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | Operating temperature range of the device |      | °C   |       |
| CL               | Output load capacitance | 100                                       |      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

| Symbol              | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal $V_{\text{DDA}}$ and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |
| V <sub>out</sub>    | Voltage reference output — factory trim                                                    | 1.1584 | —     | 1.2376 | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                                                | —      | 0.5   | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                           | _      | _     | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                                                       | —      | _     | 80     | μA   | 1     |
| I <sub>lp</sub>     | Low-power buffer current                                                                   | —      | _     | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                                                  | —      | —     | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                                            |        |       |        | mV   | 1, 2  |
|                     | • current = + 1.0 mA                                                                       | _      | 2     | _      |      |       |
|                     | • current = - 1.0 mA                                                                       | _      | 5     | _      |      |       |
| T <sub>stup</sub>   | Buffer startup time                                                                        | —      | —     | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)                                   | _      | 2     |        | mV   | 1     |

Table 35. VREF full-range operating behaviors

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 36. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

### Table 37. VREF limited-range operating behaviors

| Symbol           | Description                                | Min. | Max.  | Unit | Notes |
|------------------|--------------------------------------------|------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim |      | 1.225 | V    |       |

## 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces

#### Peripheral operating requirements and behaviors

| Num | Description                         | Min.                          | Max.                     | Unit | Notes |
|-----|-------------------------------------|-------------------------------|--------------------------|------|-------|
| DS2 | DSPI_SCK output high/low time       | (t <sub>SCK</sub> /2) - 4     | (t <sub>SCK/2)</sub> + 4 | ns   |       |
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _                        | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | —                             | 10                       | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -4.5                          | —                        | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 20.5                          | —                        | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             |                          | ns   |       |

 Table 40.
 Master mode DSPI timing (full voltage range) (continued)

- 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.
- 2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].
- 3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



### Figure 21. DSPI classic SPI timing — master mode

| Table 41. | Slave mode | DSPI | timing | (full | voltage | range) |
|-----------|------------|------|--------|-------|---------|--------|
|-----------|------------|------|--------|-------|---------|--------|

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   | _                         | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | _                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              |                           | 20                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 2                         | —                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       |                           | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven |                           | 19                       | ns   |



Figure 24. SDHC timing

## 6.8.7 I<sup>2</sup>S switching specifications

This section provides the AC timings for the I<sup>2</sup>S in master (clocks driven) and slave modes (clocks input). All timings are given for non-inverted serial clock polarity (TCR[TSCKP] = 0, RCR[RSCKP] = 0) and a non-inverted frame sync (TCR[TFSI] = 0, RCR[RFSI] = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timings remain valid by inverting the clock signal (I2S\_BCLK) and/or the frame sync (I2S\_FS) shown in the figures below.

| Num | Description                                | Min.                 | Max. | Unit        |
|-----|--------------------------------------------|----------------------|------|-------------|
|     | Operating voltage                          | 2.7                  | 3.6  | V           |
| S1  | I2S_MCLK cycle time                        | 2 x t <sub>SYS</sub> |      | ns          |
| S2  | I2S_MCLK pulse width high/low              | 45%                  | 55%  | MCLK period |
| S3  | I2S_BCLK cycle time                        | 5 x t <sub>SYS</sub> |      | ns          |
| S4  | I2S_BCLK pulse width high/low              | 45%                  | 55%  | BCLK period |
| S5  | I2S_BCLK to I2S_FS output valid            |                      | 15   | ns          |
| S6  | I2S_BCLK to I2S_FS output invalid          | -2.5                 |      | ns          |
| S7  | I2S_BCLK to I2S_TXD valid                  | _                    | 15   | ns          |
| S8  | I2S_BCLK to I2S_TXD invalid                | -3                   | —    | ns          |
| S9  | I2S_RXD/I2S_FS input setup before I2S_BCLK | 20                   | —    | ns          |
| S10 | I2S_RXD/I2S_FS input hold after I2S_BCLK   | 0                    | —    | ns          |

Table 44. I<sup>2</sup>S master mode timing (limited voltage range)

Peripheral operating requirements and behaviors



Figure 26. I<sup>2</sup>S timing — slave modes

| Table 46. | I <sup>2</sup> S master | mode timing | (full | voltage range) |
|-----------|-------------------------|-------------|-------|----------------|
|-----------|-------------------------|-------------|-------|----------------|

| Num | Description                                | Min.                 | Max. | Unit        |
|-----|--------------------------------------------|----------------------|------|-------------|
|     | Operating voltage                          | 1.71                 | 3.6  | V           |
| S1  | I2S_MCLK cycle time                        | 2 x t <sub>SYS</sub> |      | ns          |
| S2  | I2S_MCLK pulse width high/low              | 45%                  | 55%  | MCLK period |
| S3  | I2S_BCLK cycle time                        | 5 x t <sub>SYS</sub> | _    | ns          |
| S4  | I2S_BCLK pulse width high/low              | 45%                  | 55%  | BCLK period |
| S5  | I2S_BCLK to I2S_FS output valid            | —                    | 15   | ns          |
| S6  | I2S_BCLK to I2S_FS output invalid          | -4.3                 | _    | ns          |
| S7  | I2S_BCLK to I2S_TXD valid                  | —                    | 15   | ns          |
| S8  | I2S_BCLK to I2S_TXD invalid                | -4.6                 |      | ns          |
| S9  | I2S_RXD/I2S_FS input setup before I2S_BCLK | 23.9                 | _    | ns          |
| S10 | I2S_RXD/I2S_FS input hold after I2S_BCLK   | 0                    |      | ns          |

 Table 47.
 I<sup>2</sup>S slave mode timing (full voltage range)

| Num | Description                               | Min.                 | Max. | Unit        |
|-----|-------------------------------------------|----------------------|------|-------------|
|     | Operating voltage                         | 1.71                 | 3.6  | V           |
| S11 | I2S_BCLK cycle time (input)               | 8 x t <sub>SYS</sub> | —    | ns          |
| S12 | I2S_BCLK pulse width high/low (input)     | 45%                  | 55%  | MCLK period |
| S13 | I2S_FS input setup before I2S_BCLK        | 10                   | _    | ns          |
| S14 | I2S_FS input hold after I2S_BCLK          | 3.5                  | _    | ns          |
| S15 | I2S_BCLK to I2S_TXD/I2S_FS output valid   |                      | 28.6 | ns          |
| S16 | I2S_BCLK to I2S_TXD/I2S_FS output invalid | 0                    | _    | ns          |
| S17 | I2S_RXD setup before I2S_BCLK             | 10                   | —    | ns          |
| S18 | I2S_RXD hold after I2S_BCLK               | 2                    |      | ns          |

# 6.9 Human-machine interfaces (HMI)

## 6.9.1 TSI electrical specifications

### Table 48. TSI electrical specifications

| Symbol               | Description                                                                   | Min.  | Тур.   | Max.  | Unit     | Notes |
|----------------------|-------------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| V <sub>DDTSI</sub>   | Operating voltage                                                             | 1.71  | —      | 3.6   | V        |       |
| C <sub>ELE</sub>     | Target electrode capacitance range                                            | 1     | 20     | 500   | pF       | 1     |
| f <sub>REFmax</sub>  | Reference oscillator frequency                                                | —     | 5.5    | 12.7  | MHz      | 2     |
| f <sub>ELEmax</sub>  | Electrode oscillator frequency                                                | _     | 0.5    | 4.0   | MHz      | 3     |
| C <sub>REF</sub>     | Internal reference capacitor                                                  | 0.5   | 1      | 1.2   | pF       |       |
| V <sub>DELTA</sub>   | Oscillator delta voltage                                                      | 100   | 600    | 760   | mV       | 4     |
| I <sub>REF</sub>     | Reference oscillator current source base current<br>• 1uA setting (REFCHRG=0) | _     | 1.133  | 1.5   | μΑ       | 3,5   |
|                      | 32uA setting (REFCHRG=31)                                                     | —     | 36     | 50    |          |       |
| I <sub>ELE</sub>     | Electrode oscillator current source base current<br>• 1uA setting (EXTCHRG=0) | _     | 1.133  | 1.5   | μΑ       | 3,6   |
|                      | 32uA setting (EXTCHRG=31)                                                     | —     | 36     | 50    |          |       |
| Pres5                | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 7     |
| Pres20               | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres100              | Electrode capacitance measurement precision                                   | —     | 8.3333 | 38400 | fF/count | 9     |
| MaxSens              | Maximum sensitivity                                                           | 0.003 | 12.5   | —     | fF/count | 10    |
| Res                  | Resolution                                                                    | _     | _      | 16    | bits     |       |
| T <sub>Con20</sub>   | Response time @ 20 pF                                                         | 8     | 15     | 25    | μs       | 11    |
| I <sub>TSI_RUN</sub> | Current added in run mode                                                     | _     | 55     | —     | μA       |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder                                                  | _     | 1.3    | 2.5   | μΑ       | 12    |

1. The TSI module is functional with capacitance values outside this range. However, optimal performance is not guaranteed.

- 2. CAPTRM=7, DELVOL=7, and fixed external capacitance of 20 pF.
- 3. CAPTRM=0, DELVOL=2, and fixed external capacitance of 20 pF.
- 4. CAPTRM=0, EXTCHRG=9, and fixed external capacitance of 20 pF.
- 5. The programmable current source value is generated by multiplying the SCANC[REFCHRG] value and the base current.
- 6. The programmable current source value is generated by multiplying the SCANC[EXTCHRG] value and the base current.
- 7. Measured with a 5 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 8; lext = 16.
- 8. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 2; lext = 16.
- 9. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 16, NSCN = 3; lext = 16.
- 10. Sensitivity defines the minimum capacitance change when a single count from the TSI module changes, it is equal to (C<sub>ref</sub> \* I<sub>ext</sub>)/(I<sub>ref</sub> \* PS \* NSCN). Sensitivity depends on the configuration used. The typical value listed is based on the following configuration: lext = 5 μA, EXTCHRG = 4, PS = 128, NSCN = 2, I<sub>ref</sub> = 16 μA, REFCHRG = 15, C<sub>ref</sub> = 1.0 pF. The minimum sensitivity describes the smallest possible capacitance that can be measured by a single count (this is the best sensitivity but is described as a minimum because it's the smallest number). The minimum sensitivity parameter is based on the following configuration: I<sub>ext</sub> = 1 μA, EXTCHRG = 0, PS = 128, NSCN = 32, I<sub>ref</sub> = 32 μA, REFCHRG = 31, C<sub>ref</sub> = 0.5 pF
- 11. Time to do one complete measurement of the electrode. Sensitivity resolution of 0.0133 pF, PS = 0, NSCN = 0, 1 electrode, DELVOL = 2, EXTCHRG = 15.
- 12. CAPTRM=7, DELVOL=2, REFCHRG=0, EXTCHRG=4, PS=7, NSCN=0F, LPSCNITV=F, LPO is selected (1 kHz), and fixed external capacitance of 20 pF. Data is captured with an average of 7 periods window.

#### Pinout

| 144<br>LQFP | 144<br>Map | Pin Name                                         | Default                                          | ALT0                                             | ALT1             | ALT2            | ALT3            | ALT4 | ALT5     | ALT6             | ALT7                   | EzPort   |
|-------------|------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|------------------|-----------------|-----------------|------|----------|------------------|------------------------|----------|
|             | BGA        |                                                  |                                                  |                                                  |                  |                 |                 |      |          |                  |                        |          |
| 35          | K3         | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             | ADC1_SE16/<br>CMP2_IN2/<br>ADC0_SE22             |                  |                 |                 |      |          |                  |                        |          |
| 36          | J3         | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             | ADC0_SE16/<br>CMP1_IN2/<br>ADC0_SE21             |                  |                 |                 |      |          |                  |                        |          |
| 37          | M3         | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 |                  |                 |                 |      |          |                  |                        |          |
| 38          | L3         | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23              |                  |                 |                 |      |          |                  |                        |          |
| 39          | L4         | DAC1_OUT/<br>CMP2_IN3/<br>ADC1_SE23              | DAC1_OUT/<br>CMP2_IN3/<br>ADC1_SE23              | DAC1_OUT/<br>CMP2_IN3/<br>ADC1_SE23              |                  |                 |                 |      |          |                  |                        |          |
| 40          | M7         | XTAL32                                           | XTAL32                                           | XTAL32                                           |                  |                 |                 |      |          |                  |                        |          |
| 41          | M6         | EXTAL32                                          | EXTAL32                                          | EXTAL32                                          |                  |                 |                 |      |          |                  |                        |          |
| 42          | L6         | VBAT                                             | VBAT                                             | VBAT                                             |                  |                 |                 |      |          |                  |                        |          |
| 43          | -          | VDD                                              | VDD                                              | VDD                                              |                  |                 |                 |      |          |                  |                        |          |
| 44          | _          | VSS                                              | VSS                                              | VSS                                              |                  |                 |                 |      |          |                  |                        |          |
| 45          | M4         | PTE24                                            | ADC0_SE17                                        | ADC0_SE17                                        | PTE24            | CAN1_TX         | UART4_TX        |      |          | EWM_OUT_b        |                        |          |
| 46          | K5         | PTE25                                            | ADC0_SE18                                        | ADC0_SE18                                        | PTE25            | CAN1_RX         | UART4_RX        |      |          | EWM_IN           |                        |          |
| 47          | K4         | PTE26                                            | DISABLED                                         |                                                  | PTE26            |                 | UART4_CTS_<br>b |      |          | RTC_CLKOUT       |                        |          |
| 48          | J4         | PTE27                                            | DISABLED                                         |                                                  | PTE27            |                 | UART4_RTS_<br>b |      |          |                  |                        |          |
| 49          | H4         | PTE28                                            | DISABLED                                         |                                                  | PTE28            |                 |                 |      |          |                  |                        |          |
| 50          | J5         | PTA0                                             | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK                | TSI0_CH1                                         | PTA0             | UARTO_CTS_<br>b | FTM0_CH5        |      |          |                  | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| 51          | J6         | PTA1                                             | JTAG_TDI/<br>EZP_DI                              | TSI0_CH2                                         | PTA1             | UART0_RX        | FTM0_CH6        |      |          |                  | JTAG_TDI               | EZP_DI   |
| 52          | K6         | PTA2                                             | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO                | TSI0_CH3                                         | PTA2             | UARTO_TX        | FTM0_CH7        |      |          |                  | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 53          | K7         | PTA3                                             | JTAG_TMS/<br>SWD_DIO                             | TSI0_CH4                                         | PTA3             | UARTO_RTS_<br>b | FTM0_CH0        |      |          |                  | JTAG_TMS/<br>SWD_DIO   |          |
| 54          | L7         | PTA4/<br>LLWU_P3                                 | NMI_b/<br>EZP_CS_b                               | TSI0_CH5                                         | PTA4/<br>LLWU_P3 |                 | FTM0_CH1        |      |          |                  | NMI_b                  | EZP_CS_b |
| 55          | M8         | PTA5                                             | DISABLED                                         |                                                  | PTA5             |                 | FTM0_CH2        |      | CMP2_OUT | I2S0_RX_<br>BCLK | JTAG_TRST              |          |
| 56          | E7         | VDD                                              | VDD                                              | VDD                                              |                  |                 |                 |      |          |                  |                        |          |
| 57          | G7         | VSS                                              | VSS                                              | VSS                                              |                  |                 |                 |      |          |                  |                        |          |
| 58          | J7         | PTA6                                             | DISABLED                                         |                                                  | PTA6             |                 | FTM0_CH3        |      |          |                  | TRACE_<br>CLKOUT       |          |
| 59          | J8         | PTA7                                             | ADC0_SE10                                        | ADC0_SE10                                        | PTA7             |                 | FTM0_CH4        |      |          |                  | TRACE_D3               |          |

| 144<br>LQFP | 144<br>Map<br>Bga | Pin Name | Default  | ALT0 | ALT1  | ALT2      | ALT3 | ALT4     | ALT5 | ALT6   | ALT7 | EzPort |
|-------------|-------------------|----------|----------|------|-------|-----------|------|----------|------|--------|------|--------|
| 143         | C2                | PTD14    | DISABLED |      | PTD14 | SPI2_SIN  |      | SDHC0_D6 |      | FB_A22 |      |        |
| 144         | C1                | PTD15    | DISABLED |      | PTD15 | SPI2_PCS1 |      | SDHC0_D7 |      | FB_A23 |      |        |

# 8.2 K10 Pinouts

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.

Pinout