Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|--------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, HLVD, POR, PWM, WDT | | Number of I/O | 34 | | Program Memory Size | 32KB (16K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 256 x 8 | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V | | Data Converters | A/D 13x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Through Hole | | Package / Case | 40-DIP (0.600", 15.24mm) | | Supplier Device Package | 40-PDIP | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4553-i-p | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # 28/40/44-Pin High-Performance, Enhanced Flash, USB Microcontrollers with 12-Bit A/D and nanoWatt Technology #### **Universal Serial Bus Features:** - USB V2.0 Compliant - · Low Speed (1.5 Mb/s) and Full Speed (12 Mb/s) - Supports Control, Interrupt, Isochronous and Bulk Transfers - Supports up to 32 Endpoints (16 bidirectional) - 1-Kbyte Dual Access RAM for USB - On-Chip USB Transceiver with On-Chip Voltage Regulator - · Interface for Off-Chip USB Transceiver - Streaming Parallel Port (SPP) for USB Streaming Transfers (40/44-pin devices only) ### **Power-Managed Modes:** - · Run: CPU On, Peripherals On - · Idle: CPU Off, Peripherals On - · Sleep: CPU Off, Peripherals Off - Idle mode Currents Down to 5.8 μA Typical - Sleep mode Currents Down to 0.1 μA Typical - Timer1 Oscillator: 1.1 μA Typical, 32 kHz, 2V - Watchdog Timer: 2.1 μA Typical - · Two-Speed Oscillator Start-up ### **Special Microcontroller Features:** - C Compiler Optimized Architecture with Optional Extended Instruction Set - 100,000 Erase/Write Cycle Enhanced Flash Program Memory Typical - 1,000,000 Erase/Write Cycle Data EEPROM Memory Typical - Flash/Data EEPROM Retention: > 40 Years - · Self-Programmable under Software Control - · Priority Levels for Interrupts - 8 x 8 Single-Cycle Hardware Multiplier - Extended Watchdog Timer (WDT): - Programmable period from 41 ms to 131s - Programmable Code Protection - Single-Supply 5V In-Circuit Serial Programming™ (ICSP™) via Two Pins - In-Circuit Debug (ICD) via Two Pins - Optional Dedicated ICD/ICSP Port (44-pin TQFP package only) - Wide Operating Voltage Range (2.0V to 5.5V) #### Flexible Oscillator Structure: - Four Crystal modes, Including High-Precision PLL for USB - · Two External Clock modes, up to 48 MHz - · Internal Oscillator Block: - 8 user-selectable frequencies, from 31 kHz to 8 MHz - User-tunable to compensate for frequency drift - · Secondary Oscillator using Timer1 @ 32 kHz - Dual Oscillator Options allow Microcontroller and USB module to Run at Different Clock Speeds - · Fail-Safe Clock Monitor: - Allows for safe shutdown if any clock stops ### **Peripheral Highlights:** - · High-Current Sink/Source: 25 mA/25 mA - Three External Interrupts - Four Timer modules (Timer0 to Timer3) - Up to 2 Capture/Compare/PWM (CCP) modules: - Capture is 16-bit, max. resolution 5.2 ns (Tcy/16) - Compare is 16-bit, max. resolution 83.3 ns (Tcy) - PWM output: PWM resolution is 1 to 10-bits - Enhanced Capture/Compare/PWM (ECCP) module: - Multiple output modes - Selectable polarity - Programmable dead time - Auto-shutdown and auto-restart - · Enhanced USART module: - LIN bus support - Master Synchronous Serial Port (MSSP) module supporting 3-wire SPI (all 4 modes) and I<sup>2</sup>C™ Master and Slave modes - 12-Bit, up to 13-Channel Analog-to-Digital Converter module (A/D) with Programmable Acquisition Time - Dual Analog Comparators with Input Multiplexing Note: This document is supplemented by the "PIC18F2455/2550/4455/4550 Data Sheet" (DS39632). See Section 1.0 "Device Overview". | | Prog | ıram Memory | Data | Memory | lemory | | CCD/ECCD | | M | SSP | RT | ō. | Timesus | |------------|------------------|----------------------------|-----------------|----------------|--------|--------------------|-------------------|-----|-----|-----------------------------|------|-----|--------------------| | Device | Flash<br>(bytes) | # Single-Word Instructions | SRAM<br>(bytes) | EEPROM (bytes) | I/O | 12-Bit<br>A/D (ch) | CCP/ECCP<br>(PWM) | SPP | SPI | Master<br>I <sup>2</sup> C™ | EUSA | Com | Timers<br>8/16-Bit | | PIC18F2458 | 24K | 12288 | | | 24 | 24 10 | 2/0 | No | Y | Y | 1 | 2 | 1/3 | | PIC18F2553 | 32K | 16384 | 2048 | 256 | | 10 | 2/0 | | | | | | | | PIC18F4458 | 24K | 12288 | 2040 | 250 | 35 | - 40 | 1/1 | Yes | | | | | | | PIC18F4553 | 32K | 16384 | | | 35 | 13 | 1/1 | res | | | | | | ### Pin Diagrams (Continued) #### **Table of Contents** | 1.0 | Device Overview | 7 | |-------|-------------------------------------------------------|----| | 2.0 | 12-Bit Analog-to-Digital Converter (A/D) Module | 21 | | 3.0 | Special Features of the CPU | 31 | | 4.0 | Electrical Characteristics | 33 | | 5.0 | Packaging Information | 37 | | Appe | endix A: Revision History | 39 | | Appe | ndix B: Device Differences | 39 | | Appe | endix C: Migration From Mid-Range to Enhanced Devices | 40 | | Appe | ndix D: Migration From High-End to Enhanced Devices | 40 | | Index | ( | 41 | | The I | Microchip Web Site | 43 | | Custo | omer Change Notification Service | 43 | | Custo | omer Support | 43 | | Read | ler Response | 44 | | | uct Identification System | | ### TO OUR VALUED CUSTOMERS It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced. If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback. #### **Most Current Data Sheet** To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at: http://www.microchip.com You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000). #### Frrata An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies. To determine if an errata sheet exists for a particular device, please check with one of the following: - Microchip's Worldwide Web site; http://www.microchip.com - · Your local Microchip sales office (see last page) When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using. ### **Customer Notification System** Register on our web site at www.microchip.com to receive the most current information on all of our products. TABLE 1-2: PIC18F2458/2553 PINOUT I/O DESCRIPTIONS | Pin Name | Pin Number Pin Buffer SPDIP, Type Type | | Buffer | Description | | |---------------------------|----------------------------------------|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Fill Name | SPDIP,<br>SOIC | Туре | Туре | Description | | | MCLR/VPP/RE3<br>MCLR | 1 | I | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. | | | VPP | | Р | | Programming voltage input. | | | RE3 | | - 1 | ST | Digital input. | | | OSC1/CLKI<br>OSC1<br>CLKI | 9 | 1 | Analog<br>Analog | Oscillator crystal or external clock input. Oscillator crystal input or external clock source input. External clock source input. Always associated with pin function OSC1. (See OSC2/CLKO pin.) | | | OSC2/CLKO/RA6<br>OSC2 | 10 | 0 | | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | | CLKO | | 0 | _ | In select modes, OSC2 pin outputs CLKO which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | | RA6 | | I/O | TTL | General purpose I/O pin. | | Legend: TTL = TTL compatible input C CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels O = Output P = Power = Input Note 1: Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared. 2: Default assignment for CCP2 when CCP2MX Configuration bit is set. TABLE 1-2: PIC18F2458/2553 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin<br>Number | Pin | Buffer | Description | |---------------------------|----------------|----------|----------|--------------------------------------------------------------------------------| | T III Namo | SPDIP,<br>SOIC | Type | Туре | 2000 i puon | | | | | | PORTC is a bidirectional I/O port. | | RC0/T10S0/T13CKI | 11 | | | | | RC0 | | I/O | ST | Digital I/O. | | T10S0 | | 0 | —<br>ST | Timer1 oscillator output. Timer1/Timer3 external clock input. | | T13CKI | 4.0 | <b>!</b> | 51 | Timer i/Timers external clock input. | | RC1/T1OSI/CCP2/UOE<br>RC1 | 12 | I/O | ST | Digital I/O. | | T10SI | | 1/0 | CMOS | Timer1 oscillator input. | | CCP2 <sup>(2)</sup> | | 1/0 | ST | Capture 2 input/Compare 2 output/PWM2 output. | | UOE | | | _ | External USB transceiver OE output. | | RC2/CCP1 | 13 | | | | | RC2 | | I/O | ST | Digital I/O. | | CCP1 | | I/O | ST | Capture 1 input/Compare 1 output/PWM1 output. | | RC4/D-/VM | 15 | | | | | RC4 | | I | TTL | Digital input. | | D-<br>VM | | I/O<br>I | TTL | USB differential minus line (input/output). External USB transceiver VM input. | | RC5/D+/VP | 16 | ' | 116 | External COD transceiver vivi input. | | RC5 | 10 | | TTL | Digital input. | | D+ | | 1/0 | _ | USB differential plus line (input/output). | | VP | | 0 | TTL | External USB transceiver VP input. | | RC6/TX/CK | 17 | | | | | RC6 | | I/O | ST | Digital I/O. | | TX | | 0 | <br>o | EUSART asynchronous transmit. | | CK | | I/O | ST | EUSART synchronous clock (see RX/DT). | | RC7/RX/DT/SDO<br>RC7 | 18 | I/O | ęт | Digital I/O | | RC7<br>RX | | 1/0 | ST<br>ST | Digital I/O. EUSART asynchronous receive. | | DT | | 1/0 | ST | EUSART synchronous data (see TX/CK). | | SDO | | 0 | _ | SPI data out. | | RE3 | _ | _ | _ | See MCLR/VPP/RE3 pin. | | Vusb | 14 | | | Internal USB transceiver power supply. | | | | 0 | _ | When the internal USB regulator is enabled, VUSB is the | | | | Р | | regulator output. When the internal USB regulator is disabled, VUSB is the | | | | '- | _ | power input for the USB transceiver. | | Vss | 8, 19 | Р | _ | Ground reference for logic and I/O pins. | | VDD | 20 | Р | _ | Positive supply for logic and I/O pins. | Legend: TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels I = Input O = Output P = Power Note 1: Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared. 2: Default assignment for CCP2 when CCP2MX Configuration bit is set. TABLE 1-3: PIC18F4458/4553 PINOUT I/O DESCRIPTIONS | Pin Name | Pi | n Num | ber | Pin | Buffer | Description | |---------------------------|------|-------|------|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------| | Pin Name | PDIP | QFN | TQFP | Туре | Туре | Description | | MCLR/VPP/RE3<br>MCLR | 1 | 18 | 18 | I | ST | Master Clear (input) or programming voltage (input). Master Clear (Reset) input. This pin is an active-low Reset to the device. | | VPP<br>RE3 | | | | P<br>I | ST | Programming voltage input. Digital input. | | OSC1/CLKI<br>OSC1<br>CLKI | 13 | 32 | 30 | <br> | Analog<br>Analog | · · · · · · · · · · · · · · · · · · · | | OSC2/CLKO/RA6<br>OSC2 | 14 | 33 | 31 | 0 | _ | Oscillator crystal or clock output. Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode. | | CLKO | | | | 0 | _ | In RC mode, OSC2 pin outputs CLKO which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate. | | RA6 | | | | I/O | TTL | General purpose I/O pin. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels = Input = Power O = Output Note 1: Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared. 2: Default assignment for CCP2 when CCP2MX Configuration bit is set. **3:** These pins are No Connect unless the <u>ICPRT</u> Configuration bit is set. For NC/ICPORTS, the pin is No Connect unless ICPRT is set and the <u>DEBUG</u> Configuration bit is cleared. **TABLE 1-3:** PIC18F4458/4553 PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Nama | Pi | n Num | ber | Pin | Buffer | Description | |--------------------------------------------|------|-------|------|----------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------| | Pin Name | PDIP | QFN | TQFP | Туре | Type | Description | | RC0/T10S0/T13CKI<br>RC0<br>T10S0 | 15 | 34 | 32 | I/O<br>O | ST<br>— | PORTC is a bidirectional I/O port. Digital I/O. Timer1 oscillator output. | | T13CKI<br>RC1/T1OSI/CCP2/<br>UOE | 16 | 35 | 35 | I | ST | Timer1/Timer3 external clock input. | | RC1<br>T1OSI<br>CCP2 <sup>(2)</sup><br>UOE | | | | I/O<br>I<br>I/O<br>O | ST<br>CMOS<br>ST<br>— | Digital I/O. Timer1 oscillator input. Capture 2 input/Compare <u>2 o</u> utput/PWM2 output. External USB transceiver OE output. | | RC2/CCP1/P1A<br>RC2<br>CCP1<br>P1A | 17 | 36 | 36 | I/O<br>I/O<br>O | ST<br>ST<br>TTL | Digital I/O. Capture 1 input/Compare 1 output/PWM1 output. Enhanced CCP1 PWM output, channel A. | | RC4/D-/VM<br>RC4<br>D-<br>VM | 23 | 42 | 42 | <br> <br> /O<br> | TTL<br>—<br>TTL | Digital input.<br>USB differential minus line (input/output).<br>External USB transceiver VM input. | | RC5/D+/VP<br>RC5<br>D+<br>VP | 24 | 43 | 43 | <br> <br> /O<br> | TTL<br>—<br>TTL | Digital input.<br>USB differential plus line (input/output).<br>External USB transceiver VP input. | | RC6/TX/CK<br>RC6<br>TX<br>CK | 25 | 44 | 44 | I/O<br>O<br>I/O | ST<br>—<br>ST | Digital I/O. EUSART asynchronous transmit. EUSART synchronous clock (see RX/DT). | | RC7/RX/DT/SDO<br>RC7<br>RX<br>DT<br>SDO | 26 | 1 | 1 | I/O<br>I<br>I/O<br>O | ST<br>ST<br>ST | Digital I/O. EUSART asynchronous receive. EUSART synchronous data (see TX/CK). SPI data out. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels = Input = Output - 1 = Power Note 1: Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared. - 2: Default assignment for CCP2 when CCP2MX Configuration bit is set. - 3: These pins are No Connect unless the ICPRT Configuration bit is set. For NC/ICPORTS, the pin is No Connect unless ICPRT is set and the DEBUG Configuration bit is cleared. TABLE 1-3: PIC18F4458/4553 PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pi | n Numl | ber | Pin | Buffer | Deparinties | |-------------------------------------------|-----------|-----------------|-------|------------|--------------|----------------------------------------------------------------------------------------------------------------------| | Pin Name | PDIP | QFN | TQFP | Туре | Type | Description | | RE0/AN5/CK1SPP | 8 | 25 | 25 | | | PORTE is a bidirectional I/O port. | | RE0 | 0 | 25 | 25 | I/O | ST | Digital I/O. | | AN5<br>CK1SPP | | | | I<br>О | Analog<br>— | Analog input 5. SPP clock 1 output. | | RE1/AN6/CK2SPP | 9 | 26 | 26 | | | · | | RE1<br>AN6 | | | | I/O | ST | Digital I/O. | | CK2SPP | | | | 0 | Analog — | Analog input 6. SPP clock 2 output. | | RE2/AN7/OESPP | 10 | 27 | 27 | | | · | | RE2<br>AN7 | | | | I/O<br>I | ST<br>Analog | Digital I/O. Analog input 7. | | OESPP | | | | Ö | — — | SPP output enable output. | | RE3 | _ | _ | _ | _ | _ | See MCLR/VPP/RE3 pin. | | Vss | 12,<br>31 | 6, 30,<br>31 | 6, 29 | Р | _ | Ground reference for logic and I/O pins. | | VDD | 11, 32 | 7, 8,<br>28, 29 | 7, 28 | Р | _ | Positive supply for logic and I/O pins. | | VUSB | 18 | 37 | 37 | 0 | _ | Internal USB transceiver power supply. When the internal USB regulator is enabled, VusB is | | | | | | Р | _ | the regulator output. When the internal USB regulator is disabled, Vusb is the power input for the USB transceiver. | | NC/ICCK/ICPGC <sup>(3)</sup> ICCK ICPGC | _ | _ | 12 | I/O<br>I/O | ST<br>ST | No Connect or dedicated ICD/ICSP™ port clock. In-Circuit Debugger clock. ICSP programming clock. | | NC/ICDT/ICPGD <sup>(3)</sup> ICDT ICPGD | _ | _ | 13 | I/O<br>I/O | ST<br>ST | No Connect or dedicated ICD/ICSP port clock. In-Circuit Debugger data. ICSP programming data. | | NC/ICRST/ICVPP <sup>(3)</sup> ICRST ICVPP | _ | _ | 33 | I<br>P | _ | No Connect or dedicated ICD/ICSP port Reset. Master Clear (Reset) input. Programming voltage input. | | NC/ICPORTS <sup>(3)</sup><br>ICPORTS | _ | _ | 34 | Р | _ | No Connect or 28-pin device emulation. Enable 28-pin device emulation when connected to Vss. | | NC | - | 13 | _ | _ | _ | No Connect. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels = Input O = Output P = Power Note 1: Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared. - 2: Default assignment for CCP2 when CCP2MX Configuration bit is set. - 3: These pins are No Connect unless the ICPRT Configuration bit is set. For NC/ICPORTS, the pin is No Connect unless ICPRT is set and the DEBUG Configuration bit is cleared. # 2.0 12-BIT ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The Analog-to-Digital (A/D) Converter module has 10 inputs for the 28-pin devices and 13 for the 40-pin and 44-pin devices. This module allows conversion of an analog input signal to a corresponding 12-bit digital number. The module has five registers: - A/D Result High Register (ADRESH) - A/D Result Low Register (ADRESL) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 (ADCON1) - A/D Control Register 2 (ADCON2) The ADCON0 register, shown in Register 2-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 2-2, configures the functions of the port pins. The ADCON2 register, shown in Register 2-3, configures the A/D clock source, programmed acquisition time and justification. ### REGISTER 2-1: ADCON0: A/D CONTROL REGISTER 0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|---------|-------| | _ | | CHS3 | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit | , read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7-6 **Unimplemented:** Read as '0' bit 5-2 CHS3:CHS0: Analog Channel Select bits 0000 = Channel 0 (AN0) 0001 = Channel 1 (AN1) 0010 = Channel 2 (AN2) 0011 = Channel 3 (AN3) 0100 = Channel 4 (AN4) 0101 = Channel 5 $(AN5)^{(1,2)}$ 0110 = Channel 6 (AN6)(1,2) 0111 = Channel 7 $(AN7)^{(1,2)}$ 1000 = Channel 8 (AN8) 1001 = Channel 9 (AN9) 1010 = Channel 10 (AN10) 1011 = Channel 11 (AN11) 1100 = Channel 12 (AN12 1101 = Unimplemented<sup>(2)</sup> 1110 = Unimplemented<sup>(2)</sup> 1111 = Unimplemented<sup>(2)</sup> bit 1 GO/DONE: A/D Conversion Status bit When ADON = 1: 1 = A/D conversion in progress 0 = A/D Idle bit 0 ADON: A/D On bit 1 = A/D Converter module is enabled 0 = A/D Converter module is disabled Note 1: These channels are not implemented on 28-pin devices. Performing a conversion on unimplemented channels will return a floating input measurement. ### REGISTER 2-3: ADCON2: A/D CONTROL REGISTER 2 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|-------|-------| | ADFM | _ | ACQT2 | ACQT1 | ACQT0 | ADCS2 | ADCS1 | ADCS0 | | bit 7 | | | | | | | bit 0 | Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown bit 7 ADFM: A/D Result Format Select bit 1 = Right justified 0 = Left justified bit 6 **Unimplemented:** Read as '0' bit 5-3 ACQT2:ACQT0: A/D Acquisition Time Select bits 111 = 20 TAD 110 **= 16 TAD** 101 **= 12 T**AD 100 **= 8 T**AD 011 **= 6 TAD** 010 = 4 TAD 001 = 2 TAD $000 = 0 \text{ TAD}^{(1)}$ bit 2-0 ADCS2:ADCS0: A/D Conversion Clock Select bits 111 = FRC (clock derived from A/D RC oscillator)(1) 110 = Fosc/64 101 = Fosc/16 100 = Fosc/4 011 = FRC (clock derived from A/D RC oscillator)(1) 010 = Fosc/32 001 = Fosc/8 000 = Fosc/2 **Note 1:** If the A/D FRC clock source is selected, a delay of one Tcy (instruction cycle) is added before the A/D clock starts. This allows the SLEEP instruction to be executed before starting a conversion. The value in the ADRESH:ADRESL registers is unknown following Power-on and Brown-out Resets, and is not affected by any other Reset. After the A/D module has been configured as desired, the selected channel must be acquired before the conversion is started. The analog input channels must have their corresponding TRIS bits selected as an input. To determine acquisition time, see **Section 2.1** "A/D Acquisition Requirements". After this acquisition time has elapsed, the A/D conversion can be started. An acquisition time can be programmed to occur between setting the GO/DONE bit and the actual start of the conversion. The following steps should be followed to perform an A/D conversion: - 1. Configure the A/D module: - Configure analog pins, voltage reference and digital I/O (ADCON1) - · Select A/D input channel (ADCON0) - · Select A/D acquisition time (ADCON2) - · Select A/D conversion clock (ADCON2) - Turn on A/D module (ADCON0) - 2. Configure A/D interrupt (if desired): - · Clear ADIF bit - · Set ADIE bit - · Set GIE bit - 3. Wait the required acquisition time (if required). - 4. Start conversion: - Set GO/DONE bit (ADCON0 register) - 5. Wait for A/D conversion to complete, by either: - Polling for the GO/DONE bit to be cleared OR - · Waiting for the A/D interrupt - Read A/D Result registers (ADRESH:ADRESL); clear bit ADIF, if required. - For next conversion, go to step 1 or step 2, as required. The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before the next acquisition starts. ### FIGURE 2-3: ANALOG INPUT MODEL ### 2.1 A/D Acquisition Requirements For the A/D Converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 2-3. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion. **Note:** When the conversion is started, the holding capacitor is disconnected from the input pin. To calculate the minimum acquisition time, Equation 2-1 may be used. This equation assumes that 1/2 LSb error is used (4096 steps for the 12-bit A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution. Example 2-3 shows the calculation of the minimum required acquisition time, TACQ. This calculation is based on the following application system assumptions: $\begin{array}{lll} \text{CHOLD} & = & 25 \text{ pF} \\ \text{Rs} & = & 2.5 \text{ k}\Omega \\ \text{Conversion Error} & \leq & 1/2 \text{ LSb} \\ \end{array}$ VDD = $3V \rightarrow Rss = 4 k\Omega$ Temperature = 85°C (system max.) #### **EQUATION 2-1: ACQUISITION TIME** ``` TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF ``` #### **EQUATION 2-2: A/D MINIMUM CHARGING TIME** ``` \begin{array}{lll} V_{HOLD} & = & (V_{REF} - (V_{REF}/4096)) \bullet (1 - e^{(-T_C/C_{HOLD}(R_{IC} + R_{SS} + R_S))}) \\ or \\ T_C & = & -(C_{HOLD})(R_{IC} + R_{SS} + R_S) \ln(1/4096) \end{array} ``` #### **EQUATION 2-3: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME** ``` TACQ TAMP + TC + TCOFF TAMP 0.2~\mu s TCOFF (Temp - 25^{\circ}C)(0.02 \mu s/^{\circ}C) (85^{\circ}C - 25^{\circ}C)(0.02 \mu s/^{\circ}C) 1.2 us Temperature coefficient is only required for temperatures > 25°C. Below 25°C, TCOFF = 0 \mus. TC -(CHOLD)(RIC + RSS + RS) ln(1/4096) \mu s -(25 \text{ pF}) (1 \text{ k}\Omega + 4 \text{ k}\Omega + 2.5 \text{ k}\Omega) \ln(0.0002441) \,\mu\text{s} 1.56 \mu s 0.2 \mu s + 1.56 \mu s + 1.2 \mu s TACO 2.96 us ``` # 2.4 Operation in Power-Managed Modes The selection of the automatic acquisition time and A/D conversion clock is determined in part by the clock source and frequency while in a power-managed mode. If the A/D is expected to operate while the device is in a power-managed mode, the ADCS2:ADCS0 bits in ADCON2 should be updated in accordance with the clock source to be used. The ACQT2:ACQT0 bits do not need to be adjusted as the ADCS2:ADCS0 bits adjust the TAD time for the new clock speed. After entering the mode, an A/D acquisition or conversion may be started. Once started, the device should continue to be clocked by the same clock source until the conversion has been completed. If desired, the device may be placed into the corresponding Idle mode during the conversion. If the device clock frequency is less than 1 MHz, the A/D RC clock source should be selected. Operation in Sleep mode requires the A/D FRC clock to be selected. If bits ACQT2:ACQT0 are set to '000' and a conversion is started, the conversion will be delayed one instruction cycle to allow execution of the SLEEP instruction and entry to Sleep mode. The IDLEN bit (OSCCON<7>) must have already been cleared prior to starting the conversion. ### 2.5 Configuring Analog Port Pins The ADCON1, TRISA, TRISB and TRISE registers all configure the A/D port pins. The port pins needed as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted. The A/D operation is independent of the state of the CHS3:CHS0 bits and the TRIS bits. - Note 1: When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level). Analog conversion on pins configured as digital pins can be performed. The voltage on the pin will be accurately converted. - 2: Analog levels on any pin defined as a digital input may cause the digital input buffer to consume current out of the device's specification limits. - **3:** The PBADEN bit in Configuration Register 3H configures PORTB pins to reset as analog or digital pins by controlling how the PCFG3:PCFG0 bits in ADCON1 are reset. FIGURE 4-1: PIC18F2458/2553/4458/4553 VOLTAGE-FREQUENCY GRAPH (INDUSTRIAL) FIGURE 4-2: PIC18LF2458/2553/4458/4553 VOLTAGE-FREQUENCY GRAPH (INDUSTRIAL) FIGURE 4-3: A/D CONVERSION TIMING TABLE 4-2: A/D CONVERSION REQUIREMENTS | Param<br>No. | Symbol | Characte | eristic | Min | Max | Units | Conditions | |--------------|--------|--------------------------------------------|-------------------------|----------|---------------------|-------|--------------------------------------------------------------------| | 130 | TAD | A/D Clock Period | PIC18FXXXX | 0.8 | 12.5 <sup>(1)</sup> | μS | Tosc based, VREF ≥ 3.0V | | | | | PIC18 <b>LF</b> XXXX | 1.4 | 25.0 <sup>(1)</sup> | μS | V <sub>DD</sub> = 3.0V;<br>Tosc based, V <sub>REF</sub> full range | | | | | PIC18FXXXX | _ | 1 | μS | A/D RC mode | | | | | PIC18 <b>LF</b> XXXX | _ | 3 | μS | VDD = 3.0V; A/D RC mode | | 131 | TCNV | Conversion Time (not including acquisition | on time) <sup>(2)</sup> | 13 | 14 | TAD | | | 132 | TACQ | Acquisition Time <sup>(3)</sup> | | 1.4 | _ | μS | | | 135 | Tswc | Switching Time from C | _ | (Note 4) | | | | | 137 | TDIS | Discharge Time | | 0.2 | _ | μS | | Note 1: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider. - 2: ADRES registers may be read on the following TcY cycle. - 3: The time for the holding capacitor to acquire the "New" input voltage when the voltage changes full scale after the conversion (VDD to Vss or Vss to VDD). The source impedance (Rs) on the input channels is 50Ω. - 4: On the following cycle of the device clock. ### **INDEX** | A | M | | |--------------------------------------------------------|----------------------------------------------|-------| | A/D21 | Microchip Internet Web Site | 43 | | A/D Converter Interrupt, Configuring25 | Migration from High-End to Enhanced Devices | | | Acquisition Requirements26 | Migration from Mid-Range to Enhanced Devices | | | ADCON0 Register21 | | | | ADCON1 Register21 | Р | | | ADCON2 Register21 | Packaging Information | 37 | | ADRESH Register21, 24 | Pin Functions | | | ADRESL Register21 | MCLR/VPP/RE3 | 11 | | Analog Port Pins, Configuring28 | MCLR/VPP/RE3 | 15 | | Associated Registers30 | NC/ICCK/ICPGC | 20 | | Calculating the Minimum Required Acquisition Time . 26 | NC/ICDT/ICPGD | 20 | | Configuring the Module25 | NC/ICPORTS | | | Conversion Clock (TAD)27 | NC/ICRST/ICVPP | | | Conversion Status (GO/DONE Bit)24 | OSC1/CLKI1 | 1, 15 | | Conversions29 | OSC2/CLKO/RA61 | 1, 15 | | Converter Characteristics35 | RA0/AN012 | 2, 16 | | Discharge29 | RA1/AN112 | , | | Operation in Power-Managed Modes28 | RA2/AN2/VREF-/CVREF12 | , | | Selecting and Configuring Acquisition Time27 | RA3/AN3/VREF+ | | | Special Event Trigger (CCP)30 | RA4/T0CK <u>I/C</u> 1OUT/RCV12 | | | Use of the CCP2 Trigger30 | RA5/AN4/SS/HLVDIN/C2OUT12 | 2, 16 | | Absolute Maximum Ratings | RB0/AN12/INT0/FLT0/SDI/SDA1 | 3, 17 | | ADCON0 Register21 | RB1/AN10/INT1/SCK/SCL1 | 3, 17 | | GO/DONE Bit24 | RB2/AN8/INT2/VMO1 | 3, 17 | | ADCON1 Register21 | RB3/AN9/CCP2/VPO1 | 3, 17 | | ADCON2 Register21 | RB4/AN11/KBI0 | | | ADRESH Register21 | RB4/AN11/KBI0/CSSPP | 17 | | ADRESL Register21, 24 | RB5/KBI1/PGM1 | 3, 17 | | Analog-to-Digital Converter. See A/D. | RB6/KBI2/PGC1 | 3, 17 | | B | RB7/KBI3/PGD1 | | | В | RC0/T10S0/T13C <u>KI</u> | | | Block Diagrams | RC1/T1OSI/CCP2/ <del>UOE</del> 14 | | | A/D24 | RC2/CCP1 | 14 | | Analog Input Model25 | RC2/CCP1/P1A | 18 | | PIC18F2458/25539 | RC4/D-/VM14 | | | PIC18F4458/455310 | RC5/D+/VP14 | 4, 18 | | C | RC6/TX/CK14 | , | | | RC7/RX/DT/SDO14 | | | Compare (CCP Module) | RD0/SPP0 | | | Special Event Trigger | RD1/SPP1 | | | Customer Change Notification Service43 | RD2/SPP2 | | | Customer Notification Service | RD3/SPP3 | | | Customer Support43 | RD4/SPP4 | | | D | RD5/SPP5/P1B | | | | RD6/SPP6/P1C | | | Device Differences | RD7/SPP7/P1D | | | Device ID Registers | RE0/AN5/CK1SPP | | | Device Overview | RE1/AN6/CK2SPP | | | Other Special Features7 | RE2/AN7/OESPP | | | E | VDD14 | 4, 20 | | | Vss | , - | | Electrical Characteristics | Vusb14 | 4, 20 | | Equations A/D Acquisition Time | Pinout I/O Descriptions | | | A/D Acquisition Time | PIC18F2458/2553 | 11 | | A/D Minimum Charging Time | PIC18F4458/4553 | 15 | | Errata6 | Power-Managed Modes | | | I | and A/D Operation | 28 | | • | R | | | Internet Address | | | | Interrupt Sources A/D Conversion Complete | Reader Response | 44 | | AD Conversion Complete25 | Registers | | | | ADCON0 (A/D Control 0) | 21 | | 22 | |----| | 23 | | 32 | | 32 | | 39 | | | | 31 | | | | | | 36 | | | | 36 | | | | 43 | | 6 | | | ### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | RE: | Reader Response | | |------|------------------------------------------------------------------------------------------|--| | Froi | Company | | | Арр | ication (optional): | | | Wo | ld you like a reply?YN | | | Dev | ce: PIC18F2458/2553/4458/4553 Literature Number: DS39887C | | | Que | stions: | | | 1. | What are the best features of this document? | | | 2. | How does this document meet your hardware and software development needs? | | | 3. | Do you find the organization of this document easy to follow? If not, why? | | | 4. | What additions to the document do you think would enhance the structure and subject? | | | 5. | What deletions from the document could be made without affecting the overall usefulness? | | | 6. | s there any incorrect or misleading information (what and where)? | | | | | | | 7. | How would you improve this document? | | | | | | ### WORLDWIDE SALES AND SERVICE #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca. IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 #### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 ### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 03/26/09