



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                            |
|----------------------------|----------------------------------------------------------------------------|
| Product Status             | Active                                                                     |
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 48MHz                                                                      |
| Connectivity               | I <sup>2</sup> C, SPI, UART/USART, USB                                     |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 24                                                                         |
| Program Memory Size        | 24KB (12K x 16)                                                            |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | 256 x 8                                                                    |
| RAM Size                   | 2K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                  |
| Data Converters            | A/D 10x12b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                             |
| Supplier Device Package    | 28-SOIC                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18lf2458-i-so |
|                            |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

 $\ensuremath{\mathsf{SQTP}}$  is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

#### **Pin Diagrams**



# PIC18F2458/2553/4458/4553

#### Pin Diagrams (Continued)



#### **Table of Contents**

| 1.0   | Device Overview                                      | . 7 |
|-------|------------------------------------------------------|-----|
| 2.0   | 12-Bit Analog-to-Digital Converter (A/D) Module      | 21  |
| 3.0   | Special Features of the CPU                          | 31  |
| 4.0   | Electrical Characteristics                           | 33  |
| 5.0   | Packaging Information                                | 37  |
| Apper | ndix A: Revision History                             | 39  |
| Appei | ndix B: Device Differences                           | 39  |
| Apper | ndix C: Migration From Mid-Range to Enhanced Devices | 40  |
| Apper | ndix D: Migration From High-End to Enhanced Devices  | 40  |
| Index |                                                      | 41  |
| The N | licrochip Web Site                                   | 43  |
| Custo | mer Change Notification Service                      | 43  |
| Custo | mer Support                                          | 43  |
| Read  | er Response                                          | 44  |
| Produ | er Response                                          | 45  |

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### **Most Current Data Sheet**

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

#### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

## 1.0 DEVICE OVERVIEW

This document contains device-specific information for the following devices:

| • PIC18F2458 • | PIC18F4458 |
|----------------|------------|
|----------------|------------|

• PIC18F2553 • PIC18F4553

Note: This data sheet documents only the devices' features and specifications that are in addition to the features and specifications of the PIC18F2455/2550/4455/4550 devices. For information on the features and specifications shared by the PIC18F2458/2553/4458/4553 and PIC18F2455/2550/4455/4550 devices see the "PIC18F2455/2550/4455/4550 Data Sheet" (DS39632).

The PIC18F4553 family of devices offers the advantages of all PIC18 microcontrollers – namely, high computational performance at an economical price – with the addition of high-endurance, Enhanced Flash program memory. In addition to these features, the PIC18F4553 family introduces design enhancements that make these microcontrollers a logical choice for many high-performance, power sensitive applications.

#### 1.1 Special Features

 12-Bit A/D Converter: The PIC18F4553 family implements a 12-bit A/D Converter. The A/D Converter incorporates programmable acquisition time. This allows for a channel to be selected and a conversion to be initiated, without waiting for a sampling period and thus, reducing code overhead.

#### 1.2 Details on Individual Family Members

The PIC18F2458/2553/4458/4553 devices are available in 28-pin and 40/44-pin packages. Block diagrams for the two groups are shown in Figure 1-1 and Figure 1-2.

The devices are differentiated from each other in the following ways:

- 1. Flash program memory (24 Kbytes for PIC18FX458 devices, 32 Kbytes for PIC18FX553).
- 2. A/D channels (10 for 28-pin devices, 13 for 40-pin and 44-pin devices).
- I/O ports (3 bidirectional ports and 1 input only port on 28-pin devices, 5 bidirectional ports on 40-pin and 44-pin devices).
- CCP and Enhanced CCP implementation (28-pin devices have two standard CCP modules, 40-pin and 44-pin devices have one standard CCP module and one ECCP module).
- 5. Streaming Parallel Port (present only on 40/44-pin devices).

All other features for devices in this family are identical. These are summarized in Table 1-1.

The pinouts for all devices are listed in Table 1-2 and Table 1-3.

Members of the PIC18F4553 family are available as both standard and low-voltage devices. Standard devices with Enhanced Flash memory, designated with an "F" in the part number (such as PIC18F2458), accommodate an operating VDD range of 4.2V to 5.5V. Low-voltage parts, designated by "LF" (such as PIC18LF2458), function over an extended VDD range of 2.0V to 5.5V.

| Features                                     | PIC18F2458                                                                                                 | PIC18F2553                                                                                                 | PIC18F4458                                                                                                 | PIC18F4553                                                                                                 |
|----------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
| Operating Frequency                          | DC – 48 MHz                                                                                                |
| Program Memory (Bytes)                       | 24576                                                                                                      | 32768                                                                                                      | 24576                                                                                                      | 32768                                                                                                      |
| Program Memory<br>(Instructions)             | 12288                                                                                                      | 16384                                                                                                      | 12288                                                                                                      | 16384                                                                                                      |
| Data Memory (Bytes)                          | 2048                                                                                                       | 2048                                                                                                       | 2048                                                                                                       | 2048                                                                                                       |
| Data EEPROM Memory<br>(Bytes)                | 256                                                                                                        | 256                                                                                                        | 256                                                                                                        | 256                                                                                                        |
| Interrupt Sources                            | 19                                                                                                         | 19                                                                                                         | 20                                                                                                         | 20                                                                                                         |
| I/O Ports                                    | Ports A, B, C, (E)                                                                                         | Ports A, B, C, (E)                                                                                         | Ports A, B, C, D, E                                                                                        | Ports A, B, C, D, E                                                                                        |
| Timers                                       | 4                                                                                                          | 4                                                                                                          | 4                                                                                                          | 4                                                                                                          |
| Capture/Compare/PWM<br>Modules               | 2                                                                                                          | 2                                                                                                          | 1                                                                                                          | 1                                                                                                          |
| Enhanced Capture/<br>Compare/PWM Modules     | 0                                                                                                          | 0                                                                                                          | 1                                                                                                          | 1                                                                                                          |
| Serial Communications                        | MSSP,<br>Enhanced USART                                                                                    | MSSP,<br>Enhanced USART                                                                                    | MSSP,<br>Enhanced USART                                                                                    | MSSP,<br>Enhanced USART                                                                                    |
| Universal Serial Bus (USB)<br>Module         | 1                                                                                                          | 1                                                                                                          | 1                                                                                                          | 1                                                                                                          |
| Streaming Parallel Port (SPP)                | No                                                                                                         | No                                                                                                         | Yes                                                                                                        | Yes                                                                                                        |
| 12-Bit Analog-to-Digital<br>Converter Module | 10 Input Channels                                                                                          | 10 Input Channels                                                                                          | 13 Input Channels                                                                                          | 13 Input Channels                                                                                          |
| Comparators                                  | 2                                                                                                          | 2                                                                                                          | 2                                                                                                          | 2                                                                                                          |
| Resets (and Delays)                          | POR, BOR, WDT,<br>RESET Instruction,<br>Stack Full, Stack<br>Underflow, MCLR<br>(optional),<br>(PWRT, OST) | POR, BOR, WDT,<br>RESET Instruction,<br>Stack Full, Stack<br>Underflow, MCLR<br>(optional),<br>(PWRT, OST) | POR, BOR, WDT,<br>RESET Instruction,<br>Stack Full, Stack<br>Underflow, MCLR<br>(optional),<br>(PWRT, OST) | POR, BOR, WDT,<br>RESET Instruction,<br>Stack Full, Stack<br>Underflow, MCLR<br>(optional),<br>(PWRT, OST) |
| Programmable High/<br>Low-Voltage Detect     | Yes                                                                                                        | Yes                                                                                                        | Yes                                                                                                        | Yes                                                                                                        |
| Programmable Brown-out<br>Reset              | Yes                                                                                                        | Yes                                                                                                        | Yes                                                                                                        | Yes                                                                                                        |
| Instruction Set                              | 75 Instructions;<br>83 with Extended<br>Instruction Set<br>Enabled                                         |
| Packages                                     | 28-Pin SPDIP<br>28-Pin SOIC                                                                                | 28-Pin SPDIP<br>28-Pin SOIC                                                                                | 40-Pin PDIP<br>44-Pin QFN<br>44-Pin TQFP                                                                   | 40-Pin PDIP<br>44-Pin QFN<br>44-Pin TQFP                                                                   |
| Corresponding Devices with 10-Bit A/D        | PIC18F2455                                                                                                 | PIC18F2550                                                                                                 | PIC18F4455                                                                                                 | PIC18F4550                                                                                                 |

#### TABLE 1-1: DEVICE FEATURES



| Pin Name                                                                                                                                                        | Pin<br>Number  | Pin  | Buffer           | Description                                                                                                                                                                                               |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin Name                                                                                                                                                        | SPDIP,<br>SOIC | Туре | Туре             | Description                                                                                                                                                                                               |  |  |
| MCLR/VPP/RE3<br>MCLR                                                                                                                                            | 1              | I    | ST               | Master Clear (input) or programming voltage (input).<br>Master Clear (Reset) input. This pin is an active-low<br>Reset to the device.                                                                     |  |  |
| VPP                                                                                                                                                             |                | Р    |                  | Programming voltage input.                                                                                                                                                                                |  |  |
| RE3                                                                                                                                                             |                | I    | ST               | Digital input.                                                                                                                                                                                            |  |  |
| OSC1/CLKI<br>OSC1<br>CLKI                                                                                                                                       | 9              |      | Analog<br>Analog | Oscillator crystal or external clock input.<br>Oscillator crystal input or external clock source input.<br>External clock source input. Always associated with pin<br>function OSC1. (See OSC2/CLKO pin.) |  |  |
| OSC2/CLKO/RA6<br>OSC2                                                                                                                                           | 10             | 0    | _                | Oscillator crystal or clock output.<br>Oscillator crystal output. Connects to crystal or resonator in<br>Crystal Oscillator mode.                                                                         |  |  |
| CLKO                                                                                                                                                            |                | 0    | —                | In select modes, OSC2 pin outputs CLKO which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate.                                                                                        |  |  |
| RA6                                                                                                                                                             |                | I/O  | TTL              | General purpose I/O pin.                                                                                                                                                                                  |  |  |
| Legend:       TTL = TTL compatible input       CMOS = CMOS compatible input or output         ST = Schmitt Trigger input with CMOS levels       I       = Input |                |      |                  |                                                                                                                                                                                                           |  |  |

#### **TABLE 1-2:** PIC18F2458/2553 PINOUT I/O DESCRIPTIONS

= Power Ρ

O = Output

Note 1: Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared.

2: Default assignment for CCP2 when CCP2MX Configuration bit is set.

|                                       | Pin<br>Number Pin Buffe   |     | Buffer |                                                           |  |  |
|---------------------------------------|---------------------------|-----|--------|-----------------------------------------------------------|--|--|
| Pin Name                              | SPDIP,<br>SOIC            |     |        | Description                                               |  |  |
|                                       |                           |     |        | PORTC is a bidirectional I/O port.                        |  |  |
| RC0/T1OSO/T13CKI                      | 11                        |     |        |                                                           |  |  |
| RC0                                   |                           | I/O | ST     | Digital I/O.                                              |  |  |
| T1OSO                                 |                           | 0   | _      | Timer1 oscillator output.                                 |  |  |
| T13CKI                                |                           | I   | ST     | Timer1/Timer3 external clock input.                       |  |  |
| RC1/T1OSI/CCP2/UOE                    | 12                        |     |        |                                                           |  |  |
| RC1                                   |                           | I/O | ST     | Digital I/O.                                              |  |  |
| T10SI                                 |                           | 1   | CMOS   | Timer1 oscillator input.                                  |  |  |
| CCP2 <sup>(2)</sup>                   |                           | I/O | ST     | Capture 2 input/Compare 2 output/PWM2 output.             |  |  |
| UOE                                   |                           | —   | —      | External USB transceiver OE output.                       |  |  |
| RC2/CCP1                              | 13                        |     |        |                                                           |  |  |
| RC2                                   |                           | I/O | ST     | Digital I/O.                                              |  |  |
| CCP1                                  |                           | I/O | ST     | Capture 1 input/Compare 1 output/PWM1 output.             |  |  |
| RC4/D-/VM                             | 15                        |     |        |                                                           |  |  |
| RC4                                   |                           | 1   | TTL    | Digital input.                                            |  |  |
| D-                                    |                           | I/O |        | USB differential minus line (input/output).               |  |  |
| VM                                    |                           | Ī   | TTL    | External USB transceiver VM input.                        |  |  |
| RC5/D+/VP                             | 16                        |     |        | · ·                                                       |  |  |
| RC5                                   | 10                        |     | TTL    | Digital input.                                            |  |  |
| D+                                    |                           | I/O |        | USB differential plus line (input/output).                |  |  |
| VP                                    |                           | 0   | TTL    | External USB transceiver VP input.                        |  |  |
| RC6/TX/CK                             | 17                        |     |        |                                                           |  |  |
| RC6                                   |                           | I/O | ST     | Digital I/O.                                              |  |  |
| TX                                    |                           | 0   | _      | EUSART asynchronous transmit.                             |  |  |
| CK                                    |                           | 1/0 | ST     | EUSART synchronous clock (see RX/DT).                     |  |  |
| RC7/RX/DT/SDO                         | 18                        |     |        |                                                           |  |  |
| RC7                                   |                           | I/O | ST     | Digital I/O.                                              |  |  |
| RX                                    |                           |     | ST     | EUSART asynchronous receive.                              |  |  |
| DT                                    |                           | I/O | ST     | EUSART synchronous data (see TX/CK).                      |  |  |
| SDO                                   |                           | 0   | —      | SPI data out.                                             |  |  |
| RE3                                   | _                         |     | _      | See MCLR/VPP/RE3 pin.                                     |  |  |
| Vusb                                  | 14                        |     |        | Internal USB transceiver power supply.                    |  |  |
|                                       |                           | 0   | _      | When the internal USB regulator is enabled, VUSB is the   |  |  |
|                                       |                           |     |        | regulator output.                                         |  |  |
|                                       |                           | Р   | —      | When the internal USB regulator is disabled, VUSB is the  |  |  |
|                                       |                           |     |        | power input for the USB transceiver.                      |  |  |
| Vss                                   | 8, 19                     | Р   | —      | Ground reference for logic and I/O pins.                  |  |  |
| Vdd                                   | 20                        | Р   | —      | Positive supply for logic and I/O pins.                   |  |  |
| Legend: TTL = TTL cor<br>ST = Schmitt | npatible in<br>Trigger in |     |        | CMOS = CMOS compatible input or output<br>evels I = Input |  |  |

#### **TABLE 1-2:** PIC18F2458/2553 PINOUT I/O DESCRIPTIONS (CONTINUED)

O = Output

= Power

**Note 1:** Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared.

2: Default assignment for CCP2 when CCP2MX Configuration bit is set.

| Pin Name                                                                  | Pin Number |     | Pin Buffer | Description |                  |                                                                                                                                       |
|---------------------------------------------------------------------------|------------|-----|------------|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                                                                  | PDIP       | QFN | TQFP       | Туре        | Туре             | Description                                                                                                                           |
| MCLR/VPP/RE3<br>MCLR                                                      | 1          | 18  | 18         | I           | ST               | Master Clear (input) or programming voltage (input).<br>Master Clear (Reset) input. This pin is an active-low<br>Reset to the device. |
| VPP<br>RE3                                                                |            |     |            | P<br>I      | ST               | Programming voltage input.<br>Digital input.                                                                                          |
| OSC1/CLKI<br>OSC1<br>CLKI                                                 | 13         | 32  | 30         | <br>        | Analog<br>Analog | , , , , , , , , , , , , , , , , , , , ,                                                                                               |
| OSC2/CLKO/RA6<br>OSC2                                                     | 14         | 33  | 31         | 0           | _                | Oscillator crystal or clock output.<br>Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode.        |
| CLKO                                                                      |            |     |            | 0           | _                | In RC mode, OSC2 pin outputs CLKO which has 1/4 the frequency of OSC1 and denotes the instruction cycle rate.                         |
| RA6                                                                       |            |     |            | I/O         | TTL              | General purpose I/O pin.                                                                                                              |
| Legend: TTL = TTL compatible input CMOS = CMOS compatible input or output |            |     |            |             |                  |                                                                                                                                       |

#### **TABLE 1-3:** PIC18F4458/4553 PINOUT I/O DESCRIPTIONS

ST = Schmitt Trigger input with CMOS levels I 0 = Output

- = Input = Power Ρ

Note 1: Alternate assignment for CCP2 when CCP2MX Configuration bit is cleared.

2: Default assignment for CCP2 when CCP2MX Configuration bit is set.

3: These pins are No Connect unless the ICPRT Configuration bit is set. For NC/ICPORTS, the pin is No Connect unless ICPRT is set and the DEBUG Configuration bit is cleared.

The analog reference voltage is software selectable to either the device's positive and negative supply voltage (VDD and Vss), or the voltage level on the RA3/AN3/ VREF+ and RA2/AN2/VREF-/CVREF pins.

The A/D Converter has a unique feature of being able to operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator.

The output of the sample and hold is the input into the Converter, which generates the result via successive approximation.



A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted.

Each port pin associated with the A/D Converter can be configured as an analog input or as a digital I/O. The ADRESH and ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is loaded into the ADRESH:ADRESL register pair, the GO/DONE bit (ADCON0 register) is cleared and the A/D Interrupt Flag bit, ADIF, is set. The block diagram of the A/D module is shown in Figure 2-1.



#### 2.1 A/D Acquisition Requirements

For the A/D Converter to meet its specified accuracy, the charge holding capacitor (CHOLD) must be allowed to fully charge to the input channel voltage level. The analog input model is shown in Figure 2-3. The source impedance (Rs) and the internal sampling switch (Rss) impedance directly affect the time required to charge the capacitor CHOLD. The sampling switch (Rss) impedance varies over the device voltage (VDD). The source impedance affects the offset voltage at the analog input (due to pin leakage current). The maximum recommended impedance for analog sources is 2.5 k $\Omega$ . After the analog input channel is selected (changed), the channel must be sampled for at least the minimum acquisition time before starting a conversion.

| Note: | When    | the    | conversion      | is  | started,   | the |
|-------|---------|--------|-----------------|-----|------------|-----|
|       | holding | , capa | acitor is disco | nne | ected from | the |
|       | input p | in.    |                 |     |            |     |

EQUATION 2-1: ACQUISITION TIME

To calculate the minimum acquisition time, Equation 2-1 may be used. This equation assumes that 1/2 LSb error is used (4096 steps for the 12-bit A/D). The 1/2 LSb error is the maximum error allowed for the A/D to meet its specified resolution.

Example 2-3 shows the calculation of the minimum required acquisition time, TACQ. This calculation is based on the following application system assumptions:

| CHOLD            | =      | 25 pF                              |
|------------------|--------|------------------------------------|
| Rs               | =      | 2.5 kΩ                             |
| Conversion Error | $\leq$ | 1/2 LSb                            |
| Vdd              | =      | $3V \rightarrow Rss = 4 \ k\Omega$ |
| Temperature      | =      | 85°C (system max.)                 |

# TACQ = Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient = TAMP + TC + TCOFF

#### EQUATION 2-2: A/D MINIMUM CHARGING TIME

| VHOLD | = | $(\text{VREF} - (\text{VREF}/4096)) \bullet (1 - e^{(-\text{TC/CHOLD}(\text{Ric} + \text{Rss} + \text{Rs}))})$ |
|-------|---|----------------------------------------------------------------------------------------------------------------|
| or    |   |                                                                                                                |
| TC    | = | -(CHOLD)(RIC + RSS + RS) ln(1/4096)                                                                            |

#### EQUATION 2-3: CALCULATING THE MINIMUM REQUIRED ACQUISITION TIME

| TACQ    | =      | TAMP + TC + TCOFF                                                                                                                               |
|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| TAMP    | =      | 0.2 μs                                                                                                                                          |
| TCOFF   | =      | (Temp – 25°C)(0.02 μs/°C)<br>(85°C – 25°C)(0.02 μs/°C)<br>1.2 μs                                                                                |
| Tempera | ture c | oefficient is only required for temperatures > 25°C. Below 25°C, TCOFF = 0 $\mu$ s.                                                             |
| Тс      | =      | -(CHOLD)(RIC + RSS + RS) $\ln(1/4096) \mu s$<br>-(25 pF) (1 k $\Omega$ + 4 k $\Omega$ + 2.5 k $\Omega$ ) $\ln(0.0002441) \mu s$<br>1.56 $\mu s$ |
| Tacq    | =      | 0.2 μs + 1.56 μs + 1.2 μs<br>2.96 μs                                                                                                            |

#### 2.2 Selecting and Configuring Acquisition Time

The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set. It also gives users the option to use an automatically determined acquisition time.

Acquisition time may be set with the ACQT2:ACQT0 bits (ADCON2<5:3>), which provides a range of 2 to 20 TAD. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit.

Manual acquisition is selected when ACQT2:ACQT0 = 000. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This option is also the default Reset state of the ACQT2:ACQT0 bits and is compatible with devices that do not offer programmable acquisition times.

In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended or if the conversion has begun.

#### 2.3 Selecting the A/D Conversion Clock

The A/D conversion time per bit is defined as TAD. The A/D conversion requires 13 TAD per 12-bit conversion. The source of the A/D conversion clock is software selectable. There are seven possible options for TAD:

- 2 Tosc
- 4 Tosc
- 8 Tosc
- 16 Tosc
- 32 Tosc
- 64 Tosc
- Internal RC Oscillator

For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible, but greater than the minimum TAD (see parameter 130 for more information).

Table 2-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected.

#### TABLE 2-1: TAD vs. DEVICE OPERATING FREQUENCIES

| A/D Clock Se      | A/D Clock Source (TAD) |                         |  |  |  |  |
|-------------------|------------------------|-------------------------|--|--|--|--|
| Operation         | ADCS2:ADCS0            | Maximum Fosc            |  |  |  |  |
| 2 Tosc            | 000                    | 2.50 MHz                |  |  |  |  |
| 4 Tosc            | 100                    | 5.00 MHz                |  |  |  |  |
| 8 Tosc            | 001                    | 10.00 MHz               |  |  |  |  |
| 16 Tosc           | 101                    | 20.00 MHz               |  |  |  |  |
| 32 Tosc           | 010                    | 40.00 MHz               |  |  |  |  |
| 64 Tosc           | 110                    | 48.00 MHz               |  |  |  |  |
| RC <sup>(1)</sup> | x11                    | 1.00 MHz <sup>(2)</sup> |  |  |  |  |

Note 1: The RC source has a typical TAD time of 2.5  $\mu$ s.

2: For device frequencies above 1 MHz, the device must be in Sleep for the entire conversion or a Fosc divider should be used instead; otherwise, the A/D accuracy specification may not be met.

#### 2.6 A/D Conversions

Figure 2-4 shows the operation of the A/D Converter after the GO/DONE bit has been set and the ACQT2:ACQT0 bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins.

Figure 2-5 shows the operation of the A/D Converter after the GO/DONE bit has been set and the ACQT2:ACQT0 bits are set to '010', and selecting a 4 TAD acquisition time before the conversion starts.

Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D Result register pair will NOT be updated with the partially completed A/D conversion sample. This means the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is completed or aborted, a 2 TcY wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started.

| Note: | The GO/DONE bit should NOT be set in        |  |  |
|-------|---------------------------------------------|--|--|
|       | the same instruction that turns on the A/D. |  |  |
|       | Code should wait at least 2 µs after        |  |  |
|       | enabling the A/D before beginning an        |  |  |
|       | acquisition and conversion cycle.           |  |  |

#### 2.7 Discharge

The discharge phase is used to initialize the value of the holding capacitor. The array is discharged before every sample. This feature helps to optimize the unity gain amplifier, as the circuit always needs to charge the capacitor array, rather than charge/discharge based on previous measure values.

#### FIGURE 2-4: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 000, TACQ = 0)



#### FIGURE 2-5: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 010, TACQ = 4 TAD)



# 4.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings (†)

| Ambient temperature under bias                               | 40°C to +125°C       |
|--------------------------------------------------------------|----------------------|
| Storage temperature                                          | 65°C to +150°C       |
| Voltage on any pin with respect to Vss (except VDD and MCLR) | 0.3V to (VDD + 0.3V) |
| Voltage on VDD with respect to Vss                           | 0.3V to +7.5V        |
| Voltage on MCLR with respect to Vss (Note 2)                 | 0V to +13.25V        |
| Total power dissipation (Note 1)                             | 1.0W                 |
| Maximum current out of Vss pin                               | 300 mA               |
| Maximum current into VDD pin                                 | 250 mA               |
| Input clamp current, Iк (Vi < 0 or Vi > VDD)                 | ±20 mA               |
| Output clamp current, loк (Vo < 0 or Vo > VDD)               | ±20 mA               |
| Maximum output current sunk by any I/O pin                   | 25 mA                |
| Maximum output current sourced by any I/O pin                | 25 mA                |
| Maximum current sunk by all ports                            | 200 mA               |
| Maximum current sourced by all ports                         | 200 mA               |

#### **Note 1:** Power dissipation is calculated as follows: Pdis = VDD x {IDD $- \sum$ IOH} + $\sum$ {(VDD - VOH) x IOH} + $\sum$ (VOL x IOL)

**2:** Voltage spikes below Vss at the MCLR/VPP/RE3 pin, inducing currents greater than 80 mA, may cause latch-up. Thus, a series resistor of 50-100Ω should be used when applying a "low" level to the MCLR/VPP/ RE3 pin, rather than pulling this pin directly to Vss.

**† NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

# PIC18F2458/2553/4458/4553



| TABLE 4-2: A/D CONVERSION REQUIREMENTS |
|----------------------------------------|
|----------------------------------------|

| Param<br>No. | Symbol | Characteristic                                                     |             | Min | Мах                 | Units | Conditions                                 |
|--------------|--------|--------------------------------------------------------------------|-------------|-----|---------------------|-------|--------------------------------------------|
| 130          | Tad    | A/D Clock Period                                                   | PIC18FXXXX  | 0.8 | 12.5 <sup>(1)</sup> | μS    | Tosc based, VREF $\geq$ 3.0V               |
|              |        |                                                                    | PIC18LFXXXX | 1.4 | 25.0 <sup>(1)</sup> | μS    | VDD = 3.0V;<br>Tosc based, VREF full range |
|              |        |                                                                    | PIC18FXXXX  |     | 1                   | μS    | A/D RC mode                                |
|              |        |                                                                    | PIC18LFXXXX | _   | 3                   | μS    | VDD = 3.0V; A/D RC mode                    |
| 131          | TCNV   | Conversion Time<br>(not including acquisition time) <sup>(2)</sup> |             | 13  | 14                  | Tad   |                                            |
| 132          | TACQ   | Acquisition Time <sup>(3)</sup>                                    |             | 1.4 | _                   | μS    |                                            |
| 135          | Tswc   | Switching Time from Convert $\rightarrow$ Sample                   |             | _   | (Note 4)            |       |                                            |
| 137          | TDIS   | Discharge Time                                                     |             | 0.2 | —                   | μS    |                                            |

Note 1: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider.

**2:** ADRES registers may be read on the following TCY cycle.

**3:** The time for the holding capacitor to acquire the "New" input voltage when the voltage changes full scale after the conversion (VDD to Vss or Vss to VDD). The source impedance (Rs) on the input channels is 50Ω.

4: On the following cycle of the device clock.

NOTES:

## APPENDIX A: REVISION HISTORY

#### Revision A (May 2007)

Original data sheet for the PIC18F2458/2553/4458/ 4553 devices.

#### Revision B (June 2007)

Changes to Figure 4-2: PIC18LF2458/2553/4458/4553 Voltage-Frequency Graph (Industrial).

#### **Revision C (October 2009)**

Removed "Preliminary" marking.

### APPENDIX B: DEVICE DIFFERENCES

The differences between the devices listed in this data sheet are shown in Table B-1.

| Features                                 | PIC18F2458                  | PIC18F2553                  | PIC18F4458                               | PIC18F4553                               |
|------------------------------------------|-----------------------------|-----------------------------|------------------------------------------|------------------------------------------|
| Program Memory (Bytes)                   | 24576                       | 32768                       | 24576                                    | 32768                                    |
| Program Memory (Instructions)            | 12288                       | 16384                       | 12288                                    | 16384                                    |
| Interrupt Sources                        | 19                          | 19                          | 20                                       | 20                                       |
| I/O Ports                                | Ports A, B, C, (E)          | Ports A, B, C, (E)          | Ports A, B, C, D, E                      | Ports A, B, C, D, E                      |
| Capture/Compare/PWM Modules              | 2                           | 2                           | 1                                        | 1                                        |
| Enhanced Capture/Compare/<br>PWM Modules | 0                           | 0                           | 1                                        | 1                                        |
| Parallel Communications (SPP)            | No                          | No                          | Yes                                      | Yes                                      |
| 12-Bit Analog-to-Digital Module          | 10 Input Channels           | 10 Input Channels           | 13 Input Channels                        | 13 Input Channels                        |
| Packages                                 | 28-Pin SPDIP<br>28-Pin SOIC | 28-Pin SPDIP<br>28-Pin SOIC | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN | 40-Pin PDIP<br>44-Pin TQFP<br>44-Pin QFN |

#### TABLE B-1:DEVICE DIFFERENCES

#### INDEX

| Α                                            |           |
|----------------------------------------------|-----------|
| A/D                                          | 21        |
| A/D Converter Interrupt, Configuring         |           |
| Acquisition Requirements                     |           |
| ADCON0 Register                              |           |
| ADCON1 Register                              | 21        |
| ADCON2 Register                              |           |
| ADRESH Register                              | 21, 24    |
| ADRESL Register                              | 21        |
| Analog Port Pins, Configuring                |           |
| Associated Registers                         | 30        |
| Calculating the Minimum Required Acquisition | Time . 26 |
| Configuring the Module                       |           |
| Conversion Clock (TAD)                       | 27        |
| Conversion Status (GO/DONE Bit)              | 24        |
| Conversions                                  | 29        |
| Converter Characteristics                    | 35        |
| Discharge                                    | 29        |
| Operation in Power-Managed Modes             |           |
| Selecting and Configuring Acquisition Time   | 27        |
| Special Event Trigger (CCP)                  | 30        |
| Use of the CCP2 Trigger                      |           |
| Absolute Maximum Ratings                     | 33        |
| ADCON0 Register                              |           |
| GO/DONE Bit                                  | 24        |
| ADCON1 Register                              | 21        |
| ADCON2 Register                              |           |
| ADRESH Register                              |           |
| ADRESL Register                              | 21, 24    |
| Analog-to-Digital Converter. See A/D.        |           |

#### В

#### Block Diagrams

| A/D                |    |
|--------------------|----|
| Analog Input Model |    |
| PIC18F2458/2553    | 9  |
| PIC18F4458/4553    | 10 |
|                    |    |

## С

| Compare (CCP Module)                 |    |
|--------------------------------------|----|
| Special Event Trigger                | 30 |
| Customer Change Notification Service | 43 |
| Customer Notification Service        | 43 |
| Customer Support                     | 43 |
|                                      |    |

#### D

| Device Differences     |    |
|------------------------|----|
| Device ID Registers    | 31 |
| Device Overview        | 7  |
| Other Special Features | 7  |

## Е

| Electrical Characteristics |    |
|----------------------------|----|
| A/D Acquisition Time       |    |
| A/D Minimum Charging Time  |    |
| Errata                     | 6  |
| I                          |    |
| Internet Address           |    |
| Interrupt Sources          |    |
| A/D Conversion Complete    | 25 |
|                            |    |

## Μ

| Microchip Internet Web Site                  |    |
|----------------------------------------------|----|
| Migration from High-End to Enhanced Devices  |    |
| Migration from Mid-Range to Enhanced Devices | 40 |
| Р                                            |    |
| -                                            |    |
| Packaging Information                        | 37 |
| Pin Functions                                |    |
| MCLR/VPP/RE3                                 | 11 |
| MCLR/VPP/RE3                                 |    |
| NC/ICCK/ICPGC                                |    |
| NC/ICDT/ICPGD                                |    |
| NC/ICPORTS                                   |    |
| NC/ICRST/ICVPP                               |    |
|                                              |    |
| OSC1/CLKI 11,                                |    |
| OSC2/CLKO/RA6 11,                            |    |
| RA0/AN0 12,                                  |    |
| RA1/AN1 12,                                  |    |
| RA2/AN2/VREF-/CVREF                          | 16 |
| RA3/AN3/VREF+ 12,                            |    |
| RA4/T0CKI/C1OUT/RCV 12,                      | 16 |
| RA5/AN4/SS/HLVDIN/C2OUT                      | 16 |
| RB0/AN12/INT0/FLT0/SDI/SDA                   |    |
| RB1/AN10/INT1/SCK/SCL                        |    |
| RB/AN/I//////////////////////////////////    |    |
|                                              |    |
| RB3/AN9/CCP2/VPO 13,                         |    |
| RB4/AN11/KBI0                                |    |
| RB4/AN11/KBI0/CSSPP                          |    |
| RB5/KBI1/PGM 13,                             | 17 |
| RB6/KBI2/PGC 13,                             | 17 |
| RB7/KBI3/PGD13,                              | 17 |
| RC0/T10SO/T13CKI                             | 18 |
| RC1/T10SI/CCP2/UOE                           |    |
| RC2/CCP1                                     |    |
| RC2/CCP1/P1A                                 |    |
|                                              |    |
| RC4/D-/VM                                    |    |
| RC5/D+/VP                                    |    |
| RC6/TX/CK                                    |    |
| RC7/RX/DT/SDO 14,                            |    |
| RD0/SPP0                                     |    |
| RD1/SPP1                                     | 19 |
| RD2/SPP2                                     | 19 |
| RD3/SPP3                                     | 19 |
| RD4/SPP4                                     | 19 |
| RD5/SPP5/P1B                                 | 19 |
| RD6/SPP6/P1C                                 |    |
| RD7/SPP7/P1D                                 |    |
| RE0/AN5/CK1SPP                               |    |
|                                              |    |
| RE1/AN6/CK2SPP                               |    |
| RE2/AN7/OESPP                                |    |
| VDD 14,                                      | 20 |
| Vss 14,                                      | 20 |
| VUSB 14,                                     | 20 |
| Pinout I/O Descriptions                      |    |
| PIC18F2458/2553                              | 11 |
| PIC18F4458/4553                              | 15 |
| Power-Managed Modes                          | .0 |
| and A/D Operation                            | 20 |
| anu A/D Operau011                            | 20 |
| R                                            |    |
|                                              | 44 |
| Reader Response                              | 44 |
| Registers                                    |    |
| ADCON0 (A/D Control 0)                       | 21 |

## READER RESPONSE

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:   | Technical Publications Manager          | Total Pages Sent                                      |
|-------|-----------------------------------------|-------------------------------------------------------|
| RE:   | Reader Response                         |                                                       |
| From  | : Name                                  |                                                       |
|       |                                         |                                                       |
|       | Address                                 |                                                       |
|       | City / State / ZIP / Country            |                                                       |
|       | Telephone: ()                           | FAX: ()                                               |
| Appli | ication (optional):                     |                                                       |
| Wou   | ld you like a reply?YN                  |                                                       |
| Devi  | ce: PIC18F2458/2553/4458/4553           | Literature Number: DS39887C                           |
| Ques  | stions:                                 |                                                       |
| 1. V  | What are the best features of this doc  | ument?                                                |
| _     |                                         |                                                       |
| _     |                                         |                                                       |
| 2. H  | How does this document meet your ha     | ardware and software development needs?               |
| _     |                                         |                                                       |
| -     |                                         |                                                       |
| 3. E  | Do you find the organization of this do | ocument easy to follow? If not, why?                  |
| -     |                                         |                                                       |
| 4. V  | What additions to the document do vo    | ou think would enhance the structure and subject?     |
|       | ,                                       |                                                       |
| _     |                                         |                                                       |
| 5. V  | What deletions from the document co     | uld be made without affecting the overall usefulness? |
| _     |                                         |                                                       |
| _     |                                         |                                                       |
| 6. I  | s there any incorrect or misleading in  | formation (what and where)?                           |
| -     |                                         |                                                       |
|       |                                         |                                                       |
| 7. H  | How would you improve this documer      | nt?                                                   |
| -     |                                         |                                                       |
| _     |                                         |                                                       |