Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | <b>-</b> | | |----------------------------|--------------------------------------------------------------------------| | Details | | | Product Status | Active | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 64MHz | | Connectivity | I <sup>2</sup> C, MMC, SPI, SSC, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT | | Number of I/O | 47 | | Program Memory Size | 64KB (64K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V | | Data Converters | A/D 10x10/12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | 64-LQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/atsam3s1bb-aur | #### 1. Features #### • Core - ARM® Cortex®-M3 revision 2.0 running at up to 64 MHz - Memory Protection Unit (MPU) - Thumb<sup>®</sup>-2 instruction set - Pin-to-pin compatible with AT91SAM7S series (48- and 64-pin versions) - Memories - From 64 to 256 Kbytes embedded Flash, 128-bit wide access, memory accelerator, single plane - From 16 to 48 Kbytes embedded SRAM - 16 Kbytes ROM with embedded bootloader routines (UART, USB) and IAP routines - 8-bit Static Memory Controller (SMC): SRAM, PSRAM, NOR and NAND Flash support - Memory Protection Unit (MPU) #### System - Embedded voltage regulator for single supply operation - Power-on-Reset (POR), Brown-out Detector (BOD) and Watchdog for safe operation - Quartz or ceramic resonator oscillators: 3 to 20 MHz main power with Failure Detection and optional low power 32.768 kHz for RTC or device clock - High precision 8/12 MHz factory trimmed internal RC oscillator with 4 MHz default frequency for device startup. Inapplication trimming access for frequency adjustment - Slow Clock Internal RC oscillator as permanent low-power mode device clock - Two PLLs up to 130 MHz for device clock and for USB - Temperature Sensor - Up to 22 peripheral DMA (PDC) channels - Low Power Modes - Sleep and Backup modes, down to 1.8 µA in Backup mode - Ultra low power RTC #### Peripherals - USB 2.0 Device: 12 Mbps, 2668 byte FIFO, up to 8 bidirectional Endpoints. On-Chip Transceiver - Up to 2 USARTs with ISO7816, IrDA®, RS-485, SPI, Manchester and Modem Mode - Two 2-wire UARTs - Up to 2 Two Wire Interface (I2C compatible), 1 SPI, 1 Serial Synchronous Controller (I2S), 1 High Speed Multimedia Card Interface (SDIO/SD Card/MMC) - Up to 6 Three-Channel 16-bit Timer/Counter with capture, waveform, compare and PWM mode. Quadrature Decoder Logic and 2-bit Gray Up/Down Counter for Stepper Motor - 4-channel 16-bit PWM with Complementary Output, Fault Input, 12-bit Dead Time Generator Counter for Motor Control - 32-bit Real-time Timer and RTC with calendar and alarm features - Up to 15-channel, 1Msps ADC with differential input mode and programmable gain stage - One 2-channel 12-bit 1Msps DAC - One Analog Comparator with flexible input selection, Selectable input hysteresis - 32-bit Cyclic Redundancy Check Calculation Unit (CRCCU) - Write Protected Registers #### I/O - Up to 79 I/O lines with external interrupt capability (edge or level sensitivity), debouncing, glitch filtering and on-die Series Resistor Termination - Three 32-bit Parallel Input/Output Controllers, Peripheral DMA assisted Parallel Capture Mode #### Packages - 100-lead LQFP, 14 x 14 mm, pitch 0.5 mm/100-ball TFBGA, 9 x 9 mm, pitch 0.8 mm - 64-lead LQFP, 10 x 10 mm, pitch 0.5 mm/64-pad QFN 9x9 mm, pitch 0.5 mm - 48-lead LQFP, 7 x 7 mm, pitch 0.5 mm/48-pad QFN 7x7 mm, pitch 0.5 mm Table 3-1. Signal Description List (Continued) | only output in | |--------------------------------------------------------| | | | | | | | | | | | | | | | | | | | | | | | | | | | complementary mode when dead time insertion is enabled | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | # 4. Package and Pinout ## 4.1 SAM3S4/2/1C Package and Pinout Figure 4-2 shows the orientation of the 100-ball TFBGA Package #### 4.1.1 100-lead LQFP Package Outline Figure 4-1. Orientation of the 100-lead LQFP Package ## 4.1.2 100-ball TFBGA Package Outline The 100-Ball TFBGA package has a 0.8 mm ball pitch and respects Green Standards. Its dimensions are 9 x 9 x 1.1 mm. Figure 4-2. Orientation of the 100-BALL TFBGA Package ### 4.2.1 64-Lead LQFP and QFN Pinout 64-pin version SAM3S devices are pin-to-pin compatible with AT91SAM7S legacy products. Furthermore, SAM3S products have new functionalities shown in italic in Table 4-3. Table 4-3. 64-pin SAM3S4/2/1B Pinout | 1 | ADVREF | 17 | GND | 33 | TDI/PB4 | 49 | TDO/TRACESWO/PB5 | |-------|----------------------------|--------|---------------------------------|----------|-------------|----|------------------| | 2 | GND | 18 | VDDIO | 34 | PA6/PGMNOE | 50 | JTAGSEL | | 3 | PB0/AD4 | 19 | PA16/PGMD4 | 35 | PA5/PGMRDY | 51 | TMS/SWDIO/PB6 | | 4 | PB1/AD5 | 20 | PA15/PGMD3 | 36 | PA4/PGMNCMD | 52 | PA31 | | 5 | PB2/AD6 | 21 | PA14/PGMD2 | 37 | PA27/PGMD15 | 53 | TCK/SWCLK/PB7 | | 6 | PB3/AD7 | 22 | PA13/PGMD1 | 38 | PA28 | 54 | VDDCORE | | 7 | VDDIN | 23 | PA24/PGMD12 | 39 | NRST | 55 | ERASE/PB12 | | 8 | VDDOUT | 24 | VDDCORE | 40 | TST | 56 | DDM/PB10 | | 9 | PA17/PGMD5/<br>AD <i>0</i> | 25 | PA25/PGMD13 | 41 | PA29 | 57 | DDP/PB11 | | 10 | PA18/PGMD6/<br>AD1 | 26 | PA26/PGMD14 | 42 | PA30 | 58 | VDDIO | | 11 | PA21/PGMD9/<br>AD8 | 27 | PA12/PGMD0 | 43 | PA3 | 59 | PB13/DAC0 | | 12 | VDDCORE | 28 | PA11/PGMM3 | 44 | PA2/PGMEN2 | 60 | GND | | 13 | PA19/PGMD7/<br>AD2 | 29 | PA10/PGMM2 | 45 | VDDIO | 61 | XOUT/PB8 | | 14 | PA22/PGMD10/<br>AD9 | 30 | PA9/PGMM1 | 46 | GND | 62 | XIN/PGMCK/PB9 | | 15 | PA23/PGMD11 | 31 | PA8/ <i>XOUT32/</i><br>PGMM0 | 47 | PA1/PGMEN1 | 63 | PB14/DAC1 | | 16 | PA20/PGMD8/<br>AD3 | 32 | PA7/ <i>XIN32/</i><br>PGMNVALID | 48 | PA0/PGMEN0 | 64 | VDDPLL | | Note: | The hottom had of t | he OEN | nackage must be conne | octed to | ground | | | Note: The bottom pad of the QFN package must be connected to ground. #### 5.5.3 Sleep Mode The purpose of sleep mode is to optimize power consumption of the device versus response time. In this mode, only the core clock is stopped. The peripheral clocks can be enabled. The current consumption in this mode is application dependent. This mode is entered via Wait for Interrupt (WFI) or Wait for Event (WFE) instructions with LPM = 0 in PMC\_FSMR. The processor can be woke up from an interrupt if WFI instruction of the Cortex M3 is used, or from an event if the WFE instruction is used to enter this mode. #### 5.5.4 **Low Power Mode Summary Table** The modes detailed above are the main low power modes. Each part can be set to on or off separately and wake up sources can be individually configured. Table 5-1 below shows a summary of the configurations of the low power modes. Table 5-1. Low Power Mode Configuration Summary | Mode | SUPC,<br>32 kHz<br>Oscillator<br>RTC RTT<br>Backup<br>Registers,<br>POR<br>(Backup<br>Region) | Regulator | Core<br>Memory<br>Peripherals | Mode Entry | Potential Wake Up<br>Sources | Core at<br>Wake Up | | | Consumption | Wake-up<br>Time <sup>(1)</sup> | |----------------|-----------------------------------------------------------------------------------------------|-----------|-----------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------|-----------------------------------------------------|---------------------------|--------------------------------| | Backup<br>Mode | ON | OFF | OFF<br>(Not powered) | WFE<br>+SLEEPDEEP<br>bit = 1 | WUP0-15 pins<br>SM alarm<br>RTC alarm<br>RTT alarm | Reset | Previous state saved | PIOA &<br>PIOB &<br>PIOC<br>Inputs with<br>pull ups | 3 μΑ typ <sup>(4)</sup> | < 0.1 ms | | Wait<br>Mode | ON | ON | Powered<br>(Not clocked) | WFE<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 1 | Any Event from:<br>Fast startup through<br>WUP0-15 pins<br>RTC alarm<br>RTT alarm<br>USB wake-up | Clocked<br>back | Previous<br>state saved | Unchanged | 5 μΑ/15 μΑ <sup>(5)</sup> | < 10 μs | | Sleep<br>Mode | ON | ON | Powered <sup>(7)</sup><br>(Not clocked) | WFE or WFI<br>+SLEEPDEEP<br>bit = 0<br>+LPM bit = 0 | Entry mode =WFI Interrupt Only; Entry mode =WFE Any Enabled Interrupt and/or Any Event from: Fast start-up through WUP0-15 pins RTC alarm RTT alarm USB wake-up | Clocked<br>back | Previous<br>state saved | Unchanged | (6) | (6) | - Notes: 1. When considering wake-up time, the time required to start the PLL is not taken into account. Once started, the device works with the 4/8/12 MHz fast RC oscillator. The user has to add the PLL start-up time if it is needed in the system. The wake-up time is defined as the time taken for wake up until the first instruction is fetched. - 2. The external loads on PIOs are not taken into account in the calculation. - 3. Supply Monitor current consumption is not included. - 4. Total Current consumption. - 5. 5 μA on VDDCORE, 15 μA for total current consumption (using internal voltage regulator), 8 μA for total current consumption (without using internal voltage regulator). - 6. Depends on MCK frequency. - 7. In this mode the core is supplied and not clocked but some peripherals can be clocked. # 5.6 Wake-up Sources The wake-up events allow the device to exit the backup mode. When a wake-up event is detected, the Supply Controller performs a sequence which automatically reenables the core power supply and the SRAM power supply, if they are not already enabled. Figure 5-4. Wake-up Source # 5.7 Fast Startup The device allows the processor to restart in a few microseconds while the processor is in wait mode. A fast start up can occur upon detection of a low level on one of the 19 wake-up inputs (WKUP0 to 15 + SM + RTC + RTT). The fast restart circuitry, as shown in Figure 5-5, is fully asynchronous and provides a fast start-up signal to the Power Management Controller. As soon as the fast start-up signal is asserted, the PMC automatically restarts the embedded 4/8/12 MHz fast RC oscillator, switches the master clock on this 4MHz clock and reenables the processor clock. Figure 5-5. Fast Start-Up Circuitry # 7. Processor and Architecture ## 7.1 ARM Cortex-M3 Processor - Version 2.0 - Thumb-2 (ISA) subset consisting of all base Thumb-2 instructions, 16-bit and 32-bit - Harvard processor architecture enabling simultaneous instruction fetch with data load/store - Three-stage pipeline - Single cycle 32-bit multiply - Hardware divide - Thumb and Debug states - Handler and Thread modes - Low latency ISR entry and exit ## 7.2 APB/AHB bridge The SAM3S product embeds one peripheral bridge: The peripherals of the bridge are clocked by MCK. #### 7.3 Matrix Masters The Bus Matrix of the SAM3S product manages 4 masters, which means that each master can perform an access concurrently with others, to an available slave. Each master has its own decoder, which is defined specifically for each master. In order to simplify the addressing, all the masters have the same decodings. Table 7-1. List of Bus Matrix Masters | Master 0 | Cortex-M3 Instruction/Data | |----------|---------------------------------| | Master 1 | Cortex-M3 System | | Master 2 | Peripheral DMA Controller (PDC) | | Master 3 | CRC Calculation Unit | #### 7.4 Matrix Slaves The Bus Matrix of the SAM3S product manages 5 slaves. Each slave has its own arbiter, allowing a different arbitration per slave. Table 7-2. List of Bus Matrix Slaves | Slave 0 | Internal SRAM | | | | | |---------|------------------------|--|--|--|--| | Slave 1 | Internal ROM | | | | | | Slave 2 | Internal Flash | | | | | | Slave 3 | External Bus Interface | | | | | | Slave 4 | Peripheral Bridge | | | | | ## 7.5 Master to Slave Access All the Masters can normally access all the Slaves. However, some paths do not make sense, for example allowing access from the Cortex-M3 S Bus to the Internal ROM. Thus, these paths are forbidden or simply not wired and shown as "-" in the following table. Table 7-3. SAM3S Master to Slave Access | | Masters | 0 | 1 | 2 | 3 | |--------|------------------------|----------------------|--------------------|-----|-------| | Slaves | | Cortex-M3 I/D<br>Bus | Cortex-M3 S<br>Bus | PDC | CRCCU | | 0 | Internal SRAM | - | Х | Х | Х | | 1 | Internal ROM | X | - | Х | Х | | 2 | Internal Flash | X | - | - | Х | | 3 | External Bus Interface | - | Х | Х | Х | | 4 | Peripheral Bridge | - | Х | Х | - | # 7.6 Peripheral DMA Controller - Handles data transfer between peripherals and memories - Low bus arbitration overhead - One Master Clock cycle needed for a transfer from memory to peripheral - Two Master Clock cycles needed for a transfer from peripheral to memory - Next Pointer management for reducing interrupt latency requirement The Peripheral DMA Controller handles transfer requests from the channel according to the following priorities (Low to High priorities): Table 7-4. Peripheral DMA Controller | Instance Name | Channel T/R | 100 & 64 Pins | 48 Pins | |---------------|-------------|---------------|---------| | PWM | Transmit | x | x | | TWI1 | Transmit | х | х | | TWIO | Transmit | х | х | | UART1 | Transmit | х | х | | UART0 | Transmit | х | х | | USART1 | Transmit | х | N/A | | USART0 | Transmit | х | х | | DAC | Transmit | х | N/A | | SPI | Transmit | х | х | | SSC | Transmit | х | х | | HSMCI | Transmit | х | N/A | | PIOA | Transmit | х | х | | TWI1 | Receive | х | х | | TWI0 | Receive | х | х | | UART1 | Receive | х | N/A | | UART0 | Receive | х | х | # 8. Product Mapping Figure 8-1. SAM3S Product Mapping # 10. System Controller The System Controller is a set of peripherals, which allow handling of key elements of the system, such as power, resets, clocks, time, interrupts, watchdog, etc... See the system controller block diagram in Figure 10-1 on page 34. Figure 10-1. System Controller Block Diagram FSTT0 - FSTT15 are possible Fast Startup Sources, generated by WKUP0-WKUP15 Pins, but are not physical pins. #### 10.9 Real Time Timer - Real Time Timer, allowing backup of time with different accuracies - 32-bit free-running back-up counter - Integrates a 16-bit programmable prescaler running on slow clock - Alarm register capable to generate a wake-up of the system through the Shut Down Controller #### 10.10 Real Time Clock - Low power consumption - Full asynchronous design - Two hundred year calendar - Programmable Periodic Interrupt - Alarm and update parallel load - Control of alarm and update Time/Calendar Data In # 10.11 General Purpose Backup Registers Eight 32-bit general-purpose backup registers ## 10.12 Nested Vectored Interrupt Controller - Thirty maskable external interrupts - Sixteen priority levels - Processor state automatically saved on interrupt entry, and restored on - Dynamic reprioritization of interrupts - Priority grouping. - selection of preempting interrupt levels and non-preempting interrupt levels. - Support for tail-chaining and late arrival of interrupts. - back-to-back interrupt processing without the overhead of state saving and restoration between interrupts. - Processor state automatically saved on interrupt entry, and restored on interrupt exit, with no instruction overhead. # 10.13 Chip Identification Chip Identifier (CHIPID) registers permit recognition of the device and its revision. Table 10-1. SAM3S Chip IDs Register | Chip Name | Flash Size<br>(KBytes) | Pin Count | DBGU_CIDR | CHIPID_EXID | |-------------------|------------------------|-----------|------------|-------------| | ATSAM3S4A (Rev A) | 256 | 48 | 0x28800960 | 0x0 | | ATSAM3S2A (Rev A) | 128 | 48 | 0x288A0760 | 0x0 | | ATSAM3S1A (Rev A) | 64 | 48 | 0x28890560 | 0x0 | | ATSAM3S4B (Rev A) | 256 | 64 | 0x28900960 | 0x0 | | ATSAM3S2B (Rev A) | 128 | 64 | 0x289A0760 | 0x0 | | ATSAM3S1B (Rev A) | 64 | 64 | 0x28990560 | 0x0 | | ATSAM3S4C (Rev A) | 256 | 100 | 0x28A00960 | 0x0 | | ATSAM3S2C (Rev A) | 128 | 100 | 0x28AA0760 | 0x0 | | ATSAM3S1C (Rev A) | 64 | 100 | 0x28A90560 | 0x0 | JTAG ID: 0x05B2D03F # 11.2 Peripheral Signal Multiplexing on I/O Lines The SAM3S product features 2 PIO controllers on 48-pin and 64-pin versions (PIOA, PIOB) or 3 PIO controllers on the 100-pin version, (PIOA, PIOB, PIOC), that multiplex the I/O lines of the peripheral set. The SAM3S 64-pin and 100-pin PIO Controllers control up to 32 lines. (See, Table 10-2.) Each line can be assigned to one of three peripheral functions: A, B or C. The multiplexing tables in the following pages define how the I/O lines of the peripherals A, B and C are multiplexed on the PIO Controllers. The column "Comments" has been inserted in this table for the user's own comments; it may be used to track how pins are defined in an application. Note that some peripheral functions which are output only, might be duplicated within the tables. # 11.2.1 PIO Controller A Multiplexing Table 11-2. Multiplexing on PIO Controller A (PIOA) | 1/0 : : : | Davidsol | Danish and D | Daniel C | Fortuna E 1990 to 1 | Overteen F. 1941 | 0 | |-----------|--------------|--------------|--------------|---------------------|------------------|---------------------| | I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments | | PA0 | PWMH0 | TIOA0 | A17 | WKUP0 | | High drive | | PA1 | PWMH1 | TIOB0 | A18 | WKUP1 | | High drive | | PA2 | PWMH2 | SCK0 | DATRG | WKUP2 | | High drive | | PA3 | TWD0 | NPCS3 | | | | High drive | | PA4 | TWCK0 | TCLK0 | | WKUP3 | | | | PA5 | RXD0 | NPCS3 | | WKUP4 | | | | PA6 | TXD0 | PCK0 | | | | | | PA7 | RTS0 | PWMH3 | | | XIN32 | | | PA8 | CTS0 | ADTRG | | WKUP5 | XOUT32 | | | PA9 | URXD0 | NPCS1 | PWMFI0 | WKUP6 | | | | PA10 | UTXD0 | NPCS2 | | | | | | PA11 | NPCS0 | PWMH0 | | WKUP7 | | | | PA12 | MISO | PWMH1 | | | | | | PA13 | MOSI | PWMH2 | | | | | | PA14 | SPCK | PWMH3 | | WKUP8 | | | | PA15 | TF | TIOA1 | PWML3 | WKUP14/PIODCEN1 | | | | PA16 | TK | TIOB1 | PWML2 | WKUP15/PIODCEN2 | | | | PA17 | TD | PCK1 | PWMH3 | AD0 | | | | PA18 | RD | PCK2 | A14 | AD1 | | | | PA19 | RK | PWML0 | A15 | AD2/WKUP9 | | | | PA20 | RF | PWML1 | A16 | AD3/WKUP10 | | | | PA21 | RXD1 | PCK1 | | AD8 | | 64/100-pin versions | | PA22 | TXD1 | NPCS3 | NCS2 | AD9 | | 64/100-pin versions | | PA23 | SCK1 | PWMH0 | A19 | PIODCCLK | | 64/100-pin versions | | PA24 | RTS1 | PWMH1 | A20 | PIODC0 | | 64/100-pin versions | | PA25 | CTS1 | PWMH2 | A23 | PIODC1 | | 64/100-pin versions | | PA26 | DCD1 | TIOA2 | MCDA2 | PIODC2 | | 64/100-pin versions | | PA27 | DTR1 | TIOB2 | MCDA3 | PIODC3 | | 64/100-pin versions | | PA28 | DSR1 | TCLK1 | MCCDA | PIODC4 | | 64/100-pin versions | | PA29 | RI1 | TCLK2 | MCCK | PIODC5 | | 64/100-pin versions | | PA30 | PWML2 | NPCS2 | MCDA0 | WKUP11/PIODC6 | | 64/100-pin versions | | PA31 | NPCS1 | PCK2 | MCDA1 | PIODC7 | | 64/100-pin versions | # 11.2.2 PIO Controller B Multiplexing Table 11-3. Multiplexing on PIO Controller B (PIOB) | I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments | |----------|--------------|--------------|--------------|----------------|-----------------|---------------------| | PB0 | PWMH0 | | | AD4 | | | | PB1 | PWMH1 | | | AD5 | | | | PB2 | URXD1 | NPCS2 | | AD6/ WKUP12 | | | | PB3 | UTXD1 | PCK2 | | AD7 | | | | PB4 | TWD1 | PWMH2 | | | TDI | | | PB5 | TWCK1 | PWML0 | | WKUP13 | TDO/TRACESWO | | | PB6 | | | | | TMS/SWDIO | | | PB7 | | | | | TCK/SWCLK | | | PB8 | | | | | XOUT | | | PB9 | | | | | XIN | | | PB10 | | | | | DDM | | | PB11 | | | | | DDP | | | PB12 | PWML1 | | | | ERASE | | | PB13 | PWML2 | PCK0 | | DAC0 | | 64/100-pin versions | | PB14 | NPCS1 | PWMH3 | | DAC1 | | 64/100-pin versions | # 11.2.3 PIO Controller C Multiplexing Table 11-4. Multiplexing on PIO Controller C (PIOC) | I/O Line | Peripheral A | Peripheral B | Peripheral C | Extra Function | System Function | Comments | |----------|--------------|--------------|--------------|----------------|-----------------|-----------------| | PC0 | D0 | PWML0 | | | | 100-pin version | | PC1 | D1 | PWML1 | | | | 100-pin version | | PC2 | D2 | PWML2 | | | | 100-pin version | | PC3 | D3 | PWML3 | | | | 100-pin version | | PC4 | D4 | NPCS1 | | | | 100-pin version | | PC5 | D5 | | | | | 100-pin version | | PC6 | D6 | | | | | 100-pin version | | PC7 | D7 | | | | | 100-pin version | | PC8 | NWE | | | | | 100-pin version | | PC9 | NANDOE | | | | | 100-pin version | | PC10 | NANDWE | | | | | 100-pin version | | PC11 | NRD | | | | | 100-pin version | | PC12 | NCS3 | | | AD12 | | 100-pin version | | PC13 | NWAIT | PWML0 | | AD10 | | 100-pin version | | PC14 | NCS0 | | | | | 100-pin version | | PC15 | NCS1 | PWML1 | | AD11 | | 100-pin version | | PC16 | A21/NANDALE | | | | | 100-pin version | | PC17 | A22/NANDCLE | | | | | 100-pin version | | PC18 | A0 | PWMH0 | | | | 100-pin version | | PC19 | A1 | PWMH1 | | | | 100-pin version | | PC20 | A2 | PWMH2 | | | | 100-pin version | | PC21 | A3 | PWMH3 | | | | 100-pin version | | PC22 | A4 | PWML3 | | | | 100-pin version | | PC23 | A5 | TIOA3 | | | | 100-pin version | | PC24 | A6 | TIOB3 | | | | 100-pin version | | PC25 | A7 | TCLK3 | | | | 100-pin version | | PC26 | A8 | TIOA4 | | | | 100-pin version | | PC27 | A9 | TIOB4 | | | | 100-pin version | | PC28 | A10 | TCLK4 | | | | 100-pin version | | PC29 | A11 | TIOA5 | | AD13 | | 100-pin version | | PC30 | A12 | TIOB5 | | AD14 | | 100-pin version | | PC31 | A13 | TCLK5 | | | | 100-pin version | # 12.7 Pulse Width Modulation Controller (PWM) - One Four-channel 16-bit PWM Controller, 16-bit counter per channel - Common clock generator, providing Thirteen Different Clocks - A Modulo n counter providing eleven clocks - Two independent Linear Dividers working on modulo n counter outputs - Independent channel programming - Independent Enable Disable Commands - Independent Clock Selection - Independent Period and Duty Cycle, with Double Buffering - Programmable selection of the output waveform polarity - Programmable center or left aligned output waveform - Independent Output Override for each channel - Independent complementary Outputs with 12-bit dead time generator for each channel - Independent Enable Disable Commands - Independent Clock Selection - Independent Period and Duty Cycle, with Double Buffering - Synchronous Channel mode - Synchronous Channels share the same counter - Mode to update the synchronous channels registers after a programmable number of periods - Connection to one PDC channel - Offers Buffer transfer without Processor Intervention, to update duty cycle of synchronous channels - independent event lines which can send up to 4 triggers on ADC within a period - Programmable Fault Input providing an asynchronous protection of outputs - Stepper motor control (2 Channels) # 12.8 High Speed Multimedia Card Interface (HSMCI) - 4-bit or 1-bit Interface - Compatibility with MultiMedia Card Specification Version 4.3 - Compatibility with SD and SDHC Memory Card Specification Version 2.0 - Compatibility with SDIO Specification Version V1.1. - Compatibility with CE-ATA Specification 1.1 - Cards clock rate up to Master Clock divided by 2 - Boot Operation Mode support - High Speed mode support - Embedded power management to slow down clock rate when not used - HSMCI has one slot supporting - One MultiMediaCard bus (up to 30 cards) or - One SD Memory Card - One SDIO Card - Support for stream, block and multi-block data read and write # 12.9 USB Device Port (UDP) - USB V2.0 full-speed compliant,12 Mbits per second. - Embedded USB V2.0 full-speed transceiver - Embedded 2688-byte dual-port RAM for endpoints Table 13-2. 64-lead LQFP Package Dimensions (in mm) | Symbol | | Millimeter | | Inch | | | | | |------------|------|------------|---------------|------------|-----------|-------|--|--| | | Min | Nom | Max | Min | Nom | Max | | | | Α | _ | _ | 1.60 | _ | _ | 0.063 | | | | A1 | 0.05 | _ | 0.15 | 0.002 | _ | 0.006 | | | | A2 | 1.35 | 1.40 | 1.45 | 0.053 | 0.055 | 0.057 | | | | D | | 12.00 BSC | | | 0.472 BSC | | | | | D1 | | 10.00 BSC | | | 0.383 BSC | | | | | Е | | 12.00 BSC | | 0.472 BSC | | | | | | E1 | | 10.00 BSC | | | 0.383 BSC | | | | | R2 | 0.08 | _ | 0.20 | 0.003 | _ | 0.008 | | | | R1 | 0.08 | _ | _ | 0.003 | _ | _ | | | | q | 0° | 3.5° | 7° | 0° | 3.5° | 7° | | | | $\theta_1$ | 0° | _ | _ | 0° | _ | - | | | | $\theta_2$ | 11° | 12° | 13° | 11° | 12° | 13° | | | | $\theta_3$ | 11° | 12° | 13° | 11° | 12° | 13° | | | | С | 0.09 | _ | 0.20 | 0.004 | _ | 0.008 | | | | L | 0.45 | 0.60 | 0.75 | 0.018 | 0.024 | 0.030 | | | | L1 | | 1.00 REF | | | 0.039 REF | | | | | S | 0.20 | _ | - | 0.008 | _ | - | | | | b | 0.17 | 0.20 | 0.27 | 0.007 | 0.008 | 0.011 | | | | е | | 0.50 BSC. | | 0.020 BSC. | | | | | | D2 | | 7.50 | | 0.285 | | | | | | E2 | | 7.50 | | 0.285 | | | | | | | - | Tolerance | es of Form an | d Position | | | | | | aaa | | 0.20 | | 0.008 | | | | | | bbb | | 0.20 | | 0.008 | | | | | | ccc | | 0.08 | | 0.003 | | | | | | ddd | | 0.08 | | 0.003 | | | | | # 14. Ordering Information Table 14-1. Ordering Codes for SAM3S Series Devices | Ordering Code | MRL A | MRL B | Flash<br>(Kbytes) | Package<br>(Kbytes) | Package<br>Type | Temperature<br>Operating Range | |---------------|-------|-------|-------------------|---------------------|-----------------|--------------------------------| | ATSAM3S4CA-AU | А | _ | 256 | QFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4CA-CU | А | _ | 256 | BGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4BA-AU | А | _ | 256 | QFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4BA-MU | А | _ | 256 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4AA-AU | А | _ | 256 | QFP48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S4AA-MU | А | _ | 256 | QFN48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2CA-AU | А | _ | 128 | QFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2CA-CU | А | _ | 128 | BGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2BA-AU | А | _ | 128 | QFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2BA-MU | А | _ | 128 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2AA-AU | А | _ | 128 | QFP48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S2AA-MU | А | _ | 128 | QFN48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1CA-AU | А | _ | 64 | QFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1CA-CU | А | _ | 64 | BGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1BA-AU | А | _ | 64 | QFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1BA-MU | А | _ | 64 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1AA-AU | А | _ | 64 | QFP48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1AA-MU | А | _ | 64 | QFN48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1CB-AU | _ | В | 64 | QFP100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1CB-CU | _ | В | 64 | BGA100 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1BB-AU | _ | В | 64 | QFP64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1BB-MU | _ | В | 64 | QFN64 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1AB-AU | _ | В | 64 | QFP48 | Green | Industrial<br>-40°C to 85°C | | ATSAM3S1AB-MU | _ | В | 64 | QFN48 | Green | Industrial<br>-40°C to 85°C | #### **Atmel Corporation** 1600 Technology Drive San Jose, CA 95110 Tel: (+1) (408) 441-0311 Fax: (+1) (408) 487-2600 www.atmel.com Atmel Asia Limited Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG **Tel:** (+852) 2245-6100 Fax: (+852) 2722-1369 Atmel Munich GmbH **Business Campus** Parkring 4 D-85748 Garching b. Munich **GERMANY** **Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621 Tokyo 141-0032 JAPAN **Tel:** (+81) (3) 6417-0300 16F Shin-Osaki Kangyo Bldg 1-6-4 Osaki, Shinagawa-ku Atmel Japan G.K. Fax: (+81) (3) 6417-0370 © 2013 Atmel Corporation. All rights reserved. / Rev.: 6500ES-ATARM-11-Feb-13 Atmel<sup>®</sup>, Atmel logo and combinations thereof, SAM-BA<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, ARM<sup>®</sup>Powered logo, Cortex<sup>®</sup>, Thumb<sup>®</sup>-2 and others are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others. Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL MEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.