



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               |                                                                          |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 13                                                                       |
| Program Memory Size        | 3.5КВ (2К х 14)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 128 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 4x8b                                                                 |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 18-SOIC (0.295", 7.50mm Width)                                           |
| Supplier Device Package    | 18-SOIC                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f716-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, Accuron, dsPIC, KEELOQ, KEELOQ logo, microID, MPLAB, PIC, PICmicro, PICSTART, PRO MATE, PowerSmart, rfPIC, and SmartShunt are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

AmpLab, FilterLab, Linear Active Thermistor, Migratable Memory, MXDEV, MXLAB, PS logo, SEEVAL, SmartSensor and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, ECAN, ECONOMONITOR, FanSense, FlexROM, fuzzyLAB, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, PICkit, PICDEM, PICDEM.net, PICLAB, PICtail, PowerCal, PowerInfo, PowerMate, PowerTool, REAL ICE, rfLAB, rfPICDEM, Select Mode, Smart Serial, SmartTel, Total Endurance, UNI/O, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2007, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.



Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona, Gresham, Oregon and Mountain View, California. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

| Name                                         | Function          | Input Type                                 | Output Type               | Description                                                                                                          |
|----------------------------------------------|-------------------|--------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------|
| MCLR/Vpp                                     | MCLR              | ST                                         | _                         | Master clear (Reset) input. This pin is an active-low Reset to the device.                                           |
|                                              | VPP               | Р                                          |                           | Programming voltage input                                                                                            |
| OSC1/CLKIN                                   | OSC1              | XTAL                                       |                           | Oscillator crystal input                                                                                             |
|                                              | CLKIN             | CMOS                                       | —                         | External clock source input                                                                                          |
|                                              | CLKIN             | ST                                         | _                         | RC Oscillator mode                                                                                                   |
| OSC2/CLKOUT                                  | OSC2              | XTAL                                       | —                         | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator mode.                              |
|                                              | CLKOUT            | —                                          | CMOS                      | In RC mode, OSC2 pin outputs CLKOUT which has 1/4 the frequency of OSC1, and denotes the instruction cycle rate.     |
| RA0/AN0                                      | RA0               | TTL                                        | CMOS                      | Bidirectional I/O                                                                                                    |
|                                              | AN0               | AN                                         | _                         | Analog Channel 0 input                                                                                               |
| RA1/AN1                                      | RA1               | TTL                                        | CMOS                      | Bidirectional I/O                                                                                                    |
|                                              | AN1               | AN                                         | —                         | Analog Channel 1 input                                                                                               |
| RA2/AN2                                      | RA2               | TTL                                        | CMOS                      | Bidirectional I/O                                                                                                    |
|                                              | AN2               | AN                                         | —                         | Analog Channel 2 input                                                                                               |
| RA3/AN3/VREF                                 | RA3               | TTL                                        | CMOS                      | Bidirectional I/O                                                                                                    |
|                                              | AN3               | AN                                         | —                         | Analog Channel 3 input                                                                                               |
|                                              | VREF              | AN                                         | _                         | A/D reference voltage input                                                                                          |
| RA4/T0CKI                                    | RA4               | ST                                         | OD                        | Bidirectional I/O. Open drain when configured as output.                                                             |
|                                              | T0CKI             | ST                                         | —                         | Timer0 external clock input                                                                                          |
| RB0/INT/ECCPAS2                              | RB0               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up.                                                                        |
|                                              | INT               | ST                                         | —                         | External Interrupt                                                                                                   |
|                                              | ECCPAS2           | ST                                         | —                         | ECCP Auto-Shutdown pin                                                                                               |
| RB1/T1OSO/T1CKI                              | RB1               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up.                                                                        |
|                                              | T10S0             | —                                          | XTAL                      | Timer1 oscillator output. Connects to crystal in Oscillator mode.                                                    |
|                                              | T1CKI             | ST                                         | —                         | Timer1 external clock input                                                                                          |
| RB2/T1OSI                                    | RB2               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up.                                                                        |
|                                              | T1OSI             | XTAL                                       | —                         | Timer1 oscillator input. Connects to crystal in Oscillator mode.                                                     |
| RB3/CCP1/P1A                                 | RB3               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up.                                                                        |
|                                              | CCP1              | ST                                         | CMOS                      | Capture1 input, Compare1 output, PWM1 output.                                                                        |
|                                              | P1A               | —                                          | CMOS                      | PWM P1A output                                                                                                       |
| RB4/ECCPAS0                                  | RB4               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up. Interrupt-on-<br>change.                                               |
|                                              | ECCPAS0           | ST                                         | —                         | ECCP Auto-Shutdown pin                                                                                               |
| RB5/P1B                                      | RB5               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up. Interrupt-on-<br>change.                                               |
|                                              | P1B               | —                                          | CMOS                      | PWM P1B output                                                                                                       |
| RB6/P1C                                      | RB6               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up. Interrupt-on-<br>change. ST input when used as ICSP programming clock. |
|                                              | P1C               | —                                          | CMOS                      | PWM P1C output                                                                                                       |
| RB7/P1D                                      | RB7               | TTL                                        | CMOS                      | Bidirectional I/O. Programmable weak pull-up. Interrupt-on-<br>change. ST input when used as ICSP programming data.  |
|                                              | P1D               | _                                          | CMOS                      | PWM P1D output                                                                                                       |
| Vss                                          | Vss               | Р                                          | _                         | Ground reference for logic and I/O pins.                                                                             |
| VDD                                          | Vdd               | Р                                          |                           | Positive supply for logic and I/O pins.                                                                              |
| Legend: I = Input<br>O = Output<br>P = Power | AN<br>TTL<br>XTAL | = Analog inpu<br>= TTL compat<br>= Crystal | t or output<br>ible input | OD = Open drain<br>ST = Schmitt Trigger input with CMOS levels<br>CMOS = CMOS compatible input or output             |

## TABLE 1-1: PIC16F716 PINOUT DESCRIPTION

#### 2.2.2.1 STATUS Register

The STATUS register, shown in Register 2-1, contains the arithmetic status of the ALU, the Reset status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any Status bits, see the "Instruction Set Summary."

| Note 1: | The PIC16F716 does not use bits IRP    |
|---------|----------------------------------------|
|         | and RP1 of the STATUS register. Main-  |
|         | tain these bits clear to ensure upward |
|         | compatibility with future products.    |

2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction.

| Reserved | erved Reserved |     | ved R/W-0 R-1 R |  | R/W-x | R/W-x | R/W-x |  |
|----------|----------------|-----|-----------------|--|-------|-------|-------|--|
| IRP      | RP1            | RP0 | RP0 TO PD Z     |  | Z     | DC    | С     |  |
| bit 7 b  |                |     |                 |  |       |       |       |  |

## REGISTER 2-1: STATUS: STATUS REGISTER

| r                 |                               |                                      |                                     |                                     |
|-------------------|-------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|
| Legend:           |                               |                                      |                                     |                                     |
| R = Readable bit  |                               | W = Writable bit                     | U = Unimplemented bit,              | read as '0'                         |
| -n = Value at POR |                               | '1' = Bit is set                     | '0' = Bit is cleared                | x = Bit is unknown                  |
|                   |                               |                                      |                                     |                                     |
| bit 7             | IRP: This bit                 | is reserved and should               | be maintained as '0'                |                                     |
| bit 6             | RP1: This bit                 | is reserved and should               | be maintained as '0'                |                                     |
| bit 5             | RP0: Registe                  | er Bank Select bit (used             | for direct addressing)              |                                     |
|                   | 1 = Bank 1 (8                 | 30h-FFh)                             |                                     |                                     |
|                   | 0 = Bank 0 (                  | 00h-7Fh)                             |                                     |                                     |
| bit 4             | TO: Time-ou                   | t bit                                |                                     |                                     |
|                   | 1 = After pov                 | ver-up, CLRWDT instructi             | on or SLEEP instruction             |                                     |
|                   | o = A WDT t                   | me-out occurred                      |                                     |                                     |
| bit 3             | PD: Power-d                   | own bit                              |                                     |                                     |
|                   | 1 = After pov                 | ver-up or by the CLRWDT              | ' instruction                       |                                     |
|                   | 0 = By execu                  | Ition of the SLEEP instru            | ction                               |                                     |
| bit 2             | Z: Zero bit                   |                                      |                                     |                                     |
|                   | 1 = The resu                  | It of an arithmetic or logi          | c operation is zero                 |                                     |
|                   | 0 = The resu                  | It of an arithmetic or logi          | ic operation is not zero            |                                     |
| bit 1             | <b>DC:</b> Digit Ca reversed. | rry/Borrow bit (Addwf, A             | DDLW, SUBLW, SUBWF instruction      | ons), For Borrow, the polarity is   |
|                   | 1 = A carry-c                 | out from the 4th low-orde            | er bit of the result occurred       |                                     |
|                   | 0 = No carry                  | out from the 4th low-ord             | ler bit of the result               |                                     |
| bit 0             | C: Carry/Bor                  | row bit <sup>(1)</sup> (ADDWF, ADDLI | N, SUBLW, SUBWF instruction         | ns)                                 |
|                   | 1 = A carry-c                 | out from the Most Signific           | cant bit of the result occurred     |                                     |
|                   | 0 = No carry                  | out from the Most Signi              | ficant bit of the result occurred   |                                     |
| Note 1: Fo        | or Borrow, the p              | plarity is reversed. A sub           | otraction is executed by adding     | the two's complement of the sec-    |
| or                | nd operand. For               | rotate (RRF, RLF) instruc            | tions, this bit is loaded with eith | ner the high-order or low-order bit |

of the source register.

#### 2.2.2.5 PIR1 Register

This register contains the individual flag bits for the peripheral interrupts.

Note: Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE of the INTCON register. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

#### REGISTER 2-5: PIR1: PERIPHERAL INTERRUPT REQUEST REGISTER 1

| U-0   | R/W-0 | R/W-0 | R/W-0 R/W-0 |   | U-0    | R/W-0  | R/W-0  |  |
|-------|-------|-------|-------------|---|--------|--------|--------|--|
| —     | ADIF  | —     | —           | _ | CCP1IF | TMR2IF | TMR1IF |  |
| bit 7 |       |       |             |   |        |        |        |  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6   | ADIF: A/D Interrupt Flag bit<br>1 = A/D conversion complete<br>0 = A/D conversion has not completed or has not been started                                                                                                                                                                                                    |
| bit 5-3 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                     |
| bit 2   | CCP1IF: CCP1 Interrupt Flag bit                                                                                                                                                                                                                                                                                                |
|         | <u>Capture Mode</u><br>1 = A TMR1 register capture occurred (must be cleared in software)<br>0 = No TMR1 register capture occurred<br><u>Compare Mode</u><br>1 = A TMR1 register compare match occurred (must be cleared in software)<br>0 = No TMR1 register compare match occurred<br><u>PWM Mode</u><br>Unused in this mode |
| bit 1   | <b>TMR2IF:</b> Timer2 to PR2 Match Interrupt Flag bit<br>1 = Timer2 to PR2 match occurred (must be cleared in software)<br>0 = Timer2 to PR2 match has not occurred                                                                                                                                                            |
| bit 0   | <b>TMR1IF:</b> Timer1 Overflow Interrupt Flag bit<br>1 = Timer1 register overflowed (must be cleared in software)<br>0 = Timer1 has not overflowed                                                                                                                                                                             |

## 2.3 PCL and PCLATH

The Program Counter (PC) is 13 bits wide. The low byte comes from the PCL register, which is a readable and writable register. The high byte (PC<12:8>) is not directly readable or writable and comes from PCLATH. On any Reset, the PC is cleared. Figure 2-3 shows the two situations for the loading of the PC. The upper example in Figure 2-3 shows how the PC is loaded on a write to PCL (PCLATH<4:0>  $\rightarrow$  PCH). The lower example in Figure 2-3 shows how the PC is loaded during a CALL or GOTO instruction (PCLATH<4:3>  $\rightarrow$  PCH).

#### 2.3.1 MODIFYING PCL

Executing any instruction with the PCL register as the destination simultaneously causes the Program Counter PC<12:8> bits (PCH) to be replaced by the contents of the PCLATH register. This allows the entire contents of the program counter to be changed by writing the desired upper 5 bits to the PCLATH register. When the lower 8 bits are written to the PCL register, all 13 bits of the program counter will change to the values contained in the PCLATH register.

A computed GOTO is accomplished by adding an offset to the program counter (ADDWF PCL). Care should be exercised when jumping into a look-up table or program branch table (computed GOTO) by modifying the PCL register. Assuming that PCLATH is set to the table start address, if the table length is greater than 255 instructions or if the lower 8 bits of the memory address rolls over from 0xFF to 0x00 in the middle of the table, then PCLATH must be incremented for each address rollover that occurs between the table beginning and the target location within the table.

For more information refer to Application Note AN556, *"Implementing a Table Read"* (DS00556).

#### 2.3.2 PROGRAM MEMORY PAGING

The CALL and GOTO instructions provide 11 bits of address to allow branching within any 2K program memory page. When doing a CALL or GOTO instruction, the upper bit of the address is provided by PCLATH<3>. When doing a CALL or GOTO instruction, the user must ensure that the page select bit is programmed so that the desired program memory page is addressed. If a RETURN from a CALL instruction (or interrupt) is executed, the entire 13-bit PC is pushed onto the stack. Therefore, manipulation of the PCLATH<3> bit is not required for the RETURN instructions (which POPs the address from the stack).

#### FIGURE 2-3: LOADING OF PC IN DIFFERENT SITUATIONS



## 2.4 Stack

The stack allows a combination of up to 8 program calls and interrupts to occur. The stack contains the return address from this branch in program execution.

Mid-range devices have an 8-level deep x 13-bit wide hardware stack. The stack space is not part of either program or data space, and the Stack Pointer is not readable or writable. The PC is PUSHed onto the stack when a CALL instruction is executed or an interrupt causes a branch. The stack is POPed in the event of a RETURN, RETLW or a RETFIE instruction execution. PCLATH is not modified when the stack is PUSHed or POPed.

After the stack has been PUSHed 8 times, the ninth push overwrites the value that was stored from the first push. The tenth push overwrites the second push (and so on).

## 3.0 I/O PORTS

Some pins for these I/O ports are multiplexed with an alternate function for the peripheral features on the device. In general, when a peripheral is enabled, that pin may not be used as a general purpose I/O pin.

## 3.1 PORTA and the TRISA Register

PORTA is a 5-bit wide bidirectional port. The corresponding data direction register is TRISA. Setting a TRISA bit (= 1) will make the corresponding PORTA pin an input (i.e., put the corresponding output driver in a High-impedance mode). Clearing a TRISA bit (= 0) will make the corresponding PORTA pin an output (i.e., put the contents of the output latch on the selected pin).

Reading the PORTA register reads the status of the pins, whereas writing to it will write to the PORT latch. All write operations are read-modify-write operations. Therefore, a write to a port implies that the port pins are read, the value is modified and then written to the PORT data latch.

Pin RA4 is multiplexed with the Timer0 module clock input to become the RA4/T0CKI pin. The RA4/T0CKI pin is a Schmitt Trigger input and an open drain output. All other RA port pins have TTL input levels and full CMOS output drivers.

PORTA pins, RA<3:0>, are multiplexed with analog inputs and analog VREF input. The operation of each pin is selected by clearing/setting the control bits in the ADCON1 register (A/D Control Register 1).

| Note: | On a Power-on Reset, these pins are     |
|-------|-----------------------------------------|
|       | configured as analog inputs and read as |
|       | ʻ0'.                                    |

The TRISA register controls the direction of the RA pins, even when they are being used as analog inputs. The user must ensure the bits in the TRISA register are maintained set when using them as analog inputs.

Note: Setting RA3:0 to output while in Analog mode will force pins to output contents of data latch.

#### EXAMPLE 3-1: INITIALIZING PORTA

| BCF<br>CLRF  | STATUS,<br>PORTA | RP0 | ;<br>;Initialize PORTA by<br>;clearing output<br>;data latches     |
|--------------|------------------|-----|--------------------------------------------------------------------|
| BSF<br>MOVLW | STATUS,<br>0xEF  | RP0 | ;Select Bank 1<br>;Value used to<br>;initialize data<br>;direction |
| MOVWF        | TRISA            |     | ;Set RA<3:0> as inputs<br>;RA<4> as outputs                        |
| BCF          | STATUS,          | RP0 | ;Return to Bank 0                                                  |

FIGURE 3-1:

BLOCK DIAGRAM OF RA<3:0>



# PIC16F716









## 4.0 TIMER0 MODULE

The Timer0 module is an 8-bit timer/counter with the following features:

- 8-bit timer/counter register (TMR0)
- 8-bit prescaler (shared with Watchdog Timer)
- Programmable internal or external clock source
- · Programmable external clock edge selection
- · Interrupt on overflow

Figure 4-1 is a block diagram of the Timer0 module.

## 4.1 Timer0 Operation

When used as a timer, the Timer0 module can be used as either an 8-bit timer or an 8-bit counter.

#### 4.1.1 8-BIT TIMER MODE

When used as a timer, the Timer0 module will increment every instruction cycle (without prescaler). Timer mode is selected by clearing the T0CS bit of the OPTION register to '0'.

When TMR0 is written, the increment is inhibited for two instruction cycles immediately following the write.

Note: The value written to the TMR0 register can be adjusted, in order to account for the two instruction cycle delay when TMR0 is written.

#### 4.1.2 8-BIT COUNTER MODE

When used as a counter, the Timer0 module will increment on every rising or falling edge of the T0CKI pin. The incrementing edge is determined by the T0SE bit of the OPTION register. Counter mode is selected by setting the T0CS bit of the OPTION register to '1'.

#### FIGURE 4-1: BLOCK DIAGRAM OF THE TIMER0/WDT PRESCALER



## 6.0 TIMER2 MODULE

The Timer2 module is an 8-bit timer with the following features:

- 8-bit timer register (TMR2)
- 8-bit period register (PR2)
- Interrupt on TMR2 match with PR2
- Software programmable prescaler (1:1, 1:4, 1:16)
- Software programmable postscaler (1:1 to 1:16)

See Figure 6-1 for a block diagram of Timer2.

#### 6.1 Timer2 Operation

The clock input to the Timer2 module is the system instruction clock (Fosc/4). The clock is fed into the Timer2 prescaler, which has prescale options of 1:1, 1:4 or 1:16. The output of the prescaler is then used to increment the TMR2 register.

The values of TMR2 and PR2 are constantly compared to determine when they match. TMR2 will increment from 00h until it matches the value in PR2. When a match occurs, two things happen:

- TMR2 is reset to 00h on the next increment cycle
- The Timer2 postscaler is incremented

The match output of the Timer2/PR2 comparator is then fed into the Timer2 postscaler. The postscaler has postscale options of 1:1 to 1:16 inclusive. The output of the Timer2 postscaler is used to set the TMR2IF interrupt flag bit in the PIR2 register.

#### FIGURE 6-1: TIMER2 BLOCK DIAGRAM

The TMR2 and PR2 registers are both fully readable and writable. On any Reset, the TMR2 register is set to 00h and the PR2 register is set to FFh.

Timer2 is turned on by setting the TMR2ON bit in the T2CON register to a '1'. Timer2 is turned off by clearing the TMR2ON bit to a '0'.

The Timer2 prescaler is controlled by the T2CKPS bits in the T2CON register. The Timer2 postscaler is controlled by the TOUTPS bits in the T2CON register. The prescaler and postscaler counters are cleared when:

- · A write to TMR2 occurs.
- A write to T2CON occurs.
- Any device Reset occurs (Power-on Reset, MCLR Reset, Watchdog Timer Reset, or Brown-out Reset).

Note: TMR2 is not cleared when T2CON is written.



# PIC16F716





FIGURE 7-3: ADC TRANSFER FUNCTION



# PIC16F716

NOTES:

## 8.3.4 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCP1 pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 8.3.5 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency.

#### 8.3.6 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

#### 8.3.7 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Disable the PWM pin (CCP1) output drivers by setting the associated TRIS bit.
- 2. Set the PWM period by loading the PR2 register.
- Configure the CCP module for the PWM mode by loading the CCP1CON register with the appropriate values.
- 4. Set the PWM duty cycle by loading the CCPR1L register and DC1B bits of the CCP1CON register.
- 5. Configure and start Timer2:
  - Clear the TMR2IF interrupt flag bit of the PIR1 register.
  - Set the Timer2 prescale value by loading the T2CKPS bits of the T2CON register.
  - Enable Timer2 by setting the TMR2ON bit of the T2CON register.
- 6. Enable PWM output after a new PWM cycle has started:
  - Wait until Timer2 overflows (TMR2IF bit of the PIR1 register is set).
  - Enable the CCP1 pin output driver by clearing the associated TRIS bit.

#### 9.10.1 INT INTERRUPT

External interrupt on RB0/INT pin is edge triggered, either rising if bit INTEDG of the OPTION register is set, or falling if the INTEDG bit is clear. When a valid edge appears on the RB0/INT pin, flag bit INTF of the INTCON register is set. This interrupt can be disabled by clearing enable bit INTE of the INTCON register. Flag bit INTF must be cleared in software in the Interrupt Service Routine before re-enabling this interrupt. The INT interrupt can wake-up the processor from Sleep, if bit INTE was set prior to going into Sleep. The status of global interrupt enable bit GIE decides whether or not the processor branches to the interrupt vector following wake-up. See **Section 9.13 "Power-down Mode (Sleep)"** for details on Sleep mode.

#### 9.10.2 TMR0 INTERRUPT

An overflow (FFh  $\rightarrow$  00h) in the TMR0 register will set flag bit T0IF of the INTCON register. The interrupt can be enabled/disabled by setting/clearing enable bit T0IE of the INTCON register. (Section 4.0 "Timer0 Module").

#### 9.10.3 PORTB INTCON CHANGE

An input change on PORTB<7:4> sets flag bit RBIF of the INTCON register. The interrupt can be enabled/disabled by setting/clearing enable bit RBIE of the INTCON register. (Section 3.2 "PORTB and the TRISB Register").

#### 9.11 Context Saving During Interrupts

During an interrupt, only the return PC value is saved on the stack. Typically, users may wish to save key registers during an interrupt, (i.e., W register and STATUS register). This will have to be implemented in firmware.

Example 9-1 stores and restores the W, STATUS, PCLATH and FSR registers. Context storage registers, W\_TEMP, STATUS\_TEMP, PCLATH\_TEMP and FSR\_TEMP, must be defined in Common RAM which are those addresses between 70h-7Fh in Bank 0 and between F0h-FFh in Bank 1.

The example:

- a) Stores the W register.
- b) Stores the STATUS register in Bank 0.
- c) Stores the PCLATH register.
- d) Stores the FSR register.
- e) Executes the Interrupt Service Routine code (User-generated).
- f) Restores all saved registers in reverse order from which they were stored.

## EXAMPLE 9-1: SAVING STATUS, W, AND PCLATH REGISTERS IN RAM

| MOTHE  | ע איבאיס       | Conv W to TEMP register gould be bank one or sore  |
|--------|----------------|----------------------------------------------------|
| CWADE  | W_IEMP         | Cupy w to TEMP register, could be bank one of zero |
| SWAPF  | SIATUS,W       | ; Swap status to be saved into w                   |
| MOVWF  | STATUS_TEMP    | ;Save status to bank zero STATUS_TEMP register     |
| MOVF   | PCLATH, W      | ;Only required if using pages 1, 2 and/or 3        |
| MOVWF  | PCLATH_TEMP    | ;Save PCLATH into W                                |
| CLRF   | PCLATH         | ;Page zero, regardless of current page             |
| BCF    | STATUS, IRP    | ;Return to Bank 0                                  |
| MOVF   | FSR, W         | ;Copy FSR to W                                     |
| MOVWF  | FSR_TEMP       | ;Copy FSR from W to FSR_TEMP                       |
| :      |                |                                                    |
| :(ISR) |                |                                                    |
| :      |                |                                                    |
| MOVF   | FSR_TEMP,W     | ;Restore FSR                                       |
| MOVWF  | FSR            | ;Move W into FSR                                   |
| MOVF   | PCLATH_TEMP, W | ;Restore PCLATH                                    |
| MOVWF  | PCLATH         | ;Move W into PCLATH                                |
| SWAPF  | STATUS_TEMP,W  | ;Swap STATUS_TEMP register into W                  |
| MOVWF  | STATUS         | ;Move W into STATUS register                       |
| SWAPF  | W_TEMP,F       | ;Swap W_TEMP                                       |
| SWAPF  | W_TEMP,W       | ;Swap W_TEMP into W                                |
|        |                | ·Return from interrupt and enable GIF              |

| Mnemonic, |           | Description                  | Quality      |        | 14-Bit           | Opcode       | Status | N          |         |
|-----------|-----------|------------------------------|--------------|--------|------------------|--------------|--------|------------|---------|
| Opera     | nds       | Description                  |              | MSb    |                  |              | LSb    | Affected   | Notes   |
|           |           | BYTE-ORIENTED FILE RE        | GISTER OPE   | RATIC  | NS               |              |        |            |         |
| ADDWF     | f, d      | Add W and f                  | 1            | 00     | 0111             | dfff         | ffff   | C, DC, Z   | 1, 2    |
| ANDWF     | f, d      | AND W with f                 | 1            | 00     | 0101             | dfff         | ffff   | Z          | 1, 2    |
| CLRF      | f Clear f |                              | 1            | 00     | 0001             | lfff         | ffff   | Z          | 2       |
| CLRW      | -         | Clear W                      | 1            | 00     | 0001             | 0xxx         | xxxx   | Z          |         |
| COMF      | f, d      | Complement f                 | 1            | 00     | 1001             | dfff         | ffff   | Z          | 1, 2    |
| DECF      | f, d      | Decrement f                  | 1            | 00     | 0011             | dfff         | ffff   | Z          | 1, 2    |
| DECFSZ    | f, d      | Decrement f, Skip if 0       | 1 <b>(2)</b> | 00     | 1011             | dfff         | ffff   |            | 1, 2, 3 |
| INCF      | f, d      | Increment f                  | 1            | 00     | 1010             | dfff         | ffff   | Z          | 1, 2    |
| INCFSZ    | f, d      | Increment f, Skip if 0       | 1(2)         | 00     | 1111             | dfff         | ffff   |            | 1, 2, 3 |
| IORWF     | f, d      | Inclusive OR W with f        | 1            | 00     | 0100             | dfff         | ffff   | Z          | 1, 2    |
| MOVF      | f, d      | Move f                       | 1            | 00     | 1000             | dfff         | ffff   | Z          | 1, 2    |
| MOVWF     | f         | Move W to f                  | 1            | 00     | 0000             | lfff         | ffff   |            |         |
| NOP       | -         | No Operation                 | 1            | 00     | 0000             | 0xx0         | 0000   |            |         |
| RLF       | f, d      | Rotate Left f through Carry  | 1            | 00     | 1101             | dfff         | ffff   | С          | 1, 2    |
| RRF       | f, d      | Rotate Right f through Carry | 1            | 00     | 1100             | dfff         | ffff   | С          | 1, 2    |
| SUBWF     | f, d      | Subtract W from f            | 1            | 00     | 0010             | dfff         | ffff   | C, DC, Z   | 1, 2    |
| SWAPF     | f, d      | Swap nibbles in f            | 1            | 00     | 1110             | dfff         | ffff   |            | 1, 2    |
| XORWF     | f, d      | Exclusive OR W with f        | 1            | 00     | 0110             | dfff         | ffff   | Z          | 1, 2    |
|           |           | BIT-ORIENTED FILE REG        |              | RATION | IS               |              |        |            | •       |
| BCF       | fb        | Bit Clear f                  | 1            | 01     | 00bb             | bfff         | ffff   |            | 1.2     |
| BSF       | f b       | Bit Set f                    | 1            | 01     | 01bb             | bfff         | ffff   |            | 1.2     |
| BTESC     | fb        | Bit Test f Skip if Clear     | 1 (2)        | 01     | 10bb             | ≈===<br>bfff | ffff   |            | 3       |
| BTFSS     | f. b      | Bit Test f. Skip if Set      | 1 (2)        | 01     | 11bb             | bfff         | ffff   |            | 3       |
|           | .,        | LITERAL AND CONTR            |              | IONS   |                  |              |        | I          |         |
| ADDI W    | k         | Add literal and W            | 1            | 11     | 111x             | kkkk         | kkkk   | C DC Z     |         |
| ANDIW     | k         | AND literal with W           | 1            | 11     | 1001             | kkkk         | kkkk   | 7          |         |
| CALL      | k         | Call Subroutine              | 2            | 10     | 0kkk             | kkkk         | kkkk   | _          |         |
| CLRWDT    | _         | Clear Watchdog Timer         | 1            | 0.0    | 0000             | 0110         | 0100   | TO PD      |         |
| GOTO      | k         | Go to address                | 2            | 10     | 1kkk             | kkkk         | kkkk   |            |         |
| IORI W    | k         | Inclusive OR literal with W  | 1            | 11     | 1000             | kkkk         | kkkk   | 7          |         |
| MOVIW     | k         | Move literal to W            | 1            | 11     | 00xx             | kkkk         | kkkk   | _          |         |
| RETEIE    | _         | Return from interrupt        | 2            | 0.0    | 0000             | 0000         | 1001   |            |         |
| RETLW     | k         | Return with literal in W     | 2            | 11     | 01xx             | kkkk         | kkkk   |            |         |
| RETURN    | _         | Return from Subroutine       | 2            | 00     | 0000             | 0000         | 1000   |            |         |
| SLEEP     | _         | Go into Standby mode         | 1            | 0.0    | 0000             | 0110         | 0011   |            |         |
| SUBLW     | k         | Subtract W from literal      | 1            | 11     | 110 <del>x</del> | kkkk         | kkkk   |            |         |
| XORLW     | k         | Exclusive OR literal with W  | 1            | 11     | 1010             | kkkk         | kkkk   | Z, 2, 2, 2 |         |

#### TABLE 10-2: PIC16F716 INSTRUCTION SET

**Note 1:** When an I/O register is modified as a function of itself (e.g., MOVF GPIO, 1), the value used will be that value present on the pins themselves. For example, if the data latch is '1' for a pin configured as input and is driven low by an external device, the data will be written back with a '0'.

2: If this instruction is executed on the TMR0 register (and where applicable, d = 1), the prescaler will be cleared if assigned to the Timer0 module.

**3:** If the Program Counter (PC) is modified, or a conditional test is true, the instruction requires two cycles. The second cycle is executed as a NOP.





| Param<br>No. | Sym  | Characteristic        |                |                       | Min         | Тур† | Мах | Units                                 | Conditions |
|--------------|------|-----------------------|----------------|-----------------------|-------------|------|-----|---------------------------------------|------------|
| 50* TccL C   |      | CCP1 input low        | No Prescaler   |                       | 0.5Tcy + 20 | —    | —   | ns                                    |            |
|              |      | time                  | With Prescaler | Standard              | 10          | —    | _   | ns                                    |            |
| 51*          | ТссН | CCP1 input high       | No Prescaler   |                       | 0.5Tcy + 20 | —    | _   | ns                                    |            |
|              |      | time                  | With Prescaler | Standard              | 10          | —    | _   | ns                                    |            |
| 52*          | TccP | CCP1 input period     |                | <u>3Tcy + 40</u><br>N | —           | _    | ns  | N = prescale<br>value (1,4, or<br>16) |            |
| 53*          | TccR | CCP1 output rise time |                | Standard              | _           | 10   | 40  | ns                                    |            |
| 53A*         |      |                       |                | Extended              | _           | —    | 80  | ns                                    |            |
| 54*          | TccF | CCP1 output fall time |                | Standard              | _           | 10   | 40  | ns                                    |            |
| 54A*         |      |                       |                | Extended              | _           | —    | 80  | ns                                    |            |

| TABLE 12-6: | CAPTURE/COMPARE/PWM REQUIREMENTS |
|-------------|----------------------------------|
|             |                                  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

## PIC16F716











FIGURE 13-20: VOH vs. IOH OVER TEMPERATURE (VDD = 5.0V)



© 2007 Microchip Technology Inc.

### 14.2 Package Details

The following sections give the technical details of the packages.

### 18-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units    |      | INCHES   |      |
|----------------------------|----------|------|----------|------|
| Dimension                  | n Limits | MIN  | NOM      | MAX  |
| Number of Pins             | Ν        |      | 18       | •    |
| Pitch                      | е        |      | .100 BSC |      |
| Top to Seating Plane       | А        | -    | -        | .210 |
| Molded Package Thickness   | A2       | .115 | .130     | .195 |
| Base to Seating Plane      | A1       | .015 | -        | -    |
| Shoulder to Shoulder Width | E        | .300 | .310     | .325 |
| Molded Package Width       | E1       | .240 | .250     | .280 |
| Overall Length             | D        | .880 | .900     | .920 |
| Tip to Seating Plane       | L        | .115 | .130     | .150 |
| Lead Thickness             | С        | .008 | .010     | .014 |
| Upper Lead Width           | b1       | .045 | .060     | .070 |
| Lower Lead Width           | b        | .014 | .018     | .022 |
| Overall Row Spacing §      | eB       | _    | -        | .430 |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-007B

## **READER RESPONSE**

It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150.

Please list the following information, and use this outline to provide us with your comments about this document.

| To:                       | Technical Publications Manager         | Total Pages Sent                                       |  |  |  |
|---------------------------|----------------------------------------|--------------------------------------------------------|--|--|--|
| RE:                       | Reader Response                        |                                                        |  |  |  |
| From                      | I: Name                                |                                                        |  |  |  |
|                           | Company                                |                                                        |  |  |  |
|                           | Address                                |                                                        |  |  |  |
|                           | City / State / ZIP / Country           |                                                        |  |  |  |
|                           | Telephone: ()                          | FAX: ()                                                |  |  |  |
| Appli                     | cation (optional):                     |                                                        |  |  |  |
| Would you like a reply?YN |                                        |                                                        |  |  |  |
| Devi                      | ce: PIC16F716                          | Literature Number: DS41206B                            |  |  |  |
| Ques                      | stions:                                |                                                        |  |  |  |
| 1. V                      | What are the best features of this do  | cument?                                                |  |  |  |
|                           |                                        |                                                        |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| 2. ⊦                      | low does this document meet your       | hardware and software development needs?               |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| 3. E                      | Do you find the organization of this o | locument easy to follow? If not, why?                  |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| 4. V                      | What additions to the document do y    | ou think would enhance the structure and subject?      |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| 5. V                      | What deletions from the document c     | ould be made without affecting the overall usefulness? |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| 6. I                      | s there any incorrect or misleading i  | nformation (what and where)?                           |  |  |  |
| -                         |                                        |                                                        |  |  |  |
| _                         |                                        |                                                        |  |  |  |
| 7. ⊦                      | low would you improve this docume      | ent?                                                   |  |  |  |
| -                         |                                        |                                                        |  |  |  |
|                           |                                        |                                                        |  |  |  |



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara, CA Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Habour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Fuzhou** Tel: 86-591-8750-3506 Fax: 86-591-8750-3521

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Shunde** Tel: 86-757-2839-5507 Fax: 86-757-2839-5571

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7250 Fax: 86-29-8833-7256

#### ASIA/PACIFIC

India - Bangalore Tel: 91-80-4182-8400 Fax: 91-80-4182-8422

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

**Korea - Gumi** Tel: 82-54-473-4301 Fax: 82-54-473-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

**Malaysia - Penang** Tel: 60-4-646-8870 Fax: 60-4-646-5086

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-572-9526 Fax: 886-3-572-6459

**Taiwan - Kaohsiung** Tel: 886-7-536-4818 Fax: 886-7-536-4803

**Taiwan - Taipei** Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820