# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | -                                                                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 13                                                                       |
| Program Memory Size        | 3.5KB (2K x 14)                                                          |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 128 x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 4x8b                                                                 |
| Oscillator Type            | External                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                                           |
| Supplier Device Package    | 20-SSOP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic16f716-i-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 20-Pin Diagram



#### TABLE 2: 20-PIN SSOP SUMMARY

| I/O | Pin | Analog   | ECCP     | Timer | Interrupts | Pull-ups | Basic       |
|-----|-----|----------|----------|-------|------------|----------|-------------|
| RA0 | 19  | AN0      | _        | _     | —          | _        | —           |
| RA1 | 20  | AN1      | —        | _     | —          | _        | —           |
| RA2 | 1   | AN2      |          |       | —          | -        | —           |
| RA3 | 2   | AN3/VREF | _        | _     | _          |          | _           |
| RA4 | 3   | —        | _        | TOCKI | —          |          | —           |
| RB0 | 7   | —        | ECCPAS2  |       | INT        | Y        | —           |
| RB1 | 8   | —        |          | T1CKI | —          | Y        | —           |
| RB2 | 9   | —        |          | T10SI | —          | Y        | —           |
| RB3 | 10  | —        | CCP1/P1A |       | —          | Y        | —           |
| RB4 | 11  | —        | ECCPAS0  |       | IOC        | Y        | —           |
| RB5 | 12  | —        | P1B      |       | IOC        | Y        | —           |
| RB6 | 13  | —        | P1C      |       | IOC        | Y        | ICSPCLK     |
| RB7 | 14  | —        | P1D      |       | IOC        | Y        | ICSPDAT     |
| —   | 15  | —        |          |       | —          |          | Vdd         |
|     | 16  | —        |          |       | —          |          | Vdd         |
| —   | 5   | —        |          |       | —          |          | Vss         |
| —   | 6   | —        |          |       | —          | -        | Vss         |
|     | 4   | _        |          | _     | —          | _        | MCLR/VPP    |
| —   | 18  | _        | _        | _     | —          | _        | OSC1/CLKIN  |
| _   | 17  |          |          |       | _          | _        | OSC2/CLKOUT |

#### 2.2.2.1 STATUS Register

The STATUS register, shown in Register 2-1, contains the arithmetic status of the ALU, the Reset status and the bank select bits for data memory.

The STATUS register can be the destination for any instruction, as with any other register. If the STATUS register is the destination for an instruction that affects the Z, DC or C bits, then the write to these three bits is disabled. These bits are set or cleared according to the device logic. Furthermore, the TO and PD bits are not writable. Therefore, the result of an instruction with the STATUS register as destination may be different than intended.

For example, CLRF STATUS will clear the upper-three bits and set the Z bit. This leaves the STATUS register as 000u uluu (where u = unchanged). It is recommended, therefore, that only BCF, BSF, SWAPF and MOVWF instructions are used to alter the STATUS register because these instructions do not affect the Z, C or DC bits from the STATUS register. For other instructions, not affecting any Status bits, see the "Instruction Set Summary."

| Note 1: | The PIC16F716 does not use bits IRP    |
|---------|----------------------------------------|
|         | and RP1 of the STATUS register. Main-  |
|         | tain these bits clear to ensure upward |
|         | compatibility with future products.    |

2: The C and DC bits operate as a borrow and digit borrow bit, respectively, in subtraction.

| Reserved | Reserved | R/W-0 | R-1 | R-1 | R/W-x | R/W-x | R/W-x |
|----------|----------|-------|-----|-----|-------|-------|-------|
| IRP      | RP1      | RP0   | TO  | PD  | Z     | DC    | С     |
| bit 7    |          |       |     |     |       |       | bit 0 |

## REGISTER 2-1: STATUS: STATUS REGISTER

| r             |                               |                                      |                                     |                                     |
|---------------|-------------------------------|--------------------------------------|-------------------------------------|-------------------------------------|
| Legend:       |                               |                                      |                                     |                                     |
| R = Readabl   | e bit                         | W = Writable bit                     | U = Unimplemented bit,              | read as '0'                         |
| -n = Value at | POR                           | '1' = Bit is set                     | '0' = Bit is cleared                | x = Bit is unknown                  |
|               |                               |                                      |                                     |                                     |
| bit 7         | IRP: This bit                 | is reserved and should               | be maintained as '0'                |                                     |
| bit 6         | RP1: This bit                 | is reserved and should               | be maintained as '0'                |                                     |
| bit 5         | RP0: Registe                  | er Bank Select bit (used             | for direct addressing)              |                                     |
|               | 1 = Bank 1 (8                 | 30h-FFh)                             |                                     |                                     |
|               | 0 = Bank 0 (                  | 00h-7Fh)                             |                                     |                                     |
| bit 4         | TO: Time-ou                   | t bit                                |                                     |                                     |
|               | 1 = After pov                 | ver-up, CLRWDT instructi             | on or SLEEP instruction             |                                     |
|               | o = A WDT t                   | me-out occurred                      |                                     |                                     |
| bit 3         | PD: Power-d                   | own bit                              |                                     |                                     |
|               | 1 = After pov                 | ver-up or by the CLRWDT              | ' instruction                       |                                     |
|               | 0 = By execu                  | Ition of the SLEEP instru            | ction                               |                                     |
| bit 2         | Z: Zero bit                   |                                      |                                     |                                     |
|               | 1 = The resu                  | It of an arithmetic or logi          | c operation is zero                 |                                     |
|               | 0 = The resu                  | It of an arithmetic or logi          | ic operation is not zero            |                                     |
| bit 1         | <b>DC:</b> Digit Ca reversed. | rry/Borrow bit (Addwf, A             | DDLW, SUBLW, SUBWF instruction      | ons), For Borrow, the polarity is   |
|               | 1 = A carry-c                 | out from the 4th low-orde            | er bit of the result occurred       |                                     |
|               | 0 = No carry                  | out from the 4th low-ord             | ler bit of the result               |                                     |
| bit 0         | C: Carry/Bor                  | row bit <sup>(1)</sup> (ADDWF, ADDLI | N, SUBLW, SUBWF instruction         | ns)                                 |
|               | 1 = A carry-c                 | out from the Most Signific           | cant bit of the result occurred     |                                     |
|               | 0 = No carry                  | out from the Most Signi              | ficant bit of the result occurred   |                                     |
| Note 1: Fo    | or Borrow, the p              | plarity is reversed. A sub           | otraction is executed by adding     | the two's complement of the sec-    |
| or            | nd operand. For               | rotate (RRF, RLF) instruc            | tions, this bit is loaded with eith | ner the high-order or low-order bit |

of the source register.

#### 2.2.2.4 PIE1 Register

This register contains the individual enable bits for the peripheral interrupts.

**Note:** Bit PEIE of the INTCON register must be set to enable any peripheral interrupt.

## REGISTER 2-4: PIE1: PERIPHERAL INTERRUPT ENABLE REGISTER 1

| U-0   | R/W-0 | U-0 | U-0 | U-0 | R/W-0  | R/W-0  | R/W-0  |
|-------|-------|-----|-----|-----|--------|--------|--------|
| —     | ADIE  | —   | —   | —   | CCP1IE | TMR2IE | TMR1IE |
| bit 7 |       |     |     |     |        |        | bit 0  |

| Legend:           |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

| bit 7   | Unimplemented: Read as '0'                                                                                             |
|---------|------------------------------------------------------------------------------------------------------------------------|
| bit 6   | ADIE: A/D Converter (ADC) Interrupt Enable bit                                                                         |
|         | <ul><li>1 = Enables the ADC interrupt</li><li>0 = Disables the ADC interrupt</li></ul>                                 |
| bit 5-3 | Unimplemented: Read as '0'                                                                                             |
| bit 2   | CCP1IE: CCP1 Interrupt Enable bit                                                                                      |
|         | 1 = Enables the CCP1 interrupt                                                                                         |
|         | 0 = Disables the CCP1 interrupt                                                                                        |
| bit 1   | TMR2IE: Timer2 to PR2 Match Interrupt Enable bit                                                                       |
|         | <ul><li>1 = Enables the Timer2 to PR2 match interrupt</li><li>0 = Disables the Timer2 to PR2 match interrupt</li></ul> |
| bit 0   | TMR1IE: Timer1 Overflow Interrupt Enable bit                                                                           |
|         | 1 = Enables the Timer1 overflow interrupt                                                                              |
|         | U - Disables the filler i overnow interrupt                                                                            |

FIGURE 3-2: BLOCK DIAGRAM OF RA4/T0CKI PIN



| TABLE 3-1: | SUMMARY OF REGISTERS ASSOCIATED WITH PORTA |
|------------|--------------------------------------------|
|            |                                            |

| Name   | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Value on<br>POR, BOR | Value on<br>all other<br>Resets |
|--------|-------|-------|-------|--------|--------|--------|--------|--------|----------------------|---------------------------------|
| PORTA  | _     | _     | _     | RA4    | RA3    | RA2    | RA1    | RA0    | x 0000               | u uuuu                          |
| TRISA  | _     | _     | _     | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 1 1111               | 1 1111                          |
| ADCON1 | _     | _     | _     | _      |        | PCFG2  | PCFG1  | PCFG0  | 000                  | 000                             |

Legend: x = unknown, u = unchanged, – = unimplemented locations read as '0'. Shaded cells are not used by PORTA.









-n = Value at POR

### REGISTER 7-2: ADCON1: A/D CONTROL REGISTER 1

| U-0                               | U-0 | U-0 | U-0 | U-0                                | R/W-0 | R/W-0 | R/W-0 |  |
|-----------------------------------|-----|-----|-----|------------------------------------|-------|-------|-------|--|
| —                                 | —   | —   | —   | —                                  | PCFG2 | PCFG1 | PCFG0 |  |
| bit 7                             |     |     |     |                                    |       |       | bit 0 |  |
|                                   |     |     |     |                                    |       |       |       |  |
| Legend:                           |     |     |     |                                    |       |       |       |  |
| R = Readable bit W = Writable bit |     |     | bit | U = Unimplemented bit, read as '0' |       |       |       |  |

bit 7-3 Unimplemented: Read as '0'

bit 2-0 **PCFG<2:0>**: A/D Port Configuration Control bits.

'1' = Bit is set

The following table illustrates the effects of the various configurations:

| PCFG<2:0> | AN3/<br>RA3 | AN2/<br>RA2 | AN2/<br>RA1 | AN0/<br>RA0 | VREF |
|-----------|-------------|-------------|-------------|-------------|------|
| 0x0       | А           | А           | А           | А           | Vdd  |
| 0x1       | VREF        | А           | А           | А           | RA3  |
| 100       | А           | D           | А           | А           | Vdd  |
| 101       | VREF        | D           | А           | А           | RA3  |
| 11x       | D           | D           | D           | D           | VDD  |

'0' = Bit is cleared

Legend: A = Analog input, D = Digital I/O

x = Bit is unknown

NOTES:

## 8.1 Capture Mode

In Capture mode, CCPR1H:CCPR1L captures the 16-bit value of the TMR1 register when an event occurs on pin CCP1. An event is defined as one of the following and is configured by the CCP1M<3:0> bits of the CCP1CON register:

- · Every falling edge
- · Every rising edge
- Every 4th rising edge
- · Every 16th rising edge

When a capture is made, the Interrupt Request Flag bit CCP1IF of the PIR1 register is set. The interrupt flag must be cleared in software. If another capture occurs before the value in the CCPR1H, CCPR1L register pair is read, the old captured value is overwritten by the new captured value (see Figure 8-1).

#### 8.1.1 CCP1 PIN CONFIGURATION

In Capture mode, the CCP1 pin should be configured as an input by setting the associated TRIS control bit.

| Note: | If the CCP1 pin is configured as an output, |  |  |  |
|-------|---------------------------------------------|--|--|--|
|       | a write to the port can cause a capture     |  |  |  |
|       | condition.                                  |  |  |  |

#### FIGURE 8-1: CAPTURE MODE OPERATION BLOCK DIAGRAM



### 8.1.2 TIMER1 MODE SELECTION

Timer1 must be running in Timer mode or Synchronized Counter mode for the CCP module to use the capture feature. In Asynchronous Counter mode, the capture operation may not work.

#### 8.1.3 SOFTWARE INTERRUPT

When the Capture mode is changed, a false capture interrupt may be generated. The user should keep the CCP1IE interrupt enable bit of the PIE1 register clear to avoid false interrupts. Additionally, the user should clear the CCP1IF interrupt flag bit of the PIR1 register following any change in operating mode.

#### 8.1.4 CCP PRESCALER

There are four prescaler settings specified by the CCP1M<3:0> bits of the CCP1CON register. Whenever the CCP module is turned off, or the CCP module is not in Capture mode, the prescaler counter is cleared. Any Reset will clear the prescaler counter.

Switching from one capture prescaler to another does not clear the prescaler and may generate a false interrupt. To avoid this unexpected operation, turn the module off by clearing the CCP1CON register before changing the prescaler (see Example 8-1).

#### EXAMPLE 8-1: CHANGING BETWEEN CAPTURE PRESCALERS

| BANKSEI | L CCP1CON   | ;Set Bank bits to point |
|---------|-------------|-------------------------|
|         |             | ;to CCP1CON             |
| CLRF    | CCP1CON     | ;Turn CCP module off    |
| MOVLW   | NEW_CAPT_PS | ;Load the W reg with    |
|         |             | ; the new prescaler     |
|         |             | ; move value and CCP ON |
| MOVWF   | CCP1CON     | ;Load CCP1CON with this |
|         |             | ; value                 |
|         |             |                         |

## 8.3 PWM Mode

The PWM mode generates a Pulse-Width Modulated signal on the CCP1 pin. The duty cycle, period and resolution are determined by the following registers:

- PR2
- T2CON
- CCPR1L
- CCP1CON

In Pulse-Width Modulation (PWM) mode, the CCP module produces up to a 10-bit resolution PWM output on the CCP1 pin. Since the CCP1 pin is multiplexed with the PORT data latch, the TRIS for that pin must be cleared to enable the CCP1 pin output driver.

| Note: | Clearing   | the   | CCP1CON        | register | will |
|-------|------------|-------|----------------|----------|------|
|       | relinquish | I CCP | 1 control of t | ne CCP1  | pin. |

Figure 8-3 shows a simplified block diagram of PWM operation.

Figure 8-4 shows a typical waveform of the PWM signal.

For a step-by-step procedure on how to set up the CCP module for PWM operation, see **Section 8.3.7 "Setup for PWM Operation"**.

FIGURE 8-3: SIMPLIFIED PWM BLOCK DIAGRAM



The PWM output (Figure 8-4) has a time base (period) and a time that the output stays high (duty cycle).





## 8.3.4 OPERATION IN SLEEP MODE

In Sleep mode, the TMR2 register will not increment and the state of the module will not change. If the CCP1 pin is driving a value, it will continue to drive that value. When the device wakes up, TMR2 will continue from its previous state.

#### 8.3.5 CHANGES IN SYSTEM CLOCK FREQUENCY

The PWM frequency is derived from the system clock frequency. Any changes in the system clock frequency will result in changes to the PWM frequency.

#### 8.3.6 EFFECTS OF RESET

Any Reset will force all ports to Input mode and the CCP registers to their Reset states.

#### 8.3.7 SETUP FOR PWM OPERATION

The following steps should be taken when configuring the CCP module for PWM operation:

- 1. Disable the PWM pin (CCP1) output drivers by setting the associated TRIS bit.
- 2. Set the PWM period by loading the PR2 register.
- 3. Configure the CCP module for the PWM mode by loading the CCP1CON register with the appropriate values.
- 4. Set the PWM duty cycle by loading the CCPR1L register and DC1B bits of the CCP1CON register.
- 5. Configure and start Timer2:
  - Clear the TMR2IF interrupt flag bit of the PIR1 register.
  - Set the Timer2 prescale value by loading the T2CKPS bits of the T2CON register.
  - Enable Timer2 by setting the TMR2ON bit of the T2CON register.
- 6. Enable PWM output after a new PWM cycle has started:
  - Wait until Timer2 overflows (TMR2IF bit of the PIR1 register is set).
  - Enable the CCP1 pin output driver by clearing the associated TRIS bit.

## 9.8 Time-out Sequence

On power-up, the time-out sequence is as follows: First PWRT time-out is invoked after the POR time delay has expired. Then OST is activated. The total time-out will vary based on oscillator configuration and the status of the PWRT. For example, in RC mode with the PWRT disabled, there will be no time-out at all. Figure 9-10, Figure 9-11, and Figure 9-12 depict time-out sequences on power-up.

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (Figure 9-12). This is useful for testing purposes or to synchronize more than one PIC16F716 device operating in parallel.

Table 9-5 shows the Reset conditions for some Special Function Registers, while Table 9-6 shows the Reset conditions for all the registers.

## 9.9 Power Control/STATUS Register (PCON)

The Power Control/STATUS Register, PCON has two bits.

Bit 0 is the Brown-out Reset Status <u>bit</u>, BOR. If the BOREN Configuration bit is set, BOR is '1' on Power-on Reset and reset to '0' when a Brown-out condition occurs. BOR must then be set by the user and checked on subsequent resets to see if it is clear, indicating that another Brown-out has occurred.

If the BOREN Configuration bit is clear, BOR is unknown on Power-on Reset.

Bit 1 is POR (Power-on Reset Status bit). It is cleared on a Power-on Reset and unaffected otherwise. The user must set this bit following a Power-on Reset.

| Oscillator Configuration | Power-up or E     | Wake up from Sloop |                   |
|--------------------------|-------------------|--------------------|-------------------|
| Oscillator Configuration | PWRTE = 0         | PWRTE = 1          | Wake-up nom Sleep |
| XT, HS, LP               | 72 ms + 1024 Tosc | 1024 Tosc          | 1024 Tosc         |
| RC                       | 72 ms             | —                  | —                 |

#### TABLE 9-3: TIME-OUT IN VARIOUS SITUATIONS

| TABLE 9-4: | STATUS BITS AND THEIR SIGNIFICANCE |
|------------|------------------------------------|
|            |                                    |

|     |     | 00 0. |    |                                                         |
|-----|-----|-------|----|---------------------------------------------------------|
| POR | BOR | то    | PD |                                                         |
| 0   | x   | 1     | 1  | Power-on Reset (BOREN = 0)                              |
| 0   | 1   | 1     | 1  | Power-on Reset (BOREN = 1)                              |
| 0   | x   | 0     | x  | Illegal, TO is set on POR                               |
| 0   | x   | x     | 0  | Illegal, PD is set on POR                               |
| 1   | 0   | 1     | 1  | Brown-out Reset                                         |
| 1   | 1   | 0     | 1  | WDT Reset                                               |
| 1   | 1   | 0     | 0  | WDT Wake-up                                             |
| 1   | 1   | u     | u  | MCLR Reset during normal operation                      |
| 1   | 1   | 1     | 0  | MCLR Reset during Sleep or interrupt wake-up from Sleep |

#### 9.10 Interrupts

The PIC16F716 devices have up to 7 sources of interrupt. The Interrupt Control Register (INTCON) records individual interrupt requests in flag bits. It also has individual and global interrupt enable bits.

| Note: | Individual interrupt flag bits are set regard- |
|-------|------------------------------------------------|
|       | less of the status of their corresponding      |
|       | mask bit or the GIE bit.                       |

A Global Interrupt Enable bit, GIE of the INTCON register enables all un-masked interrupts when set, or disables all interrupts when cleared. When bit GIE is enabled, and an interrupt's flag bit and mask bit are set, the interrupt will vector immediately. Individual interrupts can be disabled through their corresponding enable bits in various registers. Individual interrupt bits are set, regardless of the status of the GIE bit. The GIE bit is cleared on Reset and when an interrupt vector occurs.

The "return-from-interrupt" instruction, RETFIE, exits the interrupt routine, as well as sets the GIE bit, which re-enables interrupts.

The RB0/INT pin interrupt, the RB port change interrupt and the TMR0 overflow interrupt flags are contained in the INTCON register.



The peripheral interrupt flags are contained in the Special Function Registers, PIR1 and PIR2. The corresponding interrupt enable bits are contained in Special Function Registers, PIE1 and PIE2, and the peripheral interrupt enable bit is contained in Special Function Register, INTCON.

When an interrupt is responded to, the GIE bit is cleared to disable any further interrupt, the return address is pushed onto the stack and the PC is loaded with 0004h. Once in the Interrupt Service Routine, the source(s) of the interrupt can be determined by polling the interrupt flag bits. The interrupt flag bit(s) must be cleared in software before re-enabling interrupts to avoid recursive interrupts.

For external interrupt events, such as the INT pin or PORTB change interrupt, the interrupt latency will be three or four instruction cycles. The exact latency depends when the interrupt event occurs. The latency is the same for one or two-cycle instructions. Individual interrupt flag bits are set, regardless of the status of their corresponding mask bit or the GIE bit.



## 10.0 INSTRUCTION SET SUMMARY

The PIC16F716 instruction set is highly orthogonal and is comprised of three basic categories:

- Byte-oriented operations
- · Bit-oriented operations
- · Literal and control operations

Each PIC16 instruction is a 14-bit word divided into an **opcode**, which specifies the instruction type and one or more **operands**, which further specify the operation of the instruction. The formats for each of the categories is presented in Figure 10-1, while the various opcode fields are summarized in Table 10-1.

Table 10-2 lists the instructions recognized by the MPASM<sup>TM</sup> assembler.

For **byte-oriented** instructions, 'f' represents a file register designator and 'd' represents a destination designator. The file register designator specifies which file register is to be used by the instruction.

The destination designator specifies where the result of the operation is to be placed. If 'd' is zero, the result is placed in the W register. If 'd' is one, the result is placed in the file register specified in the instruction.

For **bit-oriented** instructions, 'b' represents a bit field designator, which selects the bit affected by the operation, while 'f' represents the address of the file in which the bit is located.

For **literal and control** operations, 'k' represents an 8-bit or 11-bit constant, or literal value.

One instruction cycle consists of four oscillator periods; for an oscillator frequency of 4 MHz, this gives a nominal instruction execution time of 1  $\mu$ s. All instructions are executed within a single instruction cycle, unless a conditional test is true, or the program counter is changed as a result of an instruction. When this occurs, the execution takes two instruction cycles, with the second cycle executed as a NOP.

All instruction examples use the format '0xhh' to represent a hexadecimal number, where 'h' signifies a hexadecimal digit.

## 10.1 Read-Modify-Write Operations

Any instruction that specifies a file register as part of the instruction performs a Read-Modify-Write (R-M-W) operation. The register is read, the data is modified, and the result is stored according to either the instruction, or the destination designator 'd'. A read operation is performed on a register even if the instruction writes to that register.

For example, a CLRF PORTA instruction will read PORTA, clear all the data bits, then write the result back to PORTA. This example would have the unintended consequence of clearing the condition that set the RAIF flag.

#### TABLE 10-1: OPCODE FIELD DESCRIPTIONS

| Field | Description                                                                                                                                                                       |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f     | Register file address (0x00 to 0x7F)                                                                                                                                              |
| W     | Working register (accumulator)                                                                                                                                                    |
| b     | Bit address within an 8-bit file register                                                                                                                                         |
| k     | Literal field, constant data or label                                                                                                                                             |
| x     | Don't care location (= $0$ or 1).<br>The assembler will generate code with x = $0$ .<br>It is the recommended form of use for<br>compatibility with all Microchip software tools. |
| d     | Destination select; d = 0: store result in W,<br>d = 1: store result in file register f.<br>Default is d = 1.                                                                     |
| PC    | Program Counter                                                                                                                                                                   |
| TO    | Time-out bit                                                                                                                                                                      |
| С     | Carry bit                                                                                                                                                                         |
| DC    | Digit carry bit                                                                                                                                                                   |
| Z     | Zero bit                                                                                                                                                                          |
| PD    | Power-down bit                                                                                                                                                                    |

#### FIGURE 10-1: GENERAL FORMAT FOR INSTRUCTIONS



| RLF              | Rotate                                                                                                                                                                                                               | Rotate Left f through Carry |    |      |      |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|----|------|------|--|
| Syntax:          | [ <i>label</i> ] RLF f,d                                                                                                                                                                                             |                             |    |      |      |  |
| Operands:        | $0 \le f \le 127$<br>$d \in [0,1]$                                                                                                                                                                                   |                             |    |      |      |  |
| Operation:       | See de                                                                                                                                                                                                               | See description below       |    |      |      |  |
| Status Affected: | С                                                                                                                                                                                                                    |                             |    |      |      |  |
| Description:     | The contents of register 'f' are<br>rotated one bit to the left through<br>the Carry flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is stored<br>back in register 'f'. |                             |    |      |      |  |
| Words:           | 1                                                                                                                                                                                                                    |                             |    |      |      |  |
| Cycles:          | 1                                                                                                                                                                                                                    |                             |    |      |      |  |
| Everale:         | ,<br>                                                                                                                                                                                                                | DEGI                        | 0  |      |      |  |
| Example:         | RLF                                                                                                                                                                                                                  | RLF REGI, U                 |    |      |      |  |
|                  | Before                                                                                                                                                                                                               | Instructio                  | on |      |      |  |
|                  |                                                                                                                                                                                                                      | REG1                        | =  | 1110 | 0110 |  |
|                  | A 64 1                                                                                                                                                                                                               | C = 0                       |    |      |      |  |
|                  | Atter Ir                                                                                                                                                                                                             | istruction                  |    |      |      |  |
|                  |                                                                                                                                                                                                                      | REG1                        | =  | 1110 | 0110 |  |
|                  |                                                                                                                                                                                                                      | W                           | =  | 1100 | 1100 |  |
|                  |                                                                                                                                                                                                                      | С                           | =  | 1    |      |  |

| SLEEP            | Enter Sleep mode                                                                                                                                                                                                                     |  |  |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Syntax:          | [label] SLEEP                                                                                                                                                                                                                        |  |  |
| Operands:        | None                                                                                                                                                                                                                                 |  |  |
| Operation:       | $\begin{array}{l} \text{00h} \rightarrow \text{WDT,} \\ \textbf{0} \rightarrow \textbf{WDT prescaler,} \\ \textbf{1} \rightarrow \textbf{TO,} \\ \textbf{0} \rightarrow \textbf{PD} \end{array}$                                     |  |  |
| Status Affected: | TO, PD                                                                                                                                                                                                                               |  |  |
| Description:     | The power-down Status bit, $\overline{\text{PD}}$ is cleared. Time-out Status bit, $\overline{\text{TO}}$ is set. Watchdog Timer and its prescaler are cleared.<br>The processor is put into Sleep mode with the oscillator stopped. |  |  |

| RRF              | Rotate Right f through Carry                                                                                                                                                                                          |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Syntax:          | [ <i>label</i> ] RRF f,d                                                                                                                                                                                              |  |  |  |
| Operands:        | $\begin{array}{l} 0\leq f\leq 127\\ d\in \ [0,1] \end{array}$                                                                                                                                                         |  |  |  |
| Operation:       | See description below                                                                                                                                                                                                 |  |  |  |
| Status Affected: | С                                                                                                                                                                                                                     |  |  |  |
| Description:     | The contents of register 'f' are<br>rotated one bit to the right through<br>the Carry flag. If 'd' is '0', the<br>result is placed in the W register.<br>If 'd' is '1', the result is placed<br>back in register 'f'. |  |  |  |
|                  | C Register f                                                                                                                                                                                                          |  |  |  |

| SUBLW            | Subtract W                                                 | from literal                                                                             |  |
|------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
| Syntax:          | [label] Sl                                                 | JBLW k                                                                                   |  |
| Operands:        | $0 \leq k \leq 255$                                        |                                                                                          |  |
| Operation:       | $k \text{-} (W) \rightarrow (W)$                           | N)                                                                                       |  |
| Status Affected: | C, DC, Z                                                   |                                                                                          |  |
| Description:     | The W regis<br>complemen<br>eight-bit lite<br>placed in th | ster is subtracted (2's<br>t method) from the<br>ral 'k'. The result is<br>e W register. |  |
|                  | C = 0                                                      | W > k                                                                                    |  |
|                  | <b>C =</b> 1                                               | W≤k                                                                                      |  |

DC = 0

DC = 1

W<3:0>>k<3:0> $W<3:0>\leq k<3:0>$ 

NOTES:

## 11.2 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for all PIC MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multi-purpose source files
- Directives that allow complete control over the assembly process

## 11.3 MPLAB C18 and MPLAB C30 C Compilers

The MPLAB C18 and MPLAB C30 Code Development Systems are complete ANSI C compilers for Microchip's PIC18 and PIC24 families of microcontrollers and the dsPIC30 and dsPIC33 family of digital signal controllers. These compilers provide powerful integration capabilities, superior code optimization and ease of use not found with other compilers.

For easy source level debugging, the compilers provide symbol information that is optimized to the MPLAB IDE debugger.

## 11.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler and the MPLAB C18 C Compiler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 11.5 MPLAB ASM30 Assembler, Linker and Librarian

MPLAB ASM30 Assembler produces relocatable machine code from symbolic assembly language for dsPIC30F devices. MPLAB C30 C Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire dsPIC30F instruction set
- Support for fixed-point and floating-point data
- · Command line interface
- Rich directive set
- Flexible macro language
- MPLAB IDE compatibility

## 11.6 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C18 and MPLAB C30 C Compilers, and the MPASM and MPLAB ASM30 Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

## 12.1 DC Characteristics: PIC16F716 (Industrial, Extended)

| DC CHARACTERISTICS |      |                                                               |            | $\begin{array}{l} \mbox{Standard Operating Conditions (unless otherwise stated)} \\ \mbox{Operating temperature } -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for extended} \end{array}$ |            |        |                                           |  |  |  |  |
|--------------------|------|---------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|-------------------------------------------|--|--|--|--|
| Param<br>No.       | Sym  | Characteristic                                                | Min        | Тур†                                                                                                                                                                                                                                                         | Мах        | Units  | Conditions                                |  |  |  |  |
|                    | Vdd  | Supply Voltage                                                |            |                                                                                                                                                                                                                                                              |            |        |                                           |  |  |  |  |
| D001<br>D001A      |      |                                                               | 2.0<br>3.0 | _                                                                                                                                                                                                                                                            | 5.5<br>5.5 | V<br>V | Industrial<br>Extended                    |  |  |  |  |
| D002*              | Vdr  | RAM Data Retention<br>Voltage <sup>(1)</sup>                  | —          | 1.5*                                                                                                                                                                                                                                                         | —          | V      |                                           |  |  |  |  |
| D003               | VPOR | VDD Start Voltage to ensure<br>internal Power-on Reset signal | —          | Vss                                                                                                                                                                                                                                                          | —          | V      | See section on Power-on Reset for details |  |  |  |  |
| D004*              | SVDD | VDD Rise Rate to ensure internal Power-on Reset signal        | 0.05       | —                                                                                                                                                                                                                                                            | —          | V/ms   | PWRT enabled (PWRTE bit clear)            |  |  |  |  |
| D005               | VBOR | Brown-out Reset voltage trip point                            |            |                                                                                                                                                                                                                                                              |            |        |                                           |  |  |  |  |
|                    |      |                                                               | 3.65       | 4.0                                                                                                                                                                                                                                                          | 4.35       | V      | BOREN bit set, BOR bit = '1'              |  |  |  |  |
|                    |      |                                                               | 2.2        | 2.5                                                                                                                                                                                                                                                          | 2.7        | V      | BOREN bit set, BOR bit = '0'              |  |  |  |  |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: This is the limit to which VDD can be lowered without losing RAM data.

NOTES:

### 14.2 Package Details

The following sections give the technical details of the packages.

### 18-Lead Plastic Dual In-Line (P) – 300 mil Body [PDIP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | Units            |          |      | INCHES |  |  |  |  |
|----------------------------|------------------|----------|------|--------|--|--|--|--|
| Dimension                  | Dimension Limits |          | NOM  | MAX    |  |  |  |  |
| Number of Pins             | Ν                |          | 18   | •      |  |  |  |  |
| Pitch                      | е                | .100 BSC |      |        |  |  |  |  |
| Top to Seating Plane       | А                | -        | -    | .210   |  |  |  |  |
| Molded Package Thickness   | A2               | .115     | .130 | .195   |  |  |  |  |
| Base to Seating Plane      | A1               | .015     | -    | -      |  |  |  |  |
| Shoulder to Shoulder Width | E                | .300     | .310 | .325   |  |  |  |  |
| Molded Package Width       | E1               | .240     | .250 | .280   |  |  |  |  |
| Overall Length             | D                | .880     | .900 | .920   |  |  |  |  |
| Tip to Seating Plane       | L                | .115     | .130 | .150   |  |  |  |  |
| Lead Thickness             | С                | .008     | .010 | .014   |  |  |  |  |
| Upper Lead Width           | b1               | .045     | .060 | .070   |  |  |  |  |
| Lower Lead Width           | b                | .014     | .018 | .022   |  |  |  |  |
| Overall Row Spacing §      | eB               | _        | -    | .430   |  |  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic.
- 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-007B

## APPENDIX C: MIGRATION FROM BASE-LINE TO MID-RANGE DEVICES

This section discusses how to migrate from a baseline device (i.e., PIC16C5X) to a mid-range device (i.e., PIC16F716).

The following are the list of modifications over the PIC16C5X microcontroller family:

- Instruction word length is increased to 14-bits. This allows larger page sizes both in program memory (2K now as opposed to 512 before) and register file (128 bytes now versus 32 bytes before).
- 2. A PC high latch register (PCLATH) is added to handle program memory paging. Bits PA2, PA1, PA0 are removed from STATUS register.
- 3. Data memory paging is redefined slightly. STATUS register is modified.
- Four new instructions have been added: RETURN, RETFIE, ADDLW, and SUBLW. Two instructions TRIS and OPTION are being phased out although they are kept for compatibility with PIC16C5X.
- 5. OPTION\_REG and TRIS registers are made addressable.
- 6. Interrupt capability is added. Interrupt vector is at 0004h.
- 7. Stack size is increased to 8 deep.
- 8. Reset vector is changed to 0000h.
- Reset of all registers is revisited. Five different Reset (and wake-up) types are recognized. Registers are reset differently.
- 10. Wake-up from Sleep through interrupt is added.
- 11. Two separate timers, Oscillator Start-up Timer (OST) and Power-up Timer (PWRT) are included for more reliable power-up. These timers are invoked selectively to avoid unnecessary delays on power-up and wake-up.
- 12. PORTB has weak pull-ups and interrupt-onchange feature.
- 13. T0CKI pin is also a port pin (RA4) now.
- 14. FSR is made a full eight-bit register.
- "In-circuit serial programming" is made possible. The user can program PIC16F716 devices using only five pins: VDD, Vss, MCLR/VPP, RB6 (clock) and RB7 (data in/out).
- PCON STATUS register is added with a Poweron Reset Status bit (POR).
- 17. Brown-out protection circuitry has been added. Controlled by Configuration Word bits BOREN and BORV. Brown-out Reset ensures the device is placed in a Reset condition if VDD dips below a fixed setpoint.

To convert code written for PIC16C5X to PIC16F716, the user should take the following steps:

- 1. Remove any program memory page select operations (PA2, PA1, PA0 bits) for CALL, GOTO.
- 2. Revisit any computed jump operations (write to PC or add to PC, etc.) to make sure page bits are set properly under the new scheme.
- 3. Eliminate any data memory page switching. Redefine data variables to reallocate them.
- 4. Verify all writes to STATUS, OPTION, and FSR registers since these have changed.
- 5. Change Reset vector to 0000h
  - Note 1: This device has been designed to perform to the parameters of its data sheet. It has been tested to an electrical specification designed to determine its conformance with these parameters. Due to process differences in the manufacture of this device, this device may have different performance characteristics than its earlier version. These differences may cause this device to perform differently in your application than the earlier version of this device.
    - 2: The user should verify that the device oscillator starts and performs as expected. Adjusting the loading capacitor values and/or the Oscillator mode may be required.