



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 120MHz                                                                   |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, Memory Card, SPI, SSC, UART/USART, USB  |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                               |
| Number of I/O              | 79                                                                       |
| Program Memory Size        | 1MB (1M x 8)                                                             |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 128K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                             |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                    |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 100-TFBGA                                                                |
| Supplier Device Package    | 100-TFBGA (9x9)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsam4s16ca-cu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| 12.4.1.10 | Interrupt Program S | Status Registe | ər     |       |    |    |            |
|-----------|---------------------|----------------|--------|-------|----|----|------------|
| Name:     | IPSR                |                |        |       |    |    |            |
| Access:   | Read/Write          |                |        |       |    |    |            |
| Reset:    | 0x000000000         |                |        |       |    |    |            |
| 31        | 30                  | 29             | 28     | 27    | 26 | 25 | 24         |
|           |                     |                |        |       |    |    |            |
| 23        | 22                  | 21             | 20     | 19    | 18 | 17 | 16         |
|           |                     |                | -      | -     |    |    |            |
| 15        | 14                  | 13             | 12     | 11    | 10 | 9  | 8          |
|           |                     |                | _      |       |    |    | ISR_NUMBER |
| 7         | 6                   | 5              | 4      | 3     | 2  | 1  | 0          |
|           |                     |                | ISR_NL | JMBER |    |    |            |

The IPSR contains the exception type number of the current Interrupt Service Routine (ISR).

# • ISR\_NUMBER: Number of the Current Exception

- 0 = Thread mode
- 1 = Reserved
- 2 = NMI
- 3 = Hard fault
- 4 = Memory management fault
- 5 = Bus fault
- 6 = Usage fault

7-10 = Reserved

- 11 = SVCall
- 12 = Reserved for Debug
- 13 = Reserved
- 14 = PendSV
- 15 = SysTick
- 16 = IRQ0
- 49 = IRQ34
- See "Exception Types" for more information.



#### Table 12-13. Cortex-M4 Instructions (Continued)

| Mnemonic                              | Operands                | Description                                                            | Flags   |
|---------------------------------------|-------------------------|------------------------------------------------------------------------|---------|
| QSUB16                                | {Rd,} Rn, Rm            | Saturating Subtract 16                                                 | -       |
| QSUB8                                 | {Rd,} Rn, Rm            | Saturating Subtract 8                                                  |         |
| RBIT                                  | Rd, Rn                  | Reverse Bits                                                           | _       |
| REV                                   | Rd, Rn                  | Reverse byte order in a word                                           | _       |
| REV16                                 | Rd, Rn                  | Reverse byte order in each halfword                                    | -       |
| REVSH                                 | Rd, Rn                  | Reverse byte order in bottom halfword and sign extend                  | -       |
| ROR, RORS                             | Rd, Rm, <rs #n></rs #n> | Rotate Right                                                           | N,Z,C   |
| RRX, RRXS                             | Rd, Rm                  | Rotate Right with Extend                                               | N,Z,C   |
| RSB, RSBS                             | {Rd,} Rn, Op2           | Reverse Subtract                                                       | N,Z,C,V |
| SADD16                                | {Rd,} Rn, Rm            | Signed Add 16                                                          | GE      |
| SADD8                                 | {Rd,} Rn, Rm            | Signed Add 8 and Subtract with Exchange                                | GE      |
| SASX                                  | {Rd,} Rn, Rm            | Signed Add                                                             | GE      |
| SBC, SBCS                             | {Rd,} Rn, Op2           | Subtract with Carry                                                    | N,Z,C,V |
| SBFX                                  | Rd, Rn, #lsb, #width    | Signed Bit Field Extract                                               | -       |
| SDIV                                  | {Rd,} Rn, Rm            | Signed Divide                                                          | _       |
| SEL                                   | {Rd,} Rn, Rm            | Select bytes                                                           | -       |
| SEV                                   | -                       | Send Event                                                             | -       |
| SHADD16                               | {Rd,} Rn, Rm            | Signed Halving Add 16                                                  | -       |
| SHADD8                                | {Rd,} Rn, Rm            | Signed Halving Add 8                                                   | -       |
| SHASX                                 | {Rd,} Rn, Rm            | Signed Halving Add and Subtract with Exchange                          | -       |
| SHSAX                                 | {Rd,} Rn, Rm            | Signed Halving Subtract and Add with Exchange                          | -       |
| SHSUB16                               | {Rd,} Rn, Rm            | Signed Halving Subtract 16                                             | -       |
| SHSUB8                                | {Rd,} Rn, Rm            | Signed Halving Subtract 8                                              | -       |
| SMLABB, SMLABT,<br>SMLATB, SMLATT     | Rd, Rn, Rm, Ra          | Signed Multiply Accumulate Long (halfwords)                            | Q       |
| SMLAD, SMLADX                         | Rd, Rn, Rm, Ra          | Signed Multiply Accumulate Dual                                        | Q       |
| SMLAL                                 | RdLo, RdHi, Rn, Rm      | Signed Multiply with Accumulate ( $32 \times 32 + 64$ ), 64-bit result | -       |
| SMLALBB, SMLALBT,<br>SMLALTB, SMLALTT | RdLo, RdHi, Rn, Rm      | Signed Multiply Accumulate Long, halfwords                             | -       |
| SMLALD, SMLALDX                       | RdLo, RdHi, Rn, Rm      | Signed Multiply Accumulate Long Dual                                   | -       |
| SMLAWB, SMLAWT                        | Rd, Rn, Rm, Ra          | Signed Multiply Accumulate, word by halfword                           | Q       |
| SMLSD                                 | Rd, Rn, Rm, Ra          | Signed Multiply Subtract Dual                                          | Q       |
| SMLSLD                                | RdLo, RdHi, Rn, Rm      | Signed Multiply Subtract Long Dual                                     |         |
| SMMLA                                 | Rd, Rn, Rm, Ra          | Signed Most significant word Multiply Accumulate                       | -       |
| SMMLS, SMMLR                          | Rd, Rn, Rm, Ra          | Signed Most significant word Multiply Subtract                         | -       |
| SMMUL, SMMULR                         | {Rd,} Rn, Rm            | Signed Most significant word Multiply                                  | _       |
| SMUAD                                 | {Rd,} Rn, Rm            | Signed dual Multiply Add                                               | Q       |

#### 12.6.4.4 LDR and STR, Unprivileged

Load and Store with unprivileged access.

| Syntax                                                        |                                                              |  |  |  |  |  |  |  |
|---------------------------------------------------------------|--------------------------------------------------------------|--|--|--|--|--|--|--|
| $op\{type\}T\{cond\}$ Rt, [Rn {, #offset}] ; immediate offset |                                                              |  |  |  |  |  |  |  |
| where:                                                        |                                                              |  |  |  |  |  |  |  |
| ор                                                            | is one of:                                                   |  |  |  |  |  |  |  |
| LDR                                                           | Load Register.                                               |  |  |  |  |  |  |  |
| STR                                                           | Store Register.                                              |  |  |  |  |  |  |  |
| type is one                                                   | of:                                                          |  |  |  |  |  |  |  |
| В                                                             | unsigned byte, zero extend to 32 bits on loads.              |  |  |  |  |  |  |  |
| SB                                                            | signed byte, sign extend to 32 bits (LDR only).              |  |  |  |  |  |  |  |
| Н                                                             | unsigned halfword, zero extend to 32 bits on loads.          |  |  |  |  |  |  |  |
| SH                                                            | signed halfword, sign extend to 32 bits (LDR only).          |  |  |  |  |  |  |  |
| -                                                             | omit, for word.                                              |  |  |  |  |  |  |  |
| cond                                                          | is an optional condition code, see "Conditional Execution" . |  |  |  |  |  |  |  |
| Rt is the register to load or store.                          |                                                              |  |  |  |  |  |  |  |
| Rn is the register on which the memory address is based.      |                                                              |  |  |  |  |  |  |  |
| offset is an offset from <i>Rn</i> and can be 0 to 255.       |                                                              |  |  |  |  |  |  |  |
|                                                               | If offset is omitted, the address is the value in Rn.        |  |  |  |  |  |  |  |
| Oneration                                                     |                                                              |  |  |  |  |  |  |  |

#### Operation

These load and store instructions perform the same function as the memory access instructions with immediate offset, see "LDR and STR, Immediate Offset". The difference is that these instructions have only unprivileged access even when used in privileged software.

When used in unprivileged software, these instructions behave in exactly the same way as normal memory access instructions with immediate offset.

Restrictions

In these instructions:

- *Rn* must not be PC
- *Rt* must not be SP and must not be PC.

#### **Condition Flags**

These instructions do not change the flags.

#### Examples

| STRBTEQ | R4, | [R7] |     | ; | Conditionally store least significant byte in     |
|---------|-----|------|-----|---|---------------------------------------------------|
|         |     |      |     | ; | R4 to an address in R7, with unprivileged access  |
| LDRHT   | R2, | [R2, | #8] | ; | Load halfword value from an address equal to      |
|         |     |      |     | ; | sum of R2 and 8 into R2, with unprivileged access |

Atmel

# 12.11 Memory Protection Unit (MPU)

The MPU divides the memory map into a number of regions, and defines the location, size, access permissions, and memory attributes of each region. It supports:

- Independent attribute settings for each region
- Overlapping regions
- Export of memory attributes to the system.

The memory attributes affect the behavior of memory accesses to the region. The Cortex-M4 MPU defines:

- Eight separate memory regions, 0–7
- A background region.

When memory regions overlap, a memory access is affected by the attributes of the region with the highest number. For example, the attributes for region 7 take precedence over the attributes of any region that overlaps region 7.

The background region has the same memory access attributes as the default memory map, but is accessible from privileged software only.

The Cortex-M4 MPU memory map is unified. This means that instruction accesses and data accesses have the same region settings.

If a program accesses a memory location that is prohibited by the MPU, the processor generates a memory management fault. This causes a fault exception, and might cause the termination of the process in an OS environment.

In an OS environment, the kernel can update the MPU region setting dynamically based on the process to be executed. Typically, an embedded OS uses the MPU for memory protection.

The configuration of MPU regions is based on memory types (see "Memory Regions, Types and Attributes" ).

Table 12-35 shows the possible MPU region attributes. These include Share ability and cache behavior attributes that are not relevant to most microcontroller implementations. See "MPU Configuration for a Microcontroller" for guidelines for programming such an implementation.

| Memory Type      | Shareability | Other Attributes                                                  | Description                                                                                                            |
|------------------|--------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|
| Strongly-ordered | -            | _                                                                 | All accesses to Strongly-ordered memory occur in program order. All Strongly-ordered regions are assumed to be shared. |
| Shared           |              | -                                                                 | Memory-mapped peripherals that several processors share.                                                               |
| Device           | Non-shared   | -                                                                 | Memory-mapped peripherals that only a single processor uses.                                                           |
| Nermal           | Shared       | Non-cacheable Write-<br>through Cacheable<br>Write-back Cacheable | Normal memory that is shared between several processors.                                                               |
| Normai           | Non-shared   | Non-cacheable Write-<br>through Cacheable<br>Write-back Cacheable | Normal memory that only a single processor uses.                                                                       |

#### Table 12-35. Memory Attributes Summary

#### 12.11.1 MPU Access Permission Attributes

This section describes the MPU access permission attributes. The access permission bits (TEX, C, B, S, AP, and XN) of the MPU\_RASR control the access to the corresponding memory region. If an access is made to an area of memory without the required permissions, then the MPU generates a permission fault.

# • CALEVSEL: Calendar Event Selection

| Value | Name  | Description                                            |  |  |  |
|-------|-------|--------------------------------------------------------|--|--|--|
| 0     | WEEK  | Week change (every Monday at time 00:00:00)            |  |  |  |
| 1     | MONTH | Month change (every 01 of each month at time 00:00:00) |  |  |  |
| 2     | YEAR  | Year change (every January 1 at time 00:00:00)         |  |  |  |

# The event that generates the flag CALEV in RTC\_SR depends on the value of CALEVSEL



# 16.6.10 RTC Interrupt Disable Register

| Name:    | RTC_IDR    |          |        |        |        |        |        |
|----------|------------|----------|--------|--------|--------|--------|--------|
| Address: | 0x400E1484 |          |        |        |        |        |        |
| Access:  | Write-only |          |        |        |        |        |        |
| 31       | 30         | 29       | 28     | 27     | 26     | 25     | 24     |
| _        | _          | _        | _      | _      | _      | _      | -      |
| 23       | 22         | 21       | 20     | 19     | 18     | 17     | 16     |
| _        | -          | -        | _      | -      | _      | -      | -      |
| 15       | 14         | 13       | 12     | 11     | 10     | 9      | 8      |
| _        | —          | -        | -      | —      | —      | —      | -      |
| 7        | 6          | 5        | 4      | 3      | 2      | 1      | 0      |
| _        | -          | TDERRDIS | CALDIS | TIMDIS | SECDIS | ALRDIS | ACKDIS |

#### • ACKDIS: Acknowledge Update Interrupt Disable

0: No effect.

1: The acknowledge for update interrupt is disabled.

# • ALRDIS: Alarm Interrupt Disable

0: No effect.

1: The alarm interrupt is disabled.

# • SECDIS: Second Event Interrupt Disable

0: No effect.

1: The second periodic interrupt is disabled.

# • TIMDIS: Time Event Interrupt Disable

0: No effect.

1: The selected time event interrupt is disabled.

# • CALDIS: Calendar Event Interrupt Disable

0: No effect.

1: The selected calendar event interrupt is disabled.

# • TDERRDIS: Time and/or Date Error Interrupt Disable

0: No effect.

1: The time and date error interrupt is disabled.



The erase sequence is the following:

- 1. Erase starts as soon as one of the erase commands and the FARG field are written in EEFC\_FCR.
  - For the EPA command, the two lowest bits of the FARG field define the number of pages to be erased (FARG[1:0]):

| FARG[1:0] | Number of pages to be erased with EPA command |
|-----------|-----------------------------------------------|
| 0         | 4 pages (only valid for small 8 KB sectors)   |
| 1         | 8 pages                                       |
| 2         | 16 pages                                      |
| 3         | 32 pages (not valid for small 8 KB sectors)   |

#### Table 20-4. EEFC\_FCR.FARG Field for EPA Command

2. When erasing is completed, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.

Three errors can be detected in EEFC\_FSR after an erasing sequence:

- Command Error: A bad keyword has been written in EEFC\_FCR.
- Lock Error: At least one page to be erased belongs to a locked region. The erase command has been refused, no page has been erased. A command must be run previously to unlock the corresponding region.
- Flash Error: At the end of the erase period, the EraseVerify test of the Flash memory has failed.

#### 20.4.3.4 Lock Bit Protection

Lock bits are associated with several pages in the embedded Flash memory plane. This defines lock regions in the embedded Flash memory plane. They prevent writing/erasing protected pages.

The lock sequence is the following:

- 1. Execute the 'Set Lock Bit' command by writing EEFC\_FCR.FCMD with the SLB command and EEFC\_FCR.FARG with a page number to be protected.
- 2. When the locking completes, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.
- 3. The result of the SLB command can be checked running a 'Get Lock Bit' (GLB) command.
- Note: The value of the FARG argument passed together with SLB command must not exceed the higher lock bit index available in the product.

Two errors can be detected in EEFC\_FSR after a programming sequence:

- Command Error: A bad keyword has been written in EEFC\_FCR.
- Flash Error: At the end of the programming, the EraseVerify or WriteVerify test of the Flash memory has failed.

It is possible to clear lock bits previously set. After the lock bits are cleared, the locked region can be erased or programmed. The unlock sequence is the following:

- 1. Execute the 'Clear Lock Bit' command by writing EEFC\_FCR.FCMD with the CLB command and EEFC\_FCR.FARG with a page number to be unprotected.
- 2. When the unlock completes, the bit EEFC\_FSR.FRDY rises. If an interrupt has been enabled by setting the bit EEFC\_FMR.FRDY, the interrupt line of the interrupt controller is activated.
- Note: The value of the FARG argument passed together with CLB command must not exceed the higher lock bit index available in the product.

Two errors can be detected in EEFC\_FSR after a programming sequence:

• Command Error: A bad keyword has been written in EEFC\_FCR.



# 24. Boot Program

# 24.1 Description

The SAM-BA Boot Program integrates an array of programs permitting download and/or upload into the different memories of the product.

# 24.2 Hardware and Software Constraints

- SAM-BA Boot uses the first 2048 bytes of the SRAM for variables and stacks. The remaining available size can be used for user's code.
- USB Requirements:
  - External Crystal or External Clock<sup>(1)</sup> with frequency of:
    - 11.289 MHz
    - 12.000 MHz
    - 16.000 MHz
    - 18.432 MHz
- UART0 requirements: None

Note: 1. Must be 2500 ppm and 1.2V Square Wave Signal.

#### Table 24-1. Pins Driven during Boot Program Execution

| Peripheral | Pin   | PIO Line |
|------------|-------|----------|
| UART0      | URXD0 | PA9      |
| UART0      | UTXD0 | PA10     |

# 24.3 Flow Diagram

The Boot Program implements the algorithm in Figure 24-1.

# Figure 24-1. Boot Program Algorithm Flow Diagram



The SAM-BA Boot program seeks to detect a source clock either from the embedded main oscillator with external crystal (main oscillator enabled) or from a supported frequency signal applied to the XIN pin (main oscillator in Bypass mode).

If a clock is found from the two possible sources above, the boot program checks to verify that the frequency is one of the supported external frequencies. If the frequency is one of the supported external frequencies, USB activation is allowed, else (no clock or frequency other than one of the supported external frequencies), the internal 12 MHz RC oscillator is used as main clock and USB clock is not allowed due to frequency drift of the 12 MHz RC oscillator.

Atmel

#### 26.16.4 SMC MODE Register

Name: SMC\_MODE[0..3]

# Address: 0x400E000C [0], 0x400E001C [1], 0x400E002C [2], 0x400E003C [3]

Access: Read/Write

| 31 | 30 | 29        | 28       | 27 | 26   | 25         | 24        |
|----|----|-----------|----------|----|------|------------|-----------|
| -  | -  | P         | S        | -  | _    | -          | PMEN      |
| 23 | 22 | 21        | 20       | 19 | 18   | 17         | 16        |
| _  | -  | -         | TDF_MODE |    | TDF_ | CYCLES     |           |
|    | -  |           |          |    |      |            |           |
| 15 | 14 | 13        | 12       | 11 | 10   | 9          | 8         |
| -  | -  | -         | -        | —  | -    | -          | -         |
|    |    |           |          |    |      |            |           |
| 7  | 6  | 5         | 4        | 3  | 2    | 1          | 0         |
| -  | _  | EXNW_MODE |          | _  | _    | WRITE_MODE | READ_MODE |

This register can only be written if the WPEN bit is cleared in the "SMC Write Protection Mode Register" .

# • READ\_MODE: Read Mode

0: The read operation is controlled by the NCS signal.

- If TDF cycles are programmed, the external bus is marked busy after the rising edge of NCS.
- If TDF optimization is enabled (TDF\_MODE =1), TDF wait states are inserted after the setup of NCS.
- 1: The read operation is controlled by the NRD signal.
  - If TDF cycles are programmed, the external bus is marked busy after the rising edge of NRD.
  - If TDF optimization is enabled (TDF\_MODE =1), TDF wait states are inserted after the setup of NRD.

# • WRITE\_MODE: Write Mode

0: The write operation is controlled by the NCS signal.

- If TDF optimization is enabled (TDF\_MODE =1), TDF wait states will be inserted after the setup of NCS.

1: The write operation is controlled by the NWE signal.

- If TDF optimization is enabled (TDF\_MODE =1), TDF wait states will be inserted after the setup of NWE.

# • EXNW\_MODE: NWAIT Mode

The NWAIT signal is used to extend the current read or write signal. It is only taken into account during the pulse phase of the read and write controlling signal. When the use of NWAIT is enabled, at least one cycle hold duration must be programmed for the read and write controlling signal.

| Value | Name     | Description |
|-------|----------|-------------|
| 0     | DISABLED | Disabled    |
| 1     | -        | Reserved    |
| 2     | FROZEN   | Frozen Mode |
| 3     | READY    | Ready Mode  |

• Disabled Mode: The NWAIT input signal is ignored on the corresponding Chip Select.

• Frozen Mode: If asserted, the NWAIT signal freezes the current read or write cycle. After deassertion, the read/write cycle is resumed from the point where it was stopped.



#### 26.16.7 SMC OCMS Key2 Register Name: SMC\_KEY2 Address: 0x400E0088 Access: Write Once KEY2 KEY2 KEY2 KEY2

# • KEY2: Off Chip Memory Scrambling (OCMS) Key Part 2

When off-chip memory scrambling is enabled, setting the SMC\_OCMS and SMC\_TIMINGS registers in accordance, the data scrambling depends on KEY2 and KEY1 values.

# 27.4 Block Diagram

Figure 27-1. Block Diagram



#### 32.9.6 SSC Transmit Frame Mode Register Name: SSC TFMR Address: 0x4000401C Access: Read/Write 31 30 29 28 27 26 25 24 FSLEN\_EXT FSEDGE 23 22 21 20 19 18 17 16 FSOS FSDEN **FSLEN** 10 9 8 15 14 13 12 11 DATNB \_ \_ 7 6 5 4 3 2 1 0 MSBF DATLEN \_ DATDEF

This register can only be written if the WPEN bit is cleared in the SSC Write Protection Mode Register.

# • DATLEN: Data Length

0: Forbidden value (1-bit data length not supported).

Any other value: The bit stream contains DATLEN + 1 data bits. Moreover, it defines the transfer size performed by the PDC assigned to the Transmit. If DATLEN is lower or equal to 7, data transfers are bytes, if DATLEN is between 8 and 15 (included), half-words are transferred, and for any other value, 32-bit words are transferred.

#### • DATDEF: Data Default Value

This bit defines the level driven on the TD pin while out of transmission. Note that if the pin is defined as multi-drive by the PIO Controller, the pin is enabled only if the SCC TD output is 1.

# MSBF: Most Significant Bit First

0: The lowest significant bit of the data register is shifted out first in the bit stream.

1: The most significant bit of the data register is shifted out first in the bit stream.

# • DATNB: Data Number per Frame

This field defines the number of data words to be transferred after each transfer start, which is equal to (DATNB + 1).

# • FSLEN: Transmit Frame Sync Length

This field defines the length of the Transmit Frame Sync signal and the number of bits shifted out from the Transmit Sync Data Register if FSDEN is 1.

This field is used with FSLEN\_EXT to determine the pulse length of the Transmit Frame Sync signal.

Pulse length is equal to FSLEN + (FSLEN\_EXT  $\times$  16) + 1 Transmit Clock period.

Atmel

#### 32.9.13 SSC Status Register

| Name:    | SSC_SR     |       |       |        |       |         |       |
|----------|------------|-------|-------|--------|-------|---------|-------|
| Address: | 0x40004040 |       |       |        |       |         |       |
| Access:  | Read-only  |       |       |        |       |         |       |
| 31       | 30         | 29    | 28    | 27     | 26    | 25      | 24    |
| -        | -          | -     | -     | _      | -     | -       | -     |
|          | -          | -     |       |        |       |         |       |
| 23       | 22         | 21    | 20    | 19     | 18    | 17      | 16    |
| _        | -          | —     | —     | _      | _     | RXEN    | TXEN  |
|          |            | -     |       |        |       |         |       |
| 15       | 14         | 13    | 12    | 11     | 10    | 9       | 8     |
| _        | _          | —     | —     | RXSYN  | TXSYN | CP1     | CP0   |
|          |            |       |       |        |       |         |       |
| 7        | 6          | 5     | 4     | 3      | 2     | 1       | 0     |
| RXBUFF   | ENDRX      | OVRUN | RXRDY | TXBUFE | ENDTX | TXEMPTY | TXRDY |

#### • TXRDY: Transmit Ready

0: Data has been loaded in SSC\_THR and is waiting to be loaded in the transmit shift register (TSR).

1: SSC\_THR is empty.

#### • TXEMPTY: Transmit Empty

0: Data remains in SSC\_THR or is currently transmitted from TSR.

1: Last data written in SSC\_THR has been loaded in TSR and last data loaded in TSR has been transmitted.

#### • ENDTX: End of Transmission

0: The register SSC\_TCR has not reached 0 since the last write in SSC\_TCR or SSC\_TNCR.

1: The register SSC\_TCR has reached 0 since the last write in SSC\_TCR or SSC\_TNCR.

# • TXBUFE: Transmit Buffer Empty

0: SSC\_TCR or SSC\_TNCR have a value other than 0.

1: Both SSC\_TCR and SSC\_TNCR have a value of 0.

# • RXRDY: Receive Ready

0: SSC\_RHR is empty.

1: Data has been received and loaded in SSC\_RHR.

#### • OVRUN: Receive Overrun

0: No data has been loaded in SSC\_RHR while previous data has not been read since the last read of the Status Register.

1: Data has been loaded in SSC\_RHR while previous data has not yet been read since the last read of the Status Register.

#### • ENDRX: End of Reception

0: Data is written on the Receive Counter Register or Receive Next Counter Register.

1: End of PDC transfer when Receive Counter Register has arrived at zero.



#### Figure 34-10. Master Write with One, Two or Three Bytes Internal Address and One Data Byte



#### Figure 34-11. Master Read with One, Two or Three Bytes Internal Address and One Data Byte



10-bit Slave Addressing

For a slave address higher than seven bits, the user must configure the address size **(**IADRSZ) and set the other slave address bits in the Internal Address register (TWI\_IADR). The two remaining internal address bytes, IADR[15:8] and IADR[23:16] can be used the same way as in 7-bit slave addressing.

Example: Address a 10-bit device (10-bit device address is b1 b2 b3 b4 b5 b6 b7 b8 b9 b10)

- 1. Program IADRSZ = 1,
- 2. Program DADR with 1 1 1 1 0 b1 b2 (b1 is the MSB of the 10-bit address, b2, etc.)
- 3. Program TWI\_IADR with b3 b4 b5 b6 b7 b8 b9 b10 (b10 is the LSB of the 10-bit address)

Figure 34-12 below shows a byte write to an Atmel AT24LC512 EEPROM. This demonstrates the use of internal addresses to access the device.

#### Figure 34-12. Internal Address Usage



# 34.7.3.7 Using the Peripheral DMA Controller (PDC)

The use of the PDC significantly reduces the CPU load.

To ensure correct implementation, proceed as follows.

# Data Transmit with the PDC

- 1. Initialize the transmit PDC (memory pointers, transfer size 1).
- 2. Configure the master (DADR, CKDIV, MREAD = 0, etc.)
- 3. Start the transfer by setting the PDC TXTEN bit.

# 35. Universal Asynchronous Receiver Transmitter (UART)

# 35.1 Description

The Universal Asynchronous Receiver Transmitter (UART) features a two-pin UART that can be used for communication and trace purposes and offers an ideal medium for in-situ programming solutions.

Moreover, the association with a peripheral DMA controller (PDC) permits packet handling for these tasks with processor time reduced to a minimum.

# 35.2 Embedded Characteristics

- Two-pin UART
  - Independent Receiver and Transmitter with a Common Programmable Baud Rate Generator
  - Even, Odd, Mark or Space Parity Generation
  - Parity, Framing and Overrun Error Detection
  - Automatic Echo, Local Loopback and Remote Loopback Channel Modes
  - Interrupt Generation
  - Support for Two PDC Channels with Connection to Receiver and Transmitter

# 35.3 Block Diagram

#### Figure 35-1. UART Block Diagram



#### Table 35-1. UART Pin Description

| Pin Name | Description        | Туре   |
|----------|--------------------|--------|
| URXD     | UART Receive Data  | Input  |
| UTXD     | UART Transmit Data | Output |

# 38.4 Application Block Diagram

#### Figure 38-2. Application Block Diagram



# 38.5 Pin Name List

| Table 38-1. | I/O Lines Descri | ption for 4-bit | Configuration |
|-------------|------------------|-----------------|---------------|
|             |                  |                 |               |

| Pin Name <sup>(1)</sup> | Pin Description Type <sup>(2)</sup> |           | Comments                      |
|-------------------------|-------------------------------------|-----------|-------------------------------|
| MCCDA                   | Command/response                    | I/O/PP/OD | CMD of an MMC or SDCard/SDIO  |
| MCCK                    | Clock                               | I/O       | CLK of an MMC or SD Card/SDIO |
|                         | Data 0, 2 of Slot A                 |           | DAT[03] of an MMC             |
|                         | Data 03 01 5101 A                   | 1/0/PP    | DAT[03] of an SD Card/SDIO    |

Notes: 1. When several HSMCI (x HSMCI) are embedded in a product, MCCK refers to HSMCIx\_CK, MCCDA to HSMCIx\_CDA, MCDAy to HSMCIx\_DAy.

2. I: Input, O: Output, PP: Push/Pull, OD: Open Drain.

# 43.7.3 DACC Channel Enable Register

| Name:    | DACC_CHER  |    |    |    |    |     |     |
|----------|------------|----|----|----|----|-----|-----|
| Address: | 0x4003C010 |    |    |    |    |     |     |
| Access:  | Write-only |    |    |    |    |     |     |
| 31       | 30         | 29 | 28 | 27 | 26 | 25  | 24  |
| _        | -          | -  | -  | -  | -  | -   | -   |
| 23       | 22         | 21 | 20 | 19 | 18 | 17  | 16  |
| -        | -          | —  | -  | -  | -  | —   | -   |
| 15       | 14         | 13 | 12 | 11 | 10 | 9   | 8   |
| _        | -          | -  | —  | —  | -  | —   | -   |
| 7        | 6          | 5  | 4  | 3  | 2  | 1   | 0   |
| -        | _          | —  | —  | —  | _  | CH1 | CH0 |

This register can only be written if the WPEN bit is cleared in the DACC Write Protection Mode Register.

# • CHx: Channel x Enable

0: No effect

1: Enables the corresponding channel

# 44.4.4 Peripheral Power Consumption in Active Mode

| Peripheral              | Consumption<br>VDDCORE 1.08V | Consumption<br>VDDCORE 1.2V | Consumption<br>VDDCORE 1.32V | Unit   |
|-------------------------|------------------------------|-----------------------------|------------------------------|--------|
| PIO Controller A (PIOA) | 4.2                          | 4.7                         | 5.3                          |        |
| PIO Controller B (PIOB) | 1.2                          | 1.4                         | 1.5                          |        |
| PIO Controller C (PIOC) | 2.6                          | 3.0                         | 3.2                          |        |
| UART                    | 3.8                          | 4.2                         | 4.6                          |        |
| USART                   | 5.6                          | 6.2                         | 7.0                          |        |
| PWM                     | 10.2                         | 11.5                        | 12.5                         |        |
| TWI                     | 4.0                          | 4.4                         | 5.0                          |        |
| SPI                     | 4.2                          | 4.7                         | 5.1                          |        |
| Timer Counter (TCx)     | 4.2                          | 4.7                         | 5.2                          | µA/MHz |
| ADC                     | 2.9                          | 3.3                         | 3.6                          |        |
| DACC                    | 2.7                          | 3.1                         | 3.4                          |        |
| ACC                     | 0.4                          | 0.5                         | 0.6                          |        |
| HSMCI                   | 5.5                          | 6.1                         | 6.8                          |        |
| CRCCU                   | 0.2                          | 0.3                         | 0.3                          |        |
| SMC                     | 1.9                          | 2.1                         | 2.3                          |        |
| SSC                     | 4.9                          | 5.4                         | 6.2                          |        |
| UDP                     | 4.7                          | 5.2                         | 5.8                          |        |

# Table 44-25. Typical Power Consumption on VDDCORE ( $V_{DDIO} = 3.3V$ , $T_A = 25^{\circ}C$ )



Figure 44-28. SSC Transmitter, TK as Output and TF as Input



#### Figure 44-29. SSC Transmitter, TK and TF as Input



#### Figure 44-30. SSC Receiver RK and RF as Input



# 44.12.9 Embedded Flash Characteristics

The maximum operating frequency given in Table 44-73 is limited by the embedded Flash access time when the processor is fetching code out of it. The table provides the device maximum operating frequency defined by the value of the field FWS in the EEFC\_FMR. This field defines the number of wait states required to access the embedded Flash memory.

The embedded Flash is fully tested during production test. The Flash contents are not set to a known state prior to shipment. Therefore, the Flash contents should be erased prior to programming an application.

|     |                 | Maximum Operating Frequency (MHz) |                 |                  |                 |  |  |
|-----|-----------------|-----------------------------------|-----------------|------------------|-----------------|--|--|
|     |                 | VDDCO                             | VDDCORE 1.08V   |                  | RE 1.2V         |  |  |
| FWS | Read Operations | VDDIO 1.62-3.6 V                  | VDDIO 2.7–3.6 V | VDDIO 1.62–3.6 V | VDDIO 2.7–3.6 V |  |  |
| 0   | 1 cycle         | 16                                | 20              | 17               | 21              |  |  |
| 1   | 2 cycles        | 33                                | 40              | 34               | 42              |  |  |
| 2   | 3 cycles        | 50                                | 60              | 52               | 63              |  |  |
| 3   | 4 cycles        | 67                                | 80              | 69               | 84              |  |  |
| 4   | 5 cycles        | 84                                | 100             | 87               | 105             |  |  |
| 5   | 6 cycles        | 100                               | _               | 104              | 120             |  |  |

#### Table 44-73.Embedded Flash Wait State at 105°C

#### Table 44-74. AC Flash Characteristics

| Parameter                        | Conditions <sup>(1)</sup>                           | Min | Тур | Max  | Unit   |  |
|----------------------------------|-----------------------------------------------------|-----|-----|------|--------|--|
|                                  | Erase Page Mode                                     | -   | 10  | 50   | ms     |  |
| Program Cycle Time               | Erase Block Mode (by 4 Kbytes)                      | _   | 50  | 200  | ms     |  |
|                                  | Erase Sector Mode                                   | -   | 400 | 950  | ms     |  |
| Erase Pin Assertion Time         | Erase pin high                                      | 220 | -   | -    | ms     |  |
|                                  | 1 Mbyte                                             | _   | 9   | 18   |        |  |
| Full Chip Frees                  | 512 Kbytes                                          | -   | 5.5 | 11   |        |  |
|                                  | 256 Kbytes                                          | _   | 3   | 6    | S      |  |
|                                  | 128 Kbytes                                          | _   | 2   | 4    |        |  |
| Data Retention                   | Not powered or powered                              | -   | 20  | _    | years  |  |
|                                  | 1 word changed in the page                          | -   | -   | 75   | μs     |  |
|                                  | 2 words changed in the page                         | _   | _   | 120  | μs     |  |
| Daga Dragram Tima <sup>(2)</sup> | 4 words changed in the page                         | -   | -   | 210  | μs     |  |
| Page Program Time                | 16 words changed in the page                        | -   | -   | 740  | μs     |  |
|                                  | 32 words changed in the page                        | _   | _   | 1.45 | ms     |  |
|                                  | Full page                                           | -   | -   | 3    | ms     |  |
| Endurance                        | Write/Erase cycles per page, block or sector @ 85°C | 10k | -   | _    | ovelee |  |
| Endurance                        | Write/Erase cycles per page, block or sector @ 50°C | 50k | -   | -    | cycles |  |

Notes: 1. Only the read operation is characterized between -40 and 105 °C. Other operations are characterized between -40 and 85 °C.

2. All bits in the word(s) are set to 0.

