

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 120MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, IrDA, Memory Card, SPI, SSC, UART/USART, USB           |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                               |
| Number of I/O              | 47                                                                       |
| Program Memory Size        | 128KB (128K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 64K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.62V ~ 3.6V                                                             |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                    |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 64-VFQFN Exposed Pad                                                     |
| Supplier Device Package    | 64-QFN (9x9)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsam4s2bb-mnr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 12.6.5 General Data Processing Instructions

The table below shows the data processing instructions.

| Mnemonic | Description                                           |
|----------|-------------------------------------------------------|
| ADC      | Add with Carry                                        |
| ADD      | Add                                                   |
| ADDW     | Add                                                   |
| AND      | Logical AND                                           |
| ASR      | Arithmetic Shift Right                                |
| BIC      | Bit Clear                                             |
| CLZ      | Count leading zeros                                   |
| CMN      | Compare Negative                                      |
| CMP      | Compare                                               |
| EOR      | Exclusive OR                                          |
| LSL      | Logical Shift Left                                    |
| LSR      | Logical Shift Right                                   |
| MOV      | Move                                                  |
| MOVT     | Моче Тор                                              |
| MOVW     | Move 16-bit constant                                  |
| MVN      | Move NOT                                              |
| ORN      | Logical OR NOT                                        |
| ORR      | Logical OR                                            |
| RBIT     | Reverse Bits                                          |
| REV      | Reverse byte order in a word                          |
| REV16    | Reverse byte order in each halfword                   |
| REVSH    | Reverse byte order in bottom halfword and sign extend |
| ROR      | Rotate Right                                          |
| RRX      | Rotate Right with Extend                              |
| RSB      | Reverse Subtract                                      |
| SADD16   | Signed Add 16                                         |
| SADD8    | Signed Add 8                                          |
| SASX     | Signed Add and Subtract with Exchange                 |
| SSAX     | Signed Subtract and Add with Exchange                 |
| SBC      | Subtract with Carry                                   |
| SHADD16  | Signed Halving Add 16                                 |
| SHADD8   | Signed Halving Add 8                                  |
| SHASX    | Signed Halving Add and Subtract with Exchange         |
| SHSAX    | Signed Halving Subtract and Add with Exchange         |

 Table 12-20.
 Data Processing Instructions

- If the instruction is conditional, it must be the last instruction in the IT block
- With the exception of the ADD{*cond*} PC, PC, Rm instruction, *Rn* can be PC only in ADD and SUB, and only with the additional restrictions:
  - The user must not specify the S suffix
  - The second operand must be a constant in the range 0 to 4095.
  - Note: When using the PC for an addition or a subtraction, bits[1:0] of the PC are rounded to 0b00 before performing the calculation, making the base address for the calculation word-aligned.
  - Note: To generate the address of an instruction, the constant based on the value of the PC must be adjusted. ARM recommends to use the ADR instruction instead of ADD or SUB with *Rn* equal to the PC, because the assembler automatically calculates the correct constant for the ADR instruction.

When *Rd* is PC in the ADD{*cond*} PC, PC, Rm instruction:

- Bit[0] of the value written to the PC is ignored
- A branch occurs to the address created by forcing bit[0] of that value to 0.

#### **Condition Flags**

If S is specified, these instructions update the N, Z, C and V flags according to the result.

#### Examples

| ADD   | R2, R2 | 1, 1 | R3    | ; | Sets t | he i  | Elags | on   | the | res  | sult  |    |    |
|-------|--------|------|-------|---|--------|-------|-------|------|-----|------|-------|----|----|
| SUBS  | R8, R6 | б, ‡ | #240  | ; | Subtra | acts  | cont  | ents | of  | R4   | from  | 12 | 80 |
| RSB   | R4, R4 | 4, ‡ | #1280 | ; | Only e | execu | uted  | if C | fla | ig s | set a | nd | Ζ  |
| ADCHI | R11, H | R0,  | R3    | ; | flag c | lear  | r.    |      |     |      |       |    |    |
|       |        |      |       |   |        |       |       |      |     |      |       |    |    |

#### Multiword Arithmetic Examples

The example below shows two instructions that add a 64-bit integer contained in R2 and R3 to another 64-bit integer contained in R0 and R1, and place the result in R4 and R5.

#### 64-bit Addition Example

ADDS R4, R0, R2 ; add the least significant words ADC R5, R1, R3 ; add the most significant words with carry

Multiword values do not have to use consecutive registers. The example below shows instructions that subtract a 96-bit integer contained in R9, R1, and R11 from another contained in R6, R2, and R8. The example stores the result in R6, R9, and R2.

96-bit Subtraction Example

SUBSR6, R6, R9; subtract the least significant wordsSBCSR9, R2, R1; subtract the middle words with carrySBCR2, R8, R11; subtract the most significant words with carry

#### 12.6.5.2 AND, ORR, EOR, BIC, and ORN

Logical AND, OR, Exclusive OR, Bit Clear, and OR NOT.

#### Syntax

 $op{S}{cond} {Rd}, Rn, Operand2$ 

#### where:

op

is one of:

AND logical AND. ORR logical OR, or bit set. EOR logical Exclusive OR. BIC logical AND NOT, or bit clear.

ORN logical OR NOT.

Atmel

12.11.2.11 MPU Region Attribute and Size Register Alias 3

| Name:   | MPU_RASR_A3 | 3  |     |      |    |    |        |
|---------|-------------|----|-----|------|----|----|--------|
| Access: | Read/Write  |    |     |      |    |    |        |
| 31      | 30          | 29 | 28  | 27   | 26 | 25 | 24     |
| -       | -           | -  | XN  | _    |    | AP |        |
|         |             |    |     |      |    |    |        |
| 23      | 22          | 21 | 20  | 19   | 18 | 17 | 16     |
| _       | -           |    | TEX |      | S  | С  | В      |
|         |             |    |     |      |    |    |        |
| 15      | 14          | 13 | 12  | 11   | 10 | 9  | 8      |
|         |             |    | SF  | RD   |    |    |        |
|         |             |    |     |      |    |    |        |
| 7       | 6           | 5  | 4   | 3    | 2  | 1  | 0      |
| _       | -           |    |     | SIZE |    |    | ENABLE |

The MPU\_RASR defines the region size and memory attributes of the MPU region specified by the MPU\_RNR, and enables that region and any subregions.

MPU\_RASR is accessible using word or halfword accesses:

• The most significant halfword holds the region attributes.

• The least significant halfword holds the region size, and the region and subregion enable bits.

#### • XN: Instruction Access Disable

- 0: Instruction fetches enabled.
- 1: Instruction fetches disabled.

#### • AP: Access Permission

See Table 12-38.

# • TEX, C, B: Memory Access Attributes

See Table 12-36.

#### • S: Shareable

See Table 12-36.

# • SRD: Subregion Disable

For each bit in this field:

- 0: Corresponding subregion is enabled.
- 1: Corresponding subregion is disabled.

See "Subregions" for more information.

Region sizes of 128 bytes and less do not support subregions. When writing the attributes for such a region, write the SRD field as 0x00.

Atmel

# • WDDBGHLT: Watchdog Debug Halt

- 0: The watchdog runs when the processor is in debug state.
- 1: The watchdog stops when the processor is in debug state.

# • WDIDLEHLT: Watchdog Idle Halt

- 0: The watchdog runs when the system is in idle mode.
- 1: The watchdog stops when the system is in idle state.



# 23.7.5 CRCCU DMA Interrupt Enable Register

| Name:    | CRCCU_DMA_I | ER |    |    |    |    |        |
|----------|-------------|----|----|----|----|----|--------|
| Address: | 0x40044014  |    |    |    |    |    |        |
| Access:  | Write-only  |    |    |    |    |    |        |
| 31       | 30          | 29 | 28 | 27 | 26 | 25 | 24     |
| -        | -           | -  | -  | -  | -  | -  | -      |
| 23       | 22          | 21 | 20 | 19 | 18 | 17 | 16     |
| -        | -           | -  | -  | -  | -  | -  | -      |
| 15       | 14          | 13 | 12 | 11 | 10 | 9  | 8      |
| -        | -           | -  | -  | -  | -  | -  | -      |
| 7        | 6           | 5  | 4  | 3  | 2  | 1  | 0      |
| _        | -           | _  | -  | -  | -  | -  | DMAIER |

# • DMAIER: Interrupt Enable

0: No effect

1: Enable interrupt

Figure 26-22. TDF Mode = 0: TDF wait states between read and write accesses on the same chip select



# 26.13 External Wait

Any access can be extended by an external device using the NWAIT input signal of the SMC. The EXNW\_MODE field of the SMC\_MODE register on the corresponding chip select must be set either to "10" (Frozen mode) or "11" (Ready mode). When the EXNW\_MODE is set to "00" (disabled), the NWAIT signal is simply ignored on the corresponding chip select. The NWAIT signal delays the read or write operation in regards to the read or write controlling signal, depending on the Read and Write modes of the corresponding chip select.

# 26.13.1 Restriction

When one of the EXNW\_MODE is enabled, it is mandatory to program at least one hold cycle for the read/write controlling signal. For that reason, the NWAIT signal cannot be used in Page mode (Section 26.15 "Asynchronous Page Mode"), or in Slow clock mode (Section 26.14 "Slow Clock Mode").

The NWAIT signal is assumed to be a response of the external device to the read/write request of the SMC. Then NWAIT is examined by the SMC only in the pulse state of the read or write controlling signal. The assertion of the NWAIT signal outside the expected period has no impact on SMC behavior.



# 29.17.3 PMC System Clock Status Register

| Name:    | PMC_SCSR   |    |    |    |      |      |      |
|----------|------------|----|----|----|------|------|------|
| Address: | 0x400E0408 |    |    |    |      |      |      |
| Access:  | Read-only  |    |    |    |      |      |      |
| 31       | 30         | 29 | 28 | 27 | 26   | 25   | 24   |
| -        | -          | -  | -  | -  | -    | -    | -    |
|          | -          | -  |    |    |      |      | -    |
| 23       | 22         | 21 | 20 | 19 | 18   | 17   | 16   |
| _        | -          | _  | _  | -  | _    | _    | -    |
|          | -          |    |    |    |      |      |      |
| 15       | 14         | 13 | 12 | 11 | 10   | 9    | 8    |
| _        | —          | _  | _  | _  | PCK2 | PCK1 | PCK0 |
|          |            |    |    |    |      |      |      |
| 7        | 6          | 5  | 4  | 3  | 2    | 1    | 0    |
| UDP      | -          | _  | _  | _  | _    | _    | -    |

# • UDP: USB Device Port Clock Status

0: The 48 MHz clock (UDPCK) of the USB Device Port is disabled.

1: The 48 MHz clock (UDPCK) of the USB Device Port is enabled.

#### • PCKx: Programmable Clock x Output Status

0: The corresponding Programmable Clock output is disabled.

1: The corresponding Programmable Clock output is enabled.

# 31.6.33 PIO Output Write Enable Register

Name: PIO\_OWER

Address: 0x400E0EA0 (PIOA), 0x400E10A0 (PIOB), 0x400E12A0 (PIOC)

Access: Write-only

| 31  | 30  | 29   | 28  | 27   | 26  | 25  | 24  |
|-----|-----|------|-----|------|-----|-----|-----|
| P31 | P30 | P29  | P28 | P27  | P26 | P25 | P24 |
| 23  | 22  | 21   | 20  | 19   | 18  | 17  | 16  |
| P23 | P22 | P21  | P20 | P19  | P18 | P17 | P16 |
| 15  | 14  | - 13 | 12  | - 11 | 10  | 9   | 8   |
| P15 | P14 | P13  | P12 | P11  | P10 | P9  | P8  |
| 7   | 6   | 5    | 4   | 3    | 2   | 1   | 0   |
| P7  | P6  | P5   | P4  | P3   | P2  | P1  | P0  |

This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register.

# • P0–P31: Output Write Enable

0: No effect.

1: Enables writing PIO\_ODSR for the I/O line.



#### 34.7.4 Multi-master Mode

#### 34.7.4.1 Definition

In Multi-master mode, more than one master may handle the bus at the same time without data corruption by using arbitration.

Arbitration starts as soon as two or more masters place information on the bus at the same time, and stops (arbitration is lost) for the master that intends to send a logical one while the other master sends a logical zero.

As soon as a master lose arbitration, it stops sending data and listens to the bus in order to detect a stop. When the stop is detected, the master may put its data on the bus by performing arbitration.

Arbitration is illustrated in Figure 34-21.

#### 34.7.4.2 Two Multi-master Modes

Two Multi-master modes may be distinguished:

- 1. TWI is considered as a master only and will never be addressed.
- 2. TWI may be either a master or a slave and may be addressed.

Note: Arbitration is supported in both Multi-master modes.

#### TWI as Master Only

In this mode, TWI is considered as a Master only (MSEN is always one) and must be driven like a Master with the ARBLST (Arbitration Lost) flag in addition.

If arbitration is lost (ARBLST = 1), the user must reinitiate the data transfer.

If the user starts a transfer (ex.: DADR + START + W + Write in THR) and if the bus is busy, the TWI automatically waits for a STOP condition on the bus to initiate the transfer (see Figure 34-20).

Note: The state of the bus (busy or free) is not shown in the user interface.

#### TWI as Master or Slave

The automatic reversal from Master to Slave is not supported in case of a lost arbitration.

Then, in the case where TWI may be either a Master or a Slave, the user must manage the pseudo Multi-master mode described in the steps below.

- 1. Program TWI in Slave mode (SADR + MSDIS + SVEN) and perform a slave access (if TWI is addressed).
- 2. If the TWI has to be set in Master mode, wait until the TXCOMP flag is at 1.
- 3. Program the Master mode (DADR + SVDIS + MSEN) and start the transfer (ex: START + Write in THR).
- 4. As soon as the Master mode is enabled, the TWI scans the bus in order to detect if it is busy or free. When the bus is considered free, TWI initiates the transfer.
- 5. As soon as the transfer is initiated and until a STOP condition is sent, the arbitration becomes relevant and the user must monitor the ARBLST flag.
- 6. If the arbitration is lost (ARBLST is set to 1), the user must program the TWI in Slave mode in case the Master that won the arbitration is required to access the TWI.
- 7. If the TWI has to be set in Slave mode, wait until TXCOMP flag is at 1 and then program the Slave mode.
- Note: If the arbitration is lost and the TWI is addressed, the TWI will not acknowledge even if it is programmed in Slave mode as soon as ARBLST is set to 1. Then the Master must repeat SADR.

# • ARBLST: Arbitration Lost (cleared on read)

This bit is only used in Master mode.

0: Arbitration won.

1: Arbitration lost. Another master of the TWI bus has won the multi-master arbitration. TXCOMP is set at the same time.

# • SCLWS: Clock Wait State

This bit is only used in Slave mode.

0: The clock is not stretched.

1: The clock is stretched. TWI\_THR / TWI\_RHR buffer is not filled / emptied before transmission / reception of a new character.

SCLWS behavior can be seen in Figure 34-27 and Figure 34-28.

# • EOSACC: End Of Slave Access (cleared on read)

This bit is only used in Slave mode.

0: A slave access is being performed.

1: The Slave access is finished. End Of Slave Access is automatically set as soon as SVACC is reset. *EOSACC behavior* can be seen in Figure 34-29 and Figure 34-30.

# • ENDRX: End of RX buffer (cleared by writing TWI\_RCR or TWI\_RNCR)

0: The Receive Counter Register has not reached 0 since the last write in TWI\_RCR or TWI\_RNCR.

1: The Receive Counter Register has reached 0 since the last write in TWI\_RCR or TWI\_RNCR.

# • ENDTX: End of TX buffer (cleared by writing TWI\_TCR or TWI\_TNCR)

0: The Transmit Counter Register has not reached 0 since the last write in TWI\_TCR or TWI\_TNCR.

1: The Transmit Counter Register has reached 0 since the last write in TWI\_TCR or TWI\_TNCR.

# • RXBUFF: RX Buffer Full (cleared by writing TWI\_RCR or TWI\_RNCR)

0: TWI\_RCR or TWI\_RNCR have a value other than 0.

1: Both TWI\_RCR and TWI\_RNCR have a value of 0.

# • TXBUFE: TX Buffer Empty (cleared by writing TWI\_TCR or TWI\_TNCR)

0: TWI\_TCR or TWI\_TNCR have a value other than 0.

1: Both TWI\_TCR and TWI\_TNCR have a value of 0.

# 34.8.10 TWI Receive Holding Register

| Name:    | TWI_RHR                        |        |    |    |    |    |    |  |  |  |  |
|----------|--------------------------------|--------|----|----|----|----|----|--|--|--|--|
| Address: | 0x40018030 (0), 0x4001C030 (1) |        |    |    |    |    |    |  |  |  |  |
| Access:  | Read-only                      |        |    |    |    |    |    |  |  |  |  |
| 31       | 30                             | 29     | 28 | 27 | 26 | 25 | 24 |  |  |  |  |
| _        | -                              | _      | _  | _  | _  | _  | -  |  |  |  |  |
|          |                                |        |    |    |    |    | -  |  |  |  |  |
| 23       | 22                             | 21     | 20 | 19 | 18 | 17 | 16 |  |  |  |  |
| _        | -                              | _      | _  | _  | _  | _  | -  |  |  |  |  |
|          | •                              |        | -  | -  |    |    | -  |  |  |  |  |
| 15       | 14                             | 13     | 12 | 11 | 10 | 9  | 8  |  |  |  |  |
| _        | -                              | _      | —  | —  | -  | -  | -  |  |  |  |  |
|          |                                |        |    |    |    |    |    |  |  |  |  |
| 7        | 6                              | 5      | 4  | 3  | 2  | 1  | 0  |  |  |  |  |
|          |                                | RXDATA |    |    |    |    |    |  |  |  |  |

• RXDATA: Master or Slave Receive Holding Data

# 36.7.8 USART Interrupt Disable Register (SPI\_MODE)

| Name: | US_IDR (SPI_MODE) |
|-------|-------------------|
|-------|-------------------|

Address: 0x4002400C (0), 0x4002800C (1)

Access: Write-only

| 31 | 30 | 29   | 28     | 27     | 26   | 25      | 24    |
|----|----|------|--------|--------|------|---------|-------|
| _  | _  | -    | -      | _      | -    | _       | -     |
| 23 | 22 | 21   | 20     | 19     | 18   | 17      | 16    |
| -  | —  | -    | -      | -      | -    | -       | -     |
|    |    |      |        |        |      |         |       |
| 15 | 14 | 13   | 12     | 11     | 10   | 9       | 8     |
| -  | -  | -    | RXBUFF | TXBUFE | UNRE | TXEMPTY | -     |
|    |    |      |        |        |      |         |       |
| 7  | 6  | 5    | 4      | 3      | 2    | 1       | 0     |
| _  | _  | OVRE | ENDTX  | ENDRX  | _    | TXRDY   | RXRDY |

This configuration is relevant only if USART\_MODE = 0xE or 0xF in the USART Mode Register.

The following configuration values are valid for all listed bit names of this register:

0: No effect

- 1: Disables the corresponding interrupt.
- RXRDY: RXRDY Interrupt Disable
- TXRDY: TXRDY Interrupt Disable
- ENDRX: End of Receive Buffer Transfer Interrupt Disable
- ENDTX: End of Transmit Buffer Interrupt Disable
- OVRE: Overrun Error Interrupt Disable
- TXEMPTY: TXEMPTY Interrupt Disable
- UNRE: SPI Underrun Error Interrupt Disable
- TXBUFE: Transmit Buffer Empty Interrupt Disable
- RXBUFF: Receive Buffer Full Interrupt Disable



# 36.7.19 USART Number of Errors Register Name: US\_NER Address: 0x40024044 (0), 0x40028044 (1) Access: Read-only 31 30 29 28 27 26

| _  | _  | _  | _     | _    | _  | _  | _  |
|----|----|----|-------|------|----|----|----|
| 23 | 22 | 21 | 20    | 19   | 18 | 17 | 16 |
| -  | -  | -  | -     | -    | -  | -  | -  |
|    | •  |    |       |      |    |    |    |
| 15 | 14 | 13 | 12    | 11   | 10 | 9  | 8  |
| _  | -  | —  | —     | -    | -  | —  | —  |
| 7  | 6  | 5  | 4     | 3    | 2  | 1  | 0  |
|    |    |    | NB_EF | RORS |    |    |    |

This register is relevant only if USART\_MODE = 0x4 or 0x6 in the USART Mode Register.

# • NB\_ERRORS: Number of Errors

Total number of errors that occurred during an ISO7816 transfer. This register automatically clears when read.

24

25

# 37.7.5 TC Counter Value Register

Name: TC\_CVx [x=0..2]

Address: 0x40010010 (0)[0], 0x40010050 (0)[1], 0x40010090 (0)[2], 0x40014010 (1)[0], 0x40014050 (1)[1], 0x40014090 (1)[2]

| Access: | Read-only |    |    |    |    |    |    |  |  |
|---------|-----------|----|----|----|----|----|----|--|--|
| 31      | 30        | 29 | 28 | 27 | 26 | 25 | 24 |  |  |
|         |           |    | C  | V  |    |    |    |  |  |
| 23      | 22        | 21 | 20 | 19 | 18 | 17 | 16 |  |  |
| CV      |           |    |    |    |    |    |    |  |  |
| 15      | 14        | 13 | 12 | 11 | 10 | 9  | 8  |  |  |
|         |           |    | C  | V  |    |    |    |  |  |
| 7       | 6         | 5  | 4  | 3  | 2  | 1  | 0  |  |  |
|         |           |    | C  | V  |    |    |    |  |  |

# • CV: Counter Value

CV contains the counter value in real time.

IMPORTANT: For 16-bit channels, CV field size is limited to register bits 15:0.

Atmel

# 37.7.14 TC Block Mode Register

| Name:    | TC_BMR                         |      |        |                 |         |         |      |  |
|----------|--------------------------------|------|--------|-----------------|---------|---------|------|--|
| Address: | 0x400100C4 (0), 0x400140C4 (1) |      |        |                 |         |         |      |  |
| Access:  | Read/Write                     |      |        |                 |         |         |      |  |
| 31       | 30                             | 29   | 28     | 27              | 26      | 25      | 24   |  |
| _        | _                              | —    | —      | —               | —       | MAXFILT |      |  |
|          | -                              | -    | -      | -               | -       |         |      |  |
| 23       | 22                             | 21   | 20     | 19              | 18      | 17      | 16   |  |
| MAXFILT  |                                |      |        | —               | —       | IDXPHB  | SWAP |  |
|          |                                |      |        | -               | -       |         |      |  |
| 15       | 14                             | 13   | 12     | 11              | 10      | 9       | 8    |  |
| INVIDX   | INVB                           | INVA | EDGPHA | QDTRANS         | SPEEDEN | POSEN   | QDEN |  |
|          |                                |      |        |                 |         |         |      |  |
| 7        | 6                              | 5    | 4      | 3               | 2       | 1       | 0    |  |
| _        | -                              | TC2X | KC2S   | TC1XC1S TC0XC0S |         |         |      |  |

This register can only be written if the WPEN bit is cleared in the TC Write Protection Mode Register.

# • TC0XC0S: External Clock Signal 0 Selection

| Value | Name  | Description                    |
|-------|-------|--------------------------------|
| 0     | TCLK0 | Signal connected to XC0: TCLK0 |
| 1     | -     | Reserved                       |
| 2     | TIOA1 | Signal connected to XC0: TIOA1 |
| 3     | TIOA2 | Signal connected to XC0: TIOA2 |

# • TC1XC1S: External Clock Signal 1 Selection

| Value | Name  | Description                    |
|-------|-------|--------------------------------|
| 0     | TCLK1 | Signal connected to XC1: TCLK1 |
| 1     | -     | Reserved                       |
| 2     | TIOA0 | Signal connected to XC1: TIOA0 |
| 3     | TIOA2 | Signal connected to XC1: TIOA2 |

# • TC2XC2S: External Clock Signal 2 Selection

| Value | Name  | Description                    |
|-------|-------|--------------------------------|
| 0     | TCLK2 | Signal connected to XC2: TCLK2 |
| 1     | -     | Reserved                       |
| 2     | TIOA0 | Signal connected to XC2: TIOA0 |
| 3     | TIOA1 | Signal connected to XC2: TIOA1 |

# • QDEN: Quadrature Decoder Enabled

0: Disabled.

1: Enables the QDEC (filter, edge detection and quadrature decoding).

Quadrature decoding (direction change) can be disabled using QDTRANS bit.





Note: 1. It is assumed that this command has been correctly sent (see Figure 38-7).

# Atmel





# 38.9 SD/SDIO Card Operation

The High Speed MultiMedia Card Interface allows processing of SD Memory (Secure Digital Memory Card) and SDIO (SD Input Output) Card commands.

SD/SDIO cards are based on the MultiMedia Card (MMC) format, but are physically slightly thicker and feature higher data transfer rates, a lock switch on the side to prevent accidental overwriting and security features. The

# 38.14.4 HSMCI SDCard/SDIO Register

| Name:    | HSMCI_SDCR   |    |    |    |    |     |     |
|----------|--------------|----|----|----|----|-----|-----|
| Address: | s: 0x400000C |    |    |    |    |     |     |
| Access:  | Read/Write   |    |    |    |    |     |     |
| 31       | 30           | 29 | 28 | 27 | 26 | 25  | 24  |
| _        | -            | -  | -  | -  | -  | -   | -   |
| 23       | 22           | 21 | 20 | 19 | 18 | 17  | 16  |
| -        | _            | -  | -  | -  | -  | -   | -   |
| 15       | 14           | 13 | 12 | 11 | 10 | 9   | 8   |
| -        | _            | -  | -  | -  | -  | -   | -   |
| 7        | 6            | 5  | 4  | 3  | 2  | 1   | 0   |
| SDCBUS   |              | -  | -  | -  | —  | SDC | SEL |

This register can only be written if the WPEN bit is cleared in the HSMCI Write Protection Mode Register.

# • SDCSEL: SDCard/SDIO Slot

| Value | Name  | Description         |
|-------|-------|---------------------|
| 0     | SLOTA | Slot A is selected. |
| 1     | SLOTB | -                   |
| 2     | SLOTC | -                   |
| 3     | SLOTD | _                   |

# • SDCBUS: SDCard/SDIO Bus Width

| Value | Name | Description |
|-------|------|-------------|
| 0     | 1    | 1 bit       |
| 1     | _    | Reserved    |
| 2     | 4    | 4 bits      |
| 3     | 8    | 8 bits      |

# 39.7.11 PWM Sync Channels Update Period Register

| Name:    | PWM_SCUP   |    |    |     |    |    |    |
|----------|------------|----|----|-----|----|----|----|
| Address: | 0x4002002C |    |    |     |    |    |    |
| Access:  | Read/Write |    |    |     |    |    |    |
| 31       | 30         | 29 | 28 | 27  | 26 | 25 | 24 |
| _        | -          | —  | -  | _   | _  | -  | _  |
|          | -          | -  | -  | -   | -  | -  | -  |
| 23       | 22         | 21 | 20 | 19  | 18 | 17 | 16 |
| _        | -          | _  | —  | -   | -  | —  | —  |
|          | -          | -  | -  | -   | -  | -  | -  |
| 15       | 14         | 13 | 12 | 11  | 10 | 9  | 8  |
| -        | -          | —  | —  | —   | -  | —  | —  |
|          |            |    |    |     |    |    |    |
| 7 6      |            | 5  | 4  | 3   | 2  | 1  | 0  |
| UPRCNT   |            |    |    | UPR |    |    |    |

#### • UPR: Update Period

Defines the time between each update of the synchronous channels if automatic trigger of the update is activated (UPDM = 1 or UPDM = 2 in PWM Sync Channels Mode Register). This time is equal to UPR+1 periods of the synchronous channels.

# • UPRCNT: Update Period Counter

Reports the value of the update period counter.



Note: 1. For output signals (TF, TD, RF), Min and Max access times are defined. The Min access time is the time between the TK (or RK) edge and the signal change. The Max access time is the time between the TK edge and the signal stabilization. Figure 44-34 illustrates Min and Max accesses for SSC<sub>0</sub>. This also applies for SSC<sub>1</sub>, SSC<sub>4</sub>, and SSC<sub>7</sub>, SSC<sub>10</sub> and SSC<sub>13</sub>.

#### Figure 44-34. Min and Max Access Time of Output Signals

