



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                 |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM7®                                                                    |
| Core Size                  | 16/32-Bit                                                                |
| Speed                      | 60MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART                   |
| Peripherals                | POR, PWM, WDT                                                            |
| Number of I/O              | 46                                                                       |
| Program Memory Size        | 128KB (128K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | <u> </u>                                                                 |
| RAM Size                   | 16K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                             |
| Data Converters            | A/D 4x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 64-LQFP                                                                  |
| Supplier Device Package    | 64-LQFP (10x10)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc2114fbd64-151 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Single-chip 16/32-bit microcontrollers

### 3.1 Ordering options

#### Table 2. Ordering options

| Type number     | Flash<br>memory | RAM   | Fast GPIO/SSP/<br>Enhanced<br>UART, ADC,<br>Timer | Temperature range |
|-----------------|-----------------|-------|---------------------------------------------------|-------------------|
| LPC2114FBD64/01 | 128 kB          | 16 kB | yes                                               | –40 °C to +85 °C  |
| LPC2124FBD64/01 | 256 kB          | 16 kB | yes                                               | –40 °C to +85 °C  |

#### Single-chip 16/32-bit microcontrollers

#### **Block diagram** 4.



Single-chip 16/32-bit microcontrollers

### 5. Pinning information

#### 5.1 Pinning



### Single-chip 16/32-bit microcontrollers

### 5.2 Pin description

| Symbol                  | Pin | Type | Description                                                                                                                                   |
|-------------------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| P0[0] to P0[31]         |     | l/O  | Port 0 is a 32-bit bidirectional I/O port with individual direction controls for each bit                                                     |
|                         |     | 1/0  | The operation of port 0 pins depends upon the pin function selected via the Pin<br>Connect Block. Pins 26 and 31 of port 0 are not available. |
| P0[0]/TXD0/             | 19  | 0    | <b>TXD0</b> — Transmitter output for UART0.                                                                                                   |
| PWM1                    | 10  | 0    | <b>PWM1</b> — Pulse Width Modulator output 1.                                                                                                 |
| P0[1]/RXD0/             | 21  |      | <b>RXD0</b> — Receiver input for UART0.                                                                                                       |
| PWM3/EINT0              |     | 0    | <b>PWM3</b> — Pulse Width Modulator output 3.                                                                                                 |
|                         |     |      | EINTO — External interrupt 0 input                                                                                                            |
| P0[2]/SCL/              | 22  | I/O  | <b>SCL</b> — $I^2C$ -bus clock input/output. Open-drain output (for $I^2C$ -bus compliance).                                                  |
| CAP0[0]                 |     |      | <b>CAP0[0]</b> — Capture input for Timer 0, channel 0.                                                                                        |
| P0[3]/SDA/              | 26  | I/O  | <b>SDA</b> — $I^2C$ -bus data input/output. Open-drain output (for $I^2C$ -bus compliance).                                                   |
| MAT0[0]/EINT1           |     | 0    | <b>MAT0[0]</b> — Match output for Timer 0, channel 0.                                                                                         |
|                         |     | -    | EINT1 — External interrupt 1 input.                                                                                                           |
| P0[4]/SCK0/             | 27  | I/O  | <b>SCK0</b> — Serial clock for SPI0. SPI clock output from master or input to slave.                                                          |
| CAP0[1]                 |     | 1    | <b>CAP0[1]</b> — Capture input for Timer 0, channel 1.                                                                                        |
| P0[5]/MISO0/            | 29  | I/O  | <b>MISO0</b> — Master In Slave OUT for SPI0. Data input to SPI master or data output                                                          |
| MAT0[1]                 |     | ., - | from SPI slave.                                                                                                                               |
|                         |     | 0    | MAT0[1] — Match output for Timer 0, channel 1.                                                                                                |
| P0[6]/MOSI0/<br>CAP0[2] | 30  | I/O  | <b>MOSI0</b> — Master Out Slave In for SPI0. Data output from SPI master or data input to SPI slave.                                          |
|                         |     | I    | CAP0[2] — Capture input for Timer 0, channel 2.                                                                                               |
| P0[7]/SSEL0/            | 31  | I    | SSEL0 — Slave Select for SPI0. Selects the SPI interface as a slave.                                                                          |
| PWM2/EINT2              |     | 0    | PWM2 — Pulse Width Modulator output 2.                                                                                                        |
|                         |     | Ι    | EINT2 — External interrupt 2 input.                                                                                                           |
| P0[8]/TXD1/             | 33  | 0    | TXD1 — Transmitter output for UART1.                                                                                                          |
| PWM4                    |     | 0    | <b>PWM4</b> — Pulse Width Modulator output 4.                                                                                                 |
| P0[9]/RXD1/             | 34  | I    | RXD1 — Receiver input for UART1.                                                                                                              |
| PWM6/EINT3              |     | 0    | <b>PWM6</b> — Pulse Width Modulator output 6.                                                                                                 |
|                         |     | Ι    | EINT3 — External interrupt 3 input.                                                                                                           |
| P0[10]/RTS1/            | 35  | 0    | RTS1 — Request to Send output for UART1.                                                                                                      |
| CAP1[0]                 |     | Ι    | CAP1[0] — Capture input for Timer 1, channel 0.                                                                                               |
| P0[11]/CTS1/            | 37  | I    | <b>CTS1</b> — Clear to Send input for UART1.                                                                                                  |
| CAP1[1]                 |     | I    | CAP1[1] — Capture input for Timer 1, channel 1.                                                                                               |
| P0[12]/DSR1/            | 38  | Ι    | DSR1 — Data Set Ready input for UART1.                                                                                                        |
| MAT1[0]                 |     | 0    | MAT1[0] — Match output for Timer 1, channel 0.                                                                                                |
| P0[13]/DTR1/            | 39  | 0    | <b>DTR1</b> — Data Terminal Ready output for UART1.                                                                                           |
| MAT1[1]                 |     | 0    | MAT1[1] — Match output for Timer 1, channel 1.                                                                                                |
| P0[14]/DCD1/            | 41  | I    | DCD1 — Data Carrier Detect input for UART1.                                                                                                   |
| EINT1                   |     | I    | EINT1 — External interrupt 1 input.                                                                                                           |
|                         |     |      | <b>Note:</b> LOW on this pin while RESET is LOW forces on-chip bootloader to take control of the part after reset.                            |
|                         |     |      |                                                                                                                                               |

#### **NXP Semiconductors**

# LPC2114/2124

#### Single-chip 16/32-bit microcontrollers

| Table 3.<br>Symbol               |        | Pin |                                                                                                                          |                                                                                                                                               |
|----------------------------------|--------|-----|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| -                                |        |     |                                                                                                                          | Description                                                                                                                                   |
| P0[15]/RI1/                      | EIN12/ | 45  | <br>                                                                                                                     | RI1 — Ring Indicator input for UART1.                                                                                                         |
|                                  |        |     |                                                                                                                          | EINT2 — External interrupt 2 input.                                                                                                           |
| P0[16]/EINT0/<br>MAT0[2]/CAP0[2] | 46     |     | EINT0 — External interrupt 0 input.                                                                                      |                                                                                                                                               |
|                                  |        |     | 0                                                                                                                        | MAT0[2] — Match output for Timer 0, channel 2.                                                                                                |
|                                  |        |     | I                                                                                                                        | CAP0[2] — Capture input for Timer 0, channel 2.                                                                                               |
| P0[17]/CAF                       |        | 47  |                                                                                                                          | CAP1[2] — Capture input for Timer 1, channel 2.                                                                                               |
| SCK1/MAT                         | 1[2]   |     | I/O                                                                                                                      | <b>SCK1</b> — Serial Clock for SPI1/SSP[1]. SPI clock output from master or input to slave.                                                   |
|                                  |        |     | 0                                                                                                                        | MAT1[2] — Match output for Timer 1, channel 2.                                                                                                |
| P0[18]/CAF                       |        | 53  | I                                                                                                                        | CAP1[3] — Capture input for Timer 1, channel 3.                                                                                               |
| MISO1/MAT1[3]                    | .T1[3] |     | I/O                                                                                                                      | <b>MISO1</b> — Master In Slave Out for SPI1/SSP <sup>[1]</sup> . Data input to SPI master or data output from SPI slave.                      |
|                                  |        |     | 0                                                                                                                        | MAT1[3] — Match output for Timer 1, channel 3.                                                                                                |
| P0[19]/MA                        | T1[2]/ | 54  | 0                                                                                                                        | MAT1[2] — Match output for Timer 1, channel 2.                                                                                                |
| MOSI1/CAP1[2]                    |        | I/O | <b>MOSI1</b> — Master Out Slave In for SPI1/SSP <sup>[1]</sup> . Data output from SPI master or data input to SPI slave. |                                                                                                                                               |
|                                  |        |     | I                                                                                                                        | CAP1[2] — Capture input for Timer 1, channel 2.                                                                                               |
| P0[20]/MAT1[3]/ 55               |        | 55  | 0                                                                                                                        | MAT1[3] — Match output for Timer 1, channel 3.                                                                                                |
| SSEL1/EINT3                      |        | Ι   | SSEL1 — Slave Select for SPI1/SSP[1]. Selects the SPI interface as a slave.                                              |                                                                                                                                               |
|                                  |        | Ι   | EINT3 — External interrupt 3 input.                                                                                      |                                                                                                                                               |
| P0[21]/PWM5/ 1                   |        | 1   | 0                                                                                                                        | <b>PWM5</b> — Pulse Width Modulator output 5.                                                                                                 |
| CAP1[3]                          |        |     | I                                                                                                                        | CAP1[3] — Capture input for Timer 1, channel 3.                                                                                               |
| P0[22]/CAF                       | P0[0]/ | 2   | I                                                                                                                        | CAP0[0] — Capture input for Timer 0, channel 0.                                                                                               |
| MAT0[0]                          |        |     | 0                                                                                                                        | MAT0[0] — Match output for Timer 0, channel 0.                                                                                                |
| P0[23]                           |        | 3   | I/O                                                                                                                      | general purpose bidirectional digital port only                                                                                               |
| P0[24]                           |        | 5   | I/O                                                                                                                      | general purpose bidirectional digital port only                                                                                               |
| P0[25]                           |        | 9   | I/O                                                                                                                      | general purpose bidirectional digital port only                                                                                               |
| P0[27]/AIN                       | 0/     | 11  | I                                                                                                                        | AIN0 — ADC, input 0. This analog input is always connected to its pin.                                                                        |
| CAP0[1]/M                        | AT0[1] |     | Ι                                                                                                                        | CAP0[1] — Capture input for Timer 0, channel 1.                                                                                               |
|                                  |        |     | 0                                                                                                                        | MAT0[1] — Match output for Timer 0, channel 1.                                                                                                |
| 20[28]/AIN                       | 1/     | 13  | I                                                                                                                        | AIN1 — ADC, input 1. This analog input is always connected to its pin.                                                                        |
| CAP0[2]/M                        | AT0[2] |     | I                                                                                                                        | CAP0[2] — Capture input for Timer 0, channel 2.                                                                                               |
|                                  |        |     | 0                                                                                                                        | MAT0[2] — Match output for Timer 0, channel 2.                                                                                                |
| P0[29]/AIN                       | 2/     | 14  | I                                                                                                                        | <b>AIN2</b> — ADC, input 2. This analog input is always connected to its pin.                                                                 |
| CAP0[3]/M                        | AT0[3] |     | I                                                                                                                        | CAP0[3] — Capture input for Timer 0, Channel 3.                                                                                               |
|                                  |        |     | 0                                                                                                                        | MAT0[3] — Match output for Timer 0, channel 3.                                                                                                |
| 20[30]/AIN                       | 3/     | 15  | I                                                                                                                        | <b>AIN3</b> — ADC, input 3. This analog input is always connected to its pin.                                                                 |
| EINT3/CAF                        |        |     | I                                                                                                                        | EINT3 — External interrupt 3 input.                                                                                                           |
|                                  |        |     | I                                                                                                                        | CAP0[0] — Capture input for Timer 0, channel 0.                                                                                               |
| P1[0] to P1[31]                  |        |     | I/O                                                                                                                      | Port 1 is a 32-bit bidirectional I/O port with individual direction controls for each bit.                                                    |
|                                  |        |     | _                                                                                                                        | The operation of port 1 pins depends upon the pin function selected via the Pin Connect Block. Pins 0 through 15 of port 1 are not available. |
| PC2114_2124                      |        |     |                                                                                                                          | All information provided in this document is subject to legal disclaimers.                                                                    |
|                                  |        |     |                                                                                                                          |                                                                                                                                               |

#### Table 3. Pin description ...continued

Product data sheet

#### Single-chip 16/32-bit microcontrollers

|                       | i in accomption | ominucc | ,<br>,                                                                                                                                                                                                  |
|-----------------------|-----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol                | Pin             | Туре    | Description                                                                                                                                                                                             |
| V <sub>DDA(1V8)</sub> | 63              | I       | analog 1.8 V core power supply; this is the power supply voltage for internal circuitry. This should be nominally the same voltage as $V_{DD(1V8)}$ but should be isolated to minimize noise and error. |
| V <sub>DD(3V3)</sub>  | 23, 43, 51      | I       | 3.3 V pad power supply; this is the power supply voltage for the I/O ports                                                                                                                              |
| V <sub>DDA(3V3)</sub> | 7               | I       | analog 3.3 V pad power supply; this should be nominally the same voltage as $V_{\text{DD}(3V3)}$ but should be isolated to minimize noise and error                                                     |

#### Table 3. Pin description ...continued

[1] SSP interface available on LPC2114/01 and LPC2124/01 only.

LPC2114\_2124 Product data sheet

#### Single-chip 16/32-bit microcontrollers

However, the ISP flash erase command can be executed at any time (no matter whether the CRP is on or off). Removal of CRP is achieved by erasure of full on-chip user flash. With the CRP off, full access to the chip via the JTAG and/or ISP is restored.

#### 6.3 On-chip static RAM

On-chip static RAM may be used for code and/or data storage. The SRAM may be accessed as 8 bit, 16 bit, and 32 bit. The LPC2114/2124 provide 16 kB of static RAM.

#### 6.4 Memory map

The LPC2114/2124 memory maps incorporate several distinct regions, as shown in Figure 3.

In addition, the CPU interrupt vectors may be re-mapped to allow them to reside in either flash memory (the default) or on-chip static RAM. This is described in <u>Section 6.17</u> <u>"System control"</u>.

#### Single-chip 16/32-bit microcontrollers

| Table 4. Inter | rupt sourcescontinued        |               |
|----------------|------------------------------|---------------|
| Block          | Flag(s)                      | VIC channel # |
| System Control | External Interrupt 0 (EINT0) | 14            |
|                | External Interrupt 1 (EINT1) | 15            |
|                | External Interrupt 2 (EINT2) | 16            |
|                | External Interrupt 3 (EINT3) | 17            |
| ADC            | ADC                          | 18            |
|                |                              |               |

[1] SSP interface available on LPC2114/01 and LPC2124/01 only.

#### 6.6 Pin connect block

The pin connect block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated, and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

#### 6.7 General purpose parallel I/O (GPIO) and Fast I/O

Device pins that are not connected to a specific peripheral function are controlled by the parallel I/O registers. Pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of outputs simultaneously. The value of the output register may be read back, as well as the current state of the port pins.

#### 6.7.1 Features

- Bit-level set and clear registers allow a single instruction set or clear of any number of bits in one port.
- Direction control of individual bits.
- Separate control of output set and clear.
- All I/O default to inputs after reset.

# 6.7.2 Features added with the Fast GPIO set of registers available on LPC2114/2124/01 only

- Fast GPIO registers are relocated to the ARM local bus for the fastest possible I/O timing, enabling port pin toggling up to 3.5 times faster than earlier LPC2000 devices.
- Mask registers allow treating sets of port bits as a group, leaving other bits unchanged.
- All Fast GPIO registers are byte addressable.
- Entire port value can be written in one instruction.
- Ports are accessible via either the legacy group of registers (GPIOs) or the group of registers providing accelerated port access (Fast GPIOs).

#### 6.8 10-bit ADC

The LPC2114/2124 each contain a single 10-bit successive approximation analog to digital converter with four multiplexed channels.

#### Single-chip 16/32-bit microcontrollers

the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C-bus is a multi-master bus; it can be controlled by more than one bus master connected to it.

The I<sup>2</sup>C-bus implemented in LPC2114/2124 supports a bit rate up to 400 kbit/s (Fast I<sup>2</sup>C-bus).

#### 6.10.1 Features

- Standard I<sup>2</sup>C-bus compliant interface.
- Easy to configure as Master, Slave, or Master/Slave.
- Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus may be used for test and diagnostic purposes.

#### 6.11 SPI serial I/O controller

The LPC2114/2124 each contain two SPIs. The SPI is a full duplex serial interface, designed to be able to handle multiple masters and slaves connected to a given bus. Only a single master and a single slave can communicate on the interface during a given data transfer. During a data transfer the master always sends a byte of data to the slave, and the slave always sends a byte of data to the master.

#### 6.11.1 Features

- Compliant with Serial Peripheral Interface (SPI) specification.
- Synchronous, Serial, Full Duplex communication.
- Combined SPI master and slave.
- Maximum data bit rate of  $\frac{1}{8}$  of the input clock rate.

#### 6.11.2 Features available in LPC2114/2124/01 only

- Eight to 16 bits per frame.
- When the SPI interface is used in Master mode, the SSELn pin is not needed (can be used for a different function).

#### Single-chip 16/32-bit microcontrollers

#### 6.13.2 Features available in LPC2114/2124/01 only

- Timer can count cycles of either the peripheral clock (PCLK) or an externally supplied clock.
- When counting cycles of an externally supplied clock only one of timer's capture inputs can be selected as the timer's clock. The rate of such a clock is limited to PCLK / 4. Duration of HIGH/LOW levels on the selected CAPn input can not be shorter than 1 / (2PCLK).

#### 6.14 Watchdog timer

The purpose of the watchdog is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, the watchdog will generate a system reset if the user program fails to 'feed' (or reload) the watchdog within a predetermined amount of time.

#### 6.14.1 Features

- Internally resets chip if not periodically reloaded.
- Debug mode.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 32-bit timer with internal pre-scaler.
- Selectable time period from (T<sub>cy(PCLK)</sub> × 256 × 4) to (T<sub>cy(PCLK)</sub> × 2<sup>32</sup> × 4) in multiples of T<sub>cy(PCLK)</sub> × 4.

#### 6.15 Real-time clock

The RTC is designed to provide a set of counters to measure time when normal or idle operating mode is selected. The RTC has been designed to use little power, making it suitable for battery powered systems where the CPU is not running continuously (Idle mode).

#### 6.15.1 Features

- Measures the passage of time to maintain a calendar and clock.
- Ultra low power design to support battery powered systems.
- Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day of Year.
- Programmable reference clock divider allows adjustment of the RTC to match various crystal frequencies.

#### Single-chip 16/32-bit microcontrollers

#### 6.16 Pulse width modulator

The PWM is based on the standard Timer block and inherits all of its features, although only the PWM function is pinned out on the LPC2114/2124. The Timer is designed to count cycles of the peripheral clock (PCLK) and optionally generate interrupts or perform other actions when specified timer values occur, based on seven match registers. The PWM function is also based on match register events.

The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions.

Two match registers can be used to provide a single edge controlled PWM output. One match register (MR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an MR0 match occurs.

Three match registers can be used to provide a PWM output with both edges controlled. Again, the MR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs.

With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge).

#### 6.16.1 Features

- Seven match registers allow up to six single edge controlled or three double edge controlled PWM outputs, or a mix of both types.
- The match registers also allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Supports single edge controlled and/or double edge controlled PWM outputs. Single
  edge controlled PWM outputs all go HIGH at the beginning of each cycle unless the
  output is a constant LOW. Double edge controlled PWM outputs can have either edge
  occur at any position within a cycle. This allows for both positive going and negative
  going pulses.
- Pulse period and width can be any number of timer counts. This allows complete flexibility in the trade-off between resolution and repetition rate. All PWM outputs will occur at the same repetition rate.
- Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses.

#### Single-chip 16/32-bit microcontrollers

### 8. Static characteristics

#### Table 6. Static characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$  for industrial applications, unless otherwise specified.

| Symbol                | Parameter                                  | Conditions                                                                                            |           | Min               | Typ <u>[1]</u> | Max                  | Unit |
|-----------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------|-------------------|----------------|----------------------|------|
| V <sub>DD(1V8)</sub>  | supply voltage (1.8 V)                     |                                                                                                       | [2]       | 1.65              | 1.8            | 1.95                 | V    |
| V <sub>DD(3V3)</sub>  | supply voltage (3.3 V)                     |                                                                                                       | [3]       | 3.0               | 3.3            | 3.6                  | V    |
| V <sub>DDA(3V3)</sub> | analog supply voltage<br>(3.3 V)           |                                                                                                       |           | 2.5               | 3.3            | 3.6                  | V    |
| Standard              | port pins, RESET, RTCK                     |                                                                                                       |           |                   |                |                      |      |
| IIL                   | LOW-state input current                    | V <sub>I</sub> = 0 V; no pull-up                                                                      |           | -                 | -              | 3                    | μA   |
| IIH                   | HIGH-state input current                   | $V_{I} = V_{DD(3V3)}$ ; no pull-down                                                                  |           | -                 | -              | 3                    | μA   |
| I <sub>OZ</sub>       | OFF-state output current                   | $V_O = 0 V$ ; $V_O = V_{DD(3V3)}$ ;<br>no pull-up/down                                                |           | -                 | -              | 3                    | μA   |
| I <sub>latch</sub>    | I/O latch-up current                       | –(0.5V <sub>DD(3V3)</sub> ) < V <sub>I</sub> <<br>(1.5V <sub>DD(3V3)</sub> ); T <sub>j</sub> < 125 °C |           | 100               | -              | -                    | mA   |
| VI                    | input voltage                              |                                                                                                       | [4][5][6] | 0                 | -              | 5.5                  | V    |
| Vo                    | output voltage                             | output active                                                                                         |           | 0                 | -              | V <sub>DD(3V3)</sub> | V    |
| V <sub>IH</sub>       | HIGH-state input voltage                   |                                                                                                       |           | 2.0               | -              | -                    | V    |
| V <sub>IL</sub>       | LOW-state input voltage                    |                                                                                                       |           | -                 | -              | 0.8                  | V    |
| V <sub>hys</sub>      | hysteresis voltage                         |                                                                                                       |           | 0.4               | -              | -                    | V    |
| V <sub>ОН</sub>       | HIGH-state output voltage                  | I <sub>OH</sub> = -4 mA                                                                               | [7]       | $V_{DD(3V3)}-0.4$ | -              | -                    | V    |
| V <sub>OL</sub>       | LOW-state output voltage                   | I <sub>OL</sub> = 4 mA                                                                                | [7]       | -                 | -              | 0.4                  | V    |
| I <sub>OH</sub>       | HIGH-state output current                  | $V_{OH} = V_{DD(3V3)} - 0.4 V$                                                                        | [7]       | -4                | -              | -                    | mA   |
| I <sub>OL</sub>       | LOW-state output current                   | V <sub>OL</sub> = 0.4 V                                                                               | [7]       | 4                 | -              | -                    | mA   |
| I <sub>OHS</sub>      | HIGH-state short-circuit<br>output current | V <sub>OH</sub> = 0 V                                                                                 | [8]       | -                 | -              | -45                  | mA   |
| I <sub>OLS</sub>      | LOW-state short-circuit<br>output current  | $V_{OL} = V_{DD(3V3)}$                                                                                | [8]       | -                 | -              | 50                   | mA   |
| I <sub>pd</sub>       | pull-down current                          | V <sub>I</sub> = 5 V                                                                                  | [9]       | 10                | 50             | 150                  | μA   |
| I <sub>pu</sub>       | pull-up current                            | $V_{I} = 0 V$                                                                                         | [10]      | -15               | -50            | -85                  | μA   |
|                       |                                            | $V_{DD(3V3)} < V_{I} < 5 V$                                                                           | [9]       | 0                 | 0              | 0                    | μA   |

#### Single-chip 16/32-bit microcontrollers

| $T_{amb} = -4$        | 40 °C to +85 °C for industrial a | pplications, unless otherwise s                                                                                                                                                  | specifie | ed.                     |                          |                         |      |
|-----------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------|--------------------------|-------------------------|------|
| Symbol                | Parameter                        | Conditions                                                                                                                                                                       |          | Min                     | Typ <u>[1]</u>           | Max                     | Unit |
| Power c               | onsumption LPC2114, LPC2         | 114/00, LPC2124, LPC2124/0                                                                                                                                                       | 0        |                         |                          |                         |      |
| I <sub>DD(act)</sub>  | active mode supply current       | $V_{DD(1V8)} = 1.8 V;$<br>CCLK = 60 MHz;<br>$T_{amb} = 25 °C;$ code<br>while(1){}                                                                                                |          | -                       | 60                       | -                       | mA   |
|                       |                                  | executed from flash; all<br>peripherals enabled via<br>PCONP <sup>[11]</sup> register but not<br>configured to run                                                               |          |                         |                          |                         |      |
| I <sub>DD(pd)</sub>   | Power-down mode supply current   | V <sub>DD(1V8)</sub> = 1.8 V;<br>T <sub>amb</sub> = 25 °C                                                                                                                        |          | -                       | 10                       | -                       | μΑ   |
|                       |                                  | V <sub>DD(1V8)</sub> = 1.8 V;<br>T <sub>amb</sub> = 85 °C                                                                                                                        |          | -                       | 110                      | 500                     | μA   |
| Power c               | onsumption LPC2114/01 and        | LPC2124/01                                                                                                                                                                       |          |                         |                          |                         |      |
| I <sub>DD(act)</sub>  | active mode supply current       | $V_{DD(1V8)} = 1.8 V;$<br>CCLK = 60 MHz;<br>$T_{amb} = 25 \text{ °C};$ code                                                                                                      |          | -                       | 40                       | -                       | mA   |
|                       |                                  | while(1){}                                                                                                                                                                       |          |                         |                          |                         |      |
|                       |                                  | executed from flash; all<br>peripherals enabled via<br>PCONP <sup>[11]</sup> register but not<br>configured to run                                                               |          |                         |                          |                         |      |
| I <sub>DD(idle)</sub> | Idle mode supply current         | $V_{DD(1V8)} = 1.8 V;$<br>CCLK = 60 MHz;<br>$T_{amb} = 25 °C;$<br>executed from flash; all<br>peripherals enabled via<br>PCONP[ <u>11]</u> register but not<br>configured to run |          | -                       | 6.5                      | -                       | mA   |
| I <sub>DD(pd)</sub>   | Power-down mode supply current   | $V_{DD(1V8)} = 1.8 V;$<br>$T_{amb} = 25 \ ^{\circ}C$                                                                                                                             |          | -                       | 10                       | -                       | μΑ   |
|                       |                                  | V <sub>DD(1V8)</sub> = 1.8 V;<br>T <sub>amb</sub> = 85 °C                                                                                                                        |          | -                       | 110                      | 500                     | μA   |
| I <sup>2</sup> C-bus  | pins                             |                                                                                                                                                                                  |          |                         |                          |                         |      |
| V <sub>IH</sub>       | HIGH-state input voltage         |                                                                                                                                                                                  |          | 0.7V <sub>DD(3V3)</sub> | -                        | -                       | V    |
| V <sub>IL</sub>       | LOW-state input voltage          |                                                                                                                                                                                  |          | -                       | -                        | 0.3V <sub>DD(3V3)</sub> | V    |
| V <sub>hys</sub>      | hysteresis voltage               |                                                                                                                                                                                  |          | -                       | 0.05V <sub>DD(3V3)</sub> | -                       | V    |
| V <sub>OL</sub>       | LOW-state output voltage         | I <sub>OLS</sub> = 3 mA                                                                                                                                                          | [7]      | -                       | -                        | 0.4                     | V    |
| ILI                   | input leakage current            | $V_{I} = V_{DD(3V3)}$                                                                                                                                                            | [12]     | -                       | 2                        | 4                       | μΑ   |
|                       |                                  | V <sub>I</sub> = 5 V                                                                                                                                                             |          | -                       | 10                       | 22                      | μA   |

**Table 6. Static characteristics** ... continued  $T_{amb} = -40$  °C to +85 °C for industrial applications, unless otherwise specified.

26 of 42

#### Single-chip 16/32-bit microcontrollers

#### Table 7. ADC static characteristics

 $V_{DDA}$  = 2.5 V to 3.6 V unless otherwise specified;  $T_{amb}$  = -40 °C to +85 °C unless otherwise specified. ADC frequency 4.5 MHz.

| Symbol              | Parameter                       | Conditions |           | Min | Тур | Max              | Unit |
|---------------------|---------------------------------|------------|-----------|-----|-----|------------------|------|
| VIA                 | analog input voltage            |            |           | 0   | -   | V <sub>DDA</sub> | V    |
| C <sub>ia</sub>     | analog input<br>capacitance     |            |           | -   | -   | 1                | pF   |
| E <sub>D</sub>      | differential linearity<br>error |            | [1][2][3] | -   | -   | ±1               | LSB  |
| E <sub>L(adj)</sub> | integral non-linearity          |            | [1][4]    | -   | -   | ±2               | LSB  |
| Eo                  | offset error                    |            | [1][5]    | -   | -   | ±3               | LSB  |
| E <sub>G</sub>      | gain error                      |            | [1][6]    | -   | -   | ±0.5             | %    |
| Ε <sub>T</sub>      | absolute error                  |            | [1][7]    | -   | -   | ±4               | LSB  |

[1] Conditions:  $V_{SSA} = 0$  V,  $V_{DDA} = 3.3$  V.

[2] The ADC is monotonic, there are no missing codes.

[3] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 4.

[4] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See <u>Figure 4</u>.

[5] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 4.

[6] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See Figure 4.

[7] The absolute voltage error (E<sub>T</sub>) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 4.

LPC2114\_2124

#### Single-chip 16/32-bit microcontrollers





#### NXP Semiconductors

# LPC2114/2124

#### Single-chip 16/32-bit microcontrollers





Single-chip 16/32-bit microcontrollers

### 9. Dynamic characteristics

#### Table 9. Dynamic characteristics

 $T_{amb} = -40 \degree C$  to +85  $\degree C$  for industrial applications;  $V_{DD(1V8)}$ ,  $V_{DD(3V3)}$  over specified ranges.[1]

| Symbol                      | Parameter            | Conditions                                                                             | Min                             | Тур | Max  | Unit |
|-----------------------------|----------------------|----------------------------------------------------------------------------------------|---------------------------------|-----|------|------|
| External clock              | ĸ                    |                                                                                        |                                 |     |      |      |
| f <sub>osc</sub>            | oscillator frequency | supplied by an external oscillator (signal generator)                                  | 1                               | -   | 50   | MHz  |
|                             |                      | external clock frequency supplied by an external crystal oscillator                    | 1                               | -   | 30   | MHz  |
|                             |                      | external clock frequency if<br>on-chip PLL is used                                     | 10                              | -   | 25   | MHz  |
|                             |                      | external clock frequency if<br>on-chip bootloader is used<br>for initial code download | 10                              | -   | 25   | MHz  |
| T <sub>cy(clk)</sub>        | clock cycle time     |                                                                                        | 20                              | -   | 1000 | ns   |
| t <sub>CHCX</sub>           | clock HIGH time      |                                                                                        | $T_{\text{cy(clk)}} \times 0.4$ | -   | -    | ns   |
| t <sub>CLCX</sub>           | clock LOW time       |                                                                                        | $T_{\text{cy(clk)}} \times 0.4$ | -   | -    | ns   |
| t <sub>CLCH</sub>           | clock rise time      |                                                                                        | -                               | -   | 5    | ns   |
| t <sub>CHCL</sub>           | clock fall time      |                                                                                        | -                               | -   | 5    | ns   |
| Port pins (exc              | ept P0[2] and P0[3]) |                                                                                        |                                 |     |      |      |
| t <sub>r</sub>              | rise time            |                                                                                        | -                               | 10  | -    | ns   |
| t <sub>f</sub>              | fall time            |                                                                                        | -                               | 10  | -    | ns   |
| I <sup>2</sup> C-bus pins ( | P0[2] and P0[3])     |                                                                                        |                                 |     |      |      |
| t <sub>f</sub>              | fall time            | $V_{IH}$ to $V_{IL}$                                                                   | [2] $20 + 0.1 \times C_b$       | -   | -    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Bus capacitance C<sub>b</sub> in pF, from 10 pF to 400 pF.

Single-chip 16/32-bit microcontrollers

### 9.1 Timing



#### Single-chip 16/32-bit microcontrollers

### 13. Legal information

#### 13.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions"

The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. [3]

#### 13.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for guick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification - The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer. unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### Disclaimers 13.3

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use - NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale - NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license - Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Export control - This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### Single-chip 16/32-bit microcontrollers

### 15. Contents

| 1              | General description 1                              |
|----------------|----------------------------------------------------|
| 2              | Features and benefits 1                            |
| 2.1            | Key features brought by LPC2114/2124/01            |
| 2.2            | devices                                            |
| 3              | Ordering information 2                             |
| 3.1            | Ordering options                                   |
| 4              | Block diagram                                      |
| 5              | Pinning information 5                              |
| 5.1            | Pinning                                            |
| 5.2            | Pin description 6                                  |
| 6              | Functional description                             |
| 6.1            | Architectural overview                             |
| 6.2            | On-chip flash program memory                       |
| 6.3            | On-chip static RAM 11                              |
| 6.4            | Memory map 11                                      |
| 6.5            | Interrupt controller 12                            |
| 6.5.1          | Interrupt sources 13                               |
| 6.6            | Pin connect block                                  |
| 6.7            | General purpose parallel I/O (GPIO) and Fast I/O14 |
| 6.7.1          | Fast I/O                                           |
| 6.7.1          | Features added with the Fast GPIO set of           |
| 0.7.2          | registers available on LPC2114/2124/01 only 14     |
| 6.8            | 10-bit ADC                                         |
| 6.8.1          | Features                                           |
| 6.8.2          | ADC features available in LPC2114/2124/01          |
| 0.0.2          | only                                               |
| 6.9            | UARTs                                              |
| 6.9.1          | Features                                           |
| 6.9.2          | UART features available in LPC2114/2124/01         |
|                | only                                               |
| 6.10           | I <sup>2</sup> C-bus serial I/O controller 15      |
| 6.10.1         | Features                                           |
| 6.11           | SPI serial I/O controller 16                       |
| 6.11.1         | Features                                           |
| 6.11.2         | Features available in LPC2114/2124/01 only . 16    |
| 6.12           | SSP controller (LPC2114/2124/01 only) 17           |
| 6.12.1         | Features                                           |
| 6.13           | General purpose timers 17                          |
| 6.13.1         | Features                                           |
| 6.13.2         | Features available in LPC2114/2124/01 only . 18    |
| 6.14           | Watchdog timer                                     |
| 6.14.1         | Features                                           |
| 6.15           | Real-time clock                                    |
| 6.15.1<br>6.16 | Features    18      Pulse width modulator    19    |
| 0.10           | 1 uise wiulii mouulalui 19                         |

| 6.16.1 | Features                                   | 19 |
|--------|--------------------------------------------|----|
| 6.17   | System control                             | 20 |
| 6.17.1 | Crystal oscillator                         | 20 |
| 6.17.2 | PLL                                        | 20 |
| 6.17.3 | Reset and wake-up timer                    | 20 |
| 6.17.4 | Code security (Code Read Protection - CRP) | 21 |
| 6.17.5 | External interrupt inputs                  | 21 |
| 6.17.6 | Memory mapping control                     | 21 |
| 6.17.7 | Power control                              | 22 |
| 6.17.8 | APB bus                                    | 22 |
| 6.18   | Emulation and debugging                    | 22 |
| 6.18.1 |                                            | 22 |
| 6.18.2 | Embedded trace.                            | 23 |
| 6.18.3 | RealMonitor                                | 23 |
| 7      | Limiting values                            | 24 |
| 8      | Static characteristics                     | 25 |
| 8.1    | Power consumption measurements for         |    |
|        | LPC2114/01 and LPC2124/01                  | 30 |
| 9      | Dynamic characteristics                    | 35 |
| 9.1    | Timing                                     | 36 |
| 10     | Package outline                            | 37 |
| 11     | Abbreviations                              | 38 |
| 12     | Revision history                           | 39 |
| 13     | Legal information                          | 40 |
| 13.1   | Data sheet status                          | 40 |
| 13.2   | Definitions                                | 40 |
| 13.3   | Disclaimers                                | 40 |
| 13.4   | Trademarks                                 | 41 |
| 14     | Contact information                        | 41 |
|        |                                            |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2011.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 10 June 2011 Document identifier: LPC2114\_2124