# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, UART/USART                        |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                     |
| Number of I/O              | 11                                                        |
| Program Memory Size        | 4KB (4K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 1K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 2x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | -40°C ~ 105°C (TA)                                        |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 20-SSOP (0.209", 5.30mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0421hh020eg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Revision History**

Each instance in Revision History reflects a change to this document from its previous revision. For more details, refer to the corresponding pages and appropriate links in the table below.

| Date        | Revision<br>Level | Description                                                                                                                                                                                                          | Page                                               |
|-------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| Oct<br>2011 | 18                | Added LDWX information to Load Instructions table, eZ8 CPU Instruction<br>Summary table and to Second Op Code Map after 1FH figure; revised<br>Flash Sector Protect Register description; revised Packaging chapter. | <u>206, 212,</u><br><u>220, 152,</u><br><u>221</u> |
| May<br>2008 | 17                | Removed Flash Microcontrollers from the title throughout the document.                                                                                                                                               | All                                                |
| Feb<br>2008 | 16                | Updated the flag status for BCLR, BIT, and BSET in eZ8 CPU Instruction Summary table.                                                                                                                                | <u>208</u>                                         |
| Dec<br>2007 | 15                | Updated Zilog logo/text, Foreword section. Updated Z8 Encore! 8K Series to Z8 Encore! XP <sup>®</sup> F0822 Series Flash Microcontrollers throughout the document.                                                   | All                                                |

iii

Embedded in Life

n IXYS Company



| Interrupt Request Control Registers | 238 |
|-------------------------------------|-----|
| GPIO Control Registers              | 241 |
| Watchdog Timer Control Registers    | 244 |
| Flash Control Registers             | 246 |
| Index                               | 248 |
| Customer Support                    | 258 |

ILO G

13

## **Pin Characteristics**

Table 4 provides detailed information about the characteristics for each pin available on Z8 Encore!  $XP^{\textcircled{B}}$  F0822 Series products. The data in Table 4 is sorted alphabetically by pin symbol mnemonic.

| Symbol<br>Mnemonic | Direction | Reset<br>Direction | Active<br>Low or<br>Active<br>High | Tri-State<br>Output | Internal<br>Pull-Up or<br>Pull-Down | Schmitt-Trigger<br>Input | Open Drain<br>Output   |
|--------------------|-----------|--------------------|------------------------------------|---------------------|-------------------------------------|--------------------------|------------------------|
| AV <sub>DD</sub>   | N/A       | N/A                | N/A                                | N/A                 | No                                  | No                       | N/A                    |
| AV <sub>SS</sub>   | N/A       | N/A                | N/A                                | N/A                 | No                                  | No                       | N/A                    |
| DBG                | I/O       | I                  | N/A                                | Yes                 | No                                  | Yes                      | Yes                    |
| PA[7:0]            | I/O       | I                  | N/A                                | Yes                 | Programma-<br>ble pull-up           | Yes                      | Yes, pro-<br>grammable |
| PB[4:0]            | I/O       | I                  | N/A                                | Yes                 | Programma-<br>ble pull-up           | Yes                      | Yes, pro-<br>grammable |
| PC[5:0]            | I/O       | I                  | N/A                                | Yes                 | Programma-<br>ble pull-up           | Yes                      | Yes, pro-<br>grammable |
| RESET              | I         | I                  | Low                                | N/A                 | Pull-up                             | Yes                      | N/A                    |
| V <sub>DD</sub>    | N/A       | N/A                | N/A                                | N/A                 | No                                  | No                       | N/A                    |
| V <sub>REF</sub>   | Analog    | N/A                | N/A                                | N/A                 | No                                  | No                       | N/A                    |
| V <sub>SS</sub>    | N/A       | N/A                | N/A                                | N/A                 | No                                  | No                       | N/A                    |
| X <sub>IN</sub>    | Ι         | I                  | N/A                                | N/A                 | No                                  | No                       | N/A                    |
| X <sub>OUT</sub>   | 0         | 0                  | N/A                                | No                  | No                                  | No                       | No                     |

#### **Table 4. Pin Characteristics**

## Embedded in Life

## **Address Space**

The eZ8 CPU accesses three distinct address spaces:

- The Register File contains addresses for the general-purpose registers and the eZ8 CPU, Peripheral, and GPIO Port Control registers
- The Program Memory contains addresses for all memory locations having executable code and/or data
- The Data Memory contains addresses for all memory locations that hold data only

These three address spaces are covered briefly in the following sections. For more information about the eZ8 CPU and its address space, refer to the <u>eZ8 CPU Core User Manual</u> (<u>UM0128</u>), which is available for download at <u>www.zilog.com</u>.

## **Register File**

The Register File address space in the Z8 Encore! XP<sup>®</sup> F0822 Series is 4KB (4096 bytes). It is composed of two sections: Control registers and General-Purpose registers. When instructions are executed, registers are read from when defined as sources and written to when defined as destinations. The architecture of the eZ8 CPU allows all general-purpose registers to function as accumulators, address pointers, index registers, stack areas, or scratch pad memory.

The upper 256 bytes of the 1KB Register File address space is reserved for control of the eZ8 CPU, the on-chip peripherals, and the I/O ports. These registers are located at addresses from F00H to FFFH. Some of the addresses within the 256-byte Control Register section is reserved (unavailable). Reading from the reserved Register File addresses returns an undefined value. Writing to reserved Register File addresses is not recommended by Zilog because it can produce unpredictable results.

The on-chip RAM always begins at address 000H in the Register File address space. Z8 Encore!  $XP^{\textcircled{B}}$  F0822 Series contains 1KB of on-chip RAM. Reading from Register File addresses outside the available RAM addresses (and not within the control register address space) returns an undefined value. Writing to these Register File addresses produces no effect.



#### Table 42. Timer 0–1 Reload Low Byte Register (TxRL)

| Bit     | 7   | 6 | 5 | 4     | 3    | 2 | 1 | 0 |
|---------|-----|---|---|-------|------|---|---|---|
| Field   |     |   |   | TF    | RL   |   |   |   |
| RESET   | 1   |   |   |       |      |   |   |   |
| R/W     | R/W |   |   |       |      |   |   |   |
| Address |     |   |   | F03H, | F0BH |   |   |   |

| Bit  | Description                                                                                   |
|------|-----------------------------------------------------------------------------------------------|
| [7]  | Timer Reload Register High and Low                                                            |
| TRH, | These two bytes form the 16-bit reload value, {TRH[7:0], TRL[7:0]}. This value sets the maxi- |
| TRL  | mum count value which initiates a timer reload to 0001H. In COMPARE Mode, these two bytes     |
|      | form the 16-bit Compare value.                                                                |

## Timer 0–1 PWM High and Low Byte Registers

The Timer 0–1 PWM High and Low Byte (TxPWMH and TxPWML) registers, shown in Tables 43 and 44, are used for Pulse-Width Modulator (PWM) operations. These registers also store the Capture values for the CAPTURE and CAPTURE/COMPARE modes.

#### Table 43. Timer 0–1 PWM High Byte Register (TxPWMH)

| Bit     | 7   | 6 | 5 | 4     | 3    | 2 | 1 | 0 |
|---------|-----|---|---|-------|------|---|---|---|
| Field   |     |   |   | PW    | MH   |   |   |   |
| RESET   | 0   |   |   |       |      |   |   |   |
| R/W     | R/W |   |   |       |      |   |   |   |
| Address |     |   |   | F04H, | F0CH |   |   |   |

#### Table 44. Timer 0–1 PWM Low Byte Register (TxPWML)

| Bit     | 7    | 6 | 5 | 4     | 3    | 2 | 1 | 0 |
|---------|------|---|---|-------|------|---|---|---|
| Field   | PWML |   |   |       |      |   |   |   |
| RESET   | 0    |   |   |       |      |   |   |   |
| R/W     | R/W  |   |   |       |      |   |   |   |
| Address |      |   |   | F05H, | F0DH |   |   |   |

#### ilog<sup>\*</sup> Embedded in Life An TXYS Company 79



Figure 12. UART Asynchronous Data Format without Parity



Figure 13. UART Asynchronous Data Format with Parity

## **Transmitting Data using Polled Method**

Observe the following procedure to transmit data using polled method of operation:

- 1. Write to the UART Baud Rate High Byte and Low Byte registers to set the required baud rate.
- 2. Enable the UART pin functions by configuring the associated GPIO port pins for alternate function operation.
- 3. If MULTIPROCESSOR Mode is required, write to the UART Control 1 Register to enable multiprocessor (9-bit) mode functions.
  - Set the Multiprocessor Mode Select (MPEN) to enable MULTIPROCESSOR Mode.
- 4. Write to the UART Control 0 Register to:
  - Set the transmit enable bit (TEN) to enable the UART for data transmission
  - If parity is required, and MULTIPROCESSOR Mode is not enabled, set the parity enable bit (PEN) and select either even or odd parity (PSEL).

l O G

99

## **Receiving IrDA Data**

Data received from the infrared transceiver through the **IR\_RXD** signal through the RXD pin is decoded by the infrared endec and passed to the UART. The UART's baud rate clock is used by the infrared endec to generate the demodulated signal (RXD) that drives the UART. Each UART/Infrared data bit is 16-clocks wide. Figure 19 displays data reception. When the infrared endec is enabled, the UART's RXD signal is internal to the Z8 Encore! XP<sup>®</sup> F0822 Series products while the IR\_RXD signal is received through the RXD pin.



**Caution:** The system clock frequency must be at least 1.0MHz to ensure proper reception of the 1.6µs minimum width pulses allowed by the IrDA standard.

#### **Endec Receiver Synchronization**

The IrDA receiver uses a local baud rate clock counter (0 to 15 clock periods) to generate an input stream for the UART and to create a sampling window for detection of incoming pulses. The generated UART input (UART RXD) is delayed by 8 baud rate clock periods with respect to the incoming IrDA data stream. When a falling edge in the input data stream is detected, the endec counter is reset. When the count reaches a value of 8, the UART RXD value is updated to reflect the value of the decoded data. When the count reaches 12 baud clock periods, the sampling window for the next incoming pulse opens. The window remains open until the count again reaches 8 (or, in other words, 24 baud





Figure 21. SPI Configured as a Master in a Single Master, Multiple Slave System



Figure 22. SPI Configured as a Slave

16. If the I<sup>2</sup>C Slave sends an acknowledge by pulling the SDA signal Low during the next High period of SCL, the I<sup>2</sup>C Controller sets the ACK bit in the I<sup>2</sup>C Status Register. Continue to <u>Step 17</u>.

If the slave does not acknowledge the second address byte or one of the data bytes, the I<sup>2</sup>C Controller sets the NCKI bit and clears the ACK bit in the I<sup>2</sup>C Status Register. Software responds to the Not Acknowledge interrupt by setting the stop and flush bits and clearing the TXI bit. The I<sup>2</sup>C Controller sends the stop condition on the bus and clears the stop and NCKI bits. The transaction is complete; ignore the remainder of this sequence.

- 17. The I<sup>2</sup>C Controller shifts the data out by the SDA signal. After the first bit is sent, the transmit interrupt is asserted.
- 18. If more bytes remain to be sent, return to Step 14.
- 19. If the last byte is currently being sent, software sets the stop bit of the I<sup>2</sup>C Control Register (or start bit to initiate a new transaction). In the stop case, software simultaneously clears the TXI bit of the I<sup>2</sup>C Control Register.
- 20. The I<sup>2</sup>C Controller completes transmission of the last data byte on the SDA signal.
- 21. The slave can either Acknowledge or Not Acknowledge the last byte. Because either the stop or start bit is already set, the NCKI interrupt does not occur.
- 22. The I<sup>2</sup>C Controller sends the stop (or restart) condition to the I<sup>2</sup>C bus and clears the stop (or start) bit.

### **Read Transaction with a 7-Bit Address**

Figure 30 displays the data transfer format for a read operation to a 7-bit addressed slave. The shaded regions indicate data transferred from the  $I^2C$  Controller to slaves and unshaded regions indicate data transferred from the slaves to the  $I^2C$  Controller.

| S | Slave Address | R = 1 | А | Data | А | Data | А | P/S |
|---|---------------|-------|---|------|---|------|---|-----|
|---|---------------|-------|---|------|---|------|---|-----|

#### Figure 30. Receive Data Transfer Format for a 7-Bit Addressed Slave

Observe the following procedure for a read operation to a 7-bit addressed slave:

- 1. Software writes the  $I^2C$  Data Register with a 7-bit Slave address plus the read bit (=1).
- 2. Software asserts the start bit of the I<sup>2</sup>C Control Register.
- If this transfer is a single byte transfer, Software asserts the NAK bit of the I<sup>2</sup>C Control Register so that after the first byte of data has been read by the I<sup>2</sup>C Controller, a Not Acknowledge is sent to the I<sup>2</sup>C Slave.
- 4. The  $I^2C$  Controller sends the start condition.

#### ilog Embedded in Life An TIXYS Company 131

## I<sup>2</sup>C Control Register

The I<sup>2</sup>C Control Register, shown in Table 73, enables I<sup>2</sup>C operation.

## Table 73. I<sup>2</sup>C Control Register (I2CCTL)

| Bit          | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6                                                                                                                                                                                                                                                                                                                                                                                                                                | 5                                             | 4                                             | 3                                             | 2                                             | 1                                        | 0                                |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------------------------------------|------------------------------------------|----------------------------------|--|--|--|
| Field        | IEN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | START                                                                                                                                                                                                                                                                                                                                                                                                                            | STOP                                          | BIRQ                                          | TXI                                           | NAK                                           | FLUSH                                    | FILTEN                           |  |  |  |
| RESET        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                               |                                               |                                               |                                               |                                          |                                  |  |  |  |
| R/W          | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W                                                                                                                                                                                                                                                                                                                                                                                                                              | R/W                                           | R/W                                           | R/W                                           | R/W                                           | W                                        | R/W                              |  |  |  |
| Address      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                               | F5                                            | 2H                                            |                                               |                                          |                                  |  |  |  |
| Bit          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                      |                                               |                                               |                                               |                                               |                                          |                                  |  |  |  |
| [7]<br>IEN   | $I^2C$ Enable<br>1 = The $I^2C$<br>0 = The $I^2C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li><sup>2</sup>C Enable</li> <li>1 = The I<sup>2</sup>C transmitter and receiver are enabled.</li> <li>2 = The I<sup>2</sup>C transmitter and receiver are disabled.</li> </ul>                                                                                                                                                                                                                                            |                                               |                                               |                                               |                                               |                                          |                                  |  |  |  |
| [6]<br>START | <b>Send Start Condition</b><br>This bit sends the start condition. After it is asserted, it is cleared by the $I^2C$ Controller after it sends the START condition or if the IEN bit is deasserted. If this bit is 1, it cannot be cleared to 0 by writing to the register. After this bit is set, the Start condition is sent if there is data in the $I^2C$ Data or $I^2C$ Shift Register. If there is no data in one of these registers, the $I^2C$ Controller waits until the data register is written. If this bit is set while the $I^2C$ Controller is shifting out data, it generates a start condition after the byte shifts and the acknowledge phase completes. If the stop bit is also set, it also waits until the stop condition is sent before sending the start condition. |                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                               |                                               |                                               |                                               |                                          |                                  |  |  |  |
| [5]<br>STOP  | Send Stop<br>This bit cau<br>ter has com<br>this bit is re<br>If this bit is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Send Stop Condition Send Stop Condition is send before sending the start condition.<br>Send Stop Condition<br>Fhis bit causes the $l^2C$ Controller to issue a stop condition after the byte in the $l^2C$ Shift Regiser has completed transmission or after a byte is received in a receive operation. After it is set, his bit is reset by the $l^2C$ Controller after a stop condition is sent or by deasserting the IEN bit. |                                               |                                               |                                               |                                               |                                          |                                  |  |  |  |
| [4]<br>BIRQ  | <b>Baud Rate</b><br>This bit allo<br>disabled. TI<br>1 = An inter<br>0 = No BRC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>Baud Rate Generator Interrupt Request</b><br>This bit allows the $I^2C$ Controller to be used as an additional timer when the $I^2C$ Controller is disabled. This bit is ignored when the $I^2C$ Controller is enabled.<br>1 = An interrupt occurs every time the BRG counts down to 1.<br>0 = No BRG interrupt occurs.                                                                                                       |                                               |                                               |                                               |                                               |                                          |                                  |  |  |  |
| [3]<br>TXI   | Enable TD<br>This bit ena<br>1 = transmi<br>0 = transmi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>Enable TDRE interrupts</b><br>This bit enables the transmit interrupt when the $l^2C$ Data Register is empty (TDRE = 1).<br>1 = transmit interrupt (and DMA transmit request) is enabled.<br>0 = transmit interrupt (and DMA transmit request) is disabled.                                                                                                                                                                   |                                               |                                               |                                               |                                               |                                          |                                  |  |  |  |
| [2]<br>NAK   | Send NAK<br>This bit sen<br>Slave. After<br>deasserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ids a Not Ac<br>r it is asserte<br>. If this bit is                                                                                                                                                                                                                                                                                                                                                                              | knowledge o<br>ed, it is deas<br>1, it cannot | condition aft<br>serted after<br>be cleared t | er the next b<br>a Not Ackno<br>o 0 by writir | byte of data<br>bwledge is s<br>ng to the reg | is read from<br>ent or the IE<br>jister. | the I <sup>2</sup> C<br>N bit is |  |  |  |

## Embedded in Life An UXYS Company 132

| Bit           | Description (Continued)                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [1]<br>FLUSH  | <b>Flush Data</b><br>Setting this bit to 1 clears the $I^2C$ Data Register and sets the TDRE bit to 1. This bit allows flushing of the $I^2C$ Data Register when a Not Acknowledge interrupt is received after the data has been sent to the $I^2C$ Data Register. Reading this bit always returns 0.                                                                                          |
| [0]<br>FILTEN | <ul> <li>I<sup>2</sup>C Signal Filter Enable</li> <li>This bit enables low-pass digital filters on the SDA and SCL input signals. These filters reject any input pulse with periods less than a full system clock cycle. The filters introduce a 3-system clock cycle latency on the inputs.</li> <li>1 = Low-pass filters are enabled.</li> <li>0 = Low-pass filters are disabled.</li> </ul> |

## I<sup>2</sup>C Baud Rate High and Low Byte Registers

The I<sup>2</sup>C Baud Rate High and Low Byte registers, shown in Tables 74 and 75, combine to form a 16-bit reload value, BRG[15:0], for the I<sup>2</sup>C Baud Rate Generator. When configured as a general purpose timer, the interrupt interval is calculated using the following equation:

Interrupt Interval (s) = System Clock Period (s) ×BRG[15:0]

| Table 74. I C Dauu Kale High Dyle Keyislei (IZCDKH) | Table 74. | I <sup>2</sup> C | Baud | Rate | High | Byte | Register | (I2CBRH) |
|-----------------------------------------------------|-----------|------------------|------|------|------|------|----------|----------|
|-----------------------------------------------------|-----------|------------------|------|------|------|------|----------|----------|

| Bit     | 7 | 6   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---------|---|-----|---|----|----|---|---|---|--|--|
| Field   |   | BRH |   |    |    |   |   |   |  |  |
| RESET   |   |     |   | FF | ۶H |   |   |   |  |  |
| R/W     |   | R/W |   |    |    |   |   |   |  |  |
| Address |   |     |   | F5 | 3H |   |   |   |  |  |

Bit Description

#### [7:0] I<sup>2</sup>C Baud Rate High Byte

BRH Most significant byte, BRG[15:8], of the I<sup>2</sup>C Baud Rate Generator's reload value.

**Note:** If the DIAG bit in the  $I^2C$  Diagnostic Control Register is set to 1, a read of the I2CBRH Register returns the current value of the  $I^2C$  Baud Rate Counter[15:8].

> ilog Embedded in Life An TIXYS Company

#### Table 88. Flash Frequency High Byte Register (FFREQH)

| Bit     | 7 | 6      | 5 | 4  | 3  | 2 | 1 | 0 |  |
|---------|---|--------|---|----|----|---|---|---|--|
| Field   |   | FFREQH |   |    |    |   |   |   |  |
| RESET   |   |        |   | (  | C  |   |   |   |  |
| R/W     |   | R/W    |   |    |    |   |   |   |  |
| Address |   |        |   | FF | AH |   |   |   |  |

#### Table 89. Flash Frequency Low Byte Register (FFREQL)

| Bit     | 7 | 6      | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---------|---|--------|---|----|----|---|---|---|--|--|
| Field   |   | FFREQL |   |    |    |   |   |   |  |  |
| RESET   |   |        |   | (  | )  |   |   |   |  |  |
| R/W     |   | R/W    |   |    |    |   |   |   |  |  |
| Address |   |        |   | FF | BH |   |   |   |  |  |

#### Bit Description

[7:0] **Flash Frequency High and Low Bytes** FFREQH, These 2 bytes, {FFREQH[7:0], FFREQL[7:0]}, contain the 16-bit Flash Frequency value. FFREQL



157

| Bit   | Description (Continued)                                                             |
|-------|-------------------------------------------------------------------------------------|
| [1]   | Reserved                                                                            |
|       | I his bit is reserved and must always be 1.                                         |
| [0]   | Flash Write Protect*                                                                |
| FWP   | These two option bits combine to provide three levels of Program memory protection. |
|       | 0 = Programming, Page Erase, and Mass Erase using User Code is disabled. Mass       |
|       | Erase is available through the OCD.                                                 |
|       | 1 = Programming and Page Erase are enabled for all of Flash program memory.         |
| Note: | *Applies only to the Flash versions of the F0822 Series of devices.                 |

## Flash Memory Address 0001H

#### Table 91. Options Bits at Flash Memory Address 0001H

| Bit       | 7                                               | 6                    | 5 | 4  | 3 | 2 | 1 | 0 |  |  |
|-----------|-------------------------------------------------|----------------------|---|----|---|---|---|---|--|--|
| Field     |                                                 | Reserved             |   |    |   |   |   |   |  |  |
| RESET     |                                                 |                      |   | ι  | J |   |   |   |  |  |
| R/W       |                                                 |                      |   | R/ | W |   |   |   |  |  |
| Address   |                                                 | Program Memory 0001H |   |    |   |   |   |   |  |  |
| Note: U = | Note: U = Unchanged by Reset; R/W = Read/Write. |                      |   |    |   |   |   |   |  |  |

| Bit   | Description                                                                                                             |
|-------|-------------------------------------------------------------------------------------------------------------------------|
| [7:0] | Reserved                                                                                                                |
|       | I hese option bits are reserved and must always be 1. This setting is the default for unpro-<br>grammed (erased) Flash. |

dded in Life

An IXYS Company

191

## General Purpose I/O Port Input Data Sample Timing

Figure 48 displays timing of the GPIO Port input sampling. Table 106 lists the GPIO port input timing.



#### Figure 48. Port Input Sample Timing

#### Table 106. GPIO Port Input Timing

|                     |                                                                                                    | Delay (ns) |         |  |
|---------------------|----------------------------------------------------------------------------------------------------|------------|---------|--|
| Parameter           | Abbreviation                                                                                       | Minimum    | Maximum |  |
| T <sub>S_PORT</sub> | Port Input Transition to X <sub>IN</sub> Fall Setup Time (not pictured)                            | 5          | -       |  |
| T <sub>H_PORT</sub> | X <sub>IN</sub> Fall to Port Input Transition Hold Time (not pictured)                             | 5          | -       |  |
| T <sub>SMR</sub>    | GPIO Port Pin Pulse Width to Insure Stop Mode Recovery (for GPIO port pins enabled as SMR sources) | 1µs        |         |  |



202

| Notation | Description           | Operand | Range                                                                                                                        |
|----------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------------|
| RA       | Relative Address      | Х       | X represents an index in the range of +127 to<br>-128, which is an offset relative to the<br>address of the next instruction |
| rr       | Working Register Pair | RRp     | p = 0, 2, 4, 6, 8, 10, 12, or 14                                                                                             |
| RR       | Register Pair         | Reg     | Reg represents an even number in the range of 00H to FEH                                                                     |
| Vector   | Vector Address        | Vector  | Vector represents a number in the range of 00H to FFH                                                                        |
| Х        | Indexed               | #Index  | The register or register pair to be indexed is offset by the signed Index value (#Index) in a +127 to -128 range.            |

#### Table 116. Notational Shorthand (Continued)

Table 117 contains additional symbols that are used throughout the Instruction Summary and Instruction Set Description sections.

| Symbol | Definition                |
|--------|---------------------------|
| dst    | Destination Operand       |
| src    | Source Operand            |
| @      | Indirect Address Prefix   |
| SP     | Stack Pointer             |
| PC     | Program Counter           |
| FLAGS  | Flags Register            |
| RP     | Register Pointer          |
| #      | Immediate Operand Prefix  |
| В      | Binary Number Suffix      |
| %      | Hexadecimal Number Prefix |
| Н      | Hexadecimal Number Suffix |

#### Table 117. Additional Symbols

Assignment of a value is indicated by an arrow, as shown in the following example.

 $dst \leftarrow dst + src$ 

This example indicates that the source data is added to the destination data; the result is stored in the destination location.

## Embedded in Life An IXYS Company 224

## Part Number Suffix Designations

Zilog part numbers consist of a number of components, as indicated in the following example.

**Example.** Part number Z8F0821HH020SG is an 8-bit Flash Motor Controller with 8KB of Program Memory, equipped with 11 I/O lines and 2 ADC channels in a 20-pin SSOP package, operating within a 0°C to +70°C temperature range and built using lead-free solder.





#### Hex Address: F45

#### Table 152. UART Address Compare Register (U0ADDR)

| Bit     | 7 | 6         | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---------|---|-----------|---|----|----|---|---|---|--|--|
| Field   |   | COMP_ADDR |   |    |    |   |   |   |  |  |
| RESET   |   |           |   | (  | )  |   |   |   |  |  |
| R/W     |   | R/W       |   |    |    |   |   |   |  |  |
| Address |   |           |   | F4 | 5H |   |   |   |  |  |

#### Hex Address: F46

#### Table 153. UART Baud Rate High Byte Register (U0BRH)

| Bit     | 7 | 6   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---------|---|-----|---|----|----|---|---|---|--|--|
| Field   |   | BRH |   |    |    |   |   |   |  |  |
| RESET   |   |     |   |    | 1  |   |   |   |  |  |
| R/W     |   | R/W |   |    |    |   |   |   |  |  |
| Address |   |     |   | F4 | 6H |   |   |   |  |  |

#### Hex Address: F47

#### Table 154. UART Baud Rate Low Byte Register (U0BRL)

| Bit     | 7 | 6   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---------|---|-----|---|----|----|---|---|---|--|--|
| Field   |   | BRL |   |    |    |   |   |   |  |  |
| RESET   |   |     |   |    | 1  |   |   |   |  |  |
| R/W     |   | R/W |   |    |    |   |   |   |  |  |
| Address |   |     |   | F4 | 7H |   |   |   |  |  |

#### Hex Addresses: F48–F4F

This address range is reserved.



254

PWM mode 68 PxADDR register 32, 241, 242, 243 PxCTL register 33, 241, 242, 243

## R

R 201 r 201 RCF 205, 206 receive 10-bit data format (I2C) 126 7-bit data transfer format (I2C) 125 IrDA data 99 receive interrupt 117 receiving UART data-interrupt-driven method 82 receiving UART data-polled method 81 register 112, 201, 236 ADC control (ADCCTL) 139 ADC data high byte (ADCDH) 141 ADC data low bits (ADCDL) 142 baud low and high byte (I2C) 132, 133, 135 baud rate high and low byte (SPI) 114 control (SPI) 110 control. I2C 131 data, SPI 109 flash control (FCTL) 150, 246 flash high and low byte (FFREQH and FRE-EOL) 153 flash page select (FPS) 152 flash status (FSTAT) 151 GPIO port A-H address (PxADDR) 32, 241, 242, 243 GPIO port A-H alternate function sub-registers 34 GPIO port A-H control address (PxCTL) 33, 241, 242, 243 GPIO port A-H data direction sub-registers 33 I2C baud rate high (I2CBRH) 132, 133, 135, 234 I2C control (I2CCTL) 131, 233 I2C data (I2CDATA) 129, 233 I2C status 129, 233 I2C status (I2CSTAT) 129, 233 I2Cbaud rate low (I2CBRL) 133, 234

mode, SPI 112 OCD control 169 OCD status 171 SPI baud rate high byte (SPIBRH) 114, 236 SPI baud rate low byte (SPIBRL) 114, 237 SPI control (SPICTL) 110, 235 SPI data (SPIDATA) 109, 235 SPI status (SPISTAT) 111, 235 status, I2C 129 status. SPI 111 UARTx baud rate high byte (UxBRH) 95, 232 UARTx baud rate low byte (UxBRL) 95, 232 UARTx Control 0 (UxCTL0) 92, 94, 231, 232 UARTx control 1 (UxCTL1) 93, 231 UARTx receive data (UxRXD) 89, 230 UARTx status 0 (UxSTAT0) 90, 231 UARTx status 1 (UxSTAT1) 91, 231 UARTx transmit data (UxTXD) 89, 230 watch-dog timer control (WDTCTL) 74, 244 watch-dog timer reload high byte (WDTH) 75, 245 watch-dog timer reload low byte (WDTL) 76, 245 watch-dog timer reload upper byte (WDTU) 75,245 register address (RA) 202 register file 14 register file address map 17 register pair 202 register pointer 202 reset and stop mode characteristics 21 and stop mode recovery 21 carry flag 205 controller 5 sources 22 **RET 207** return 207 RL 208 **RLC 208** rotate and shift instructions 208 rotate left 208 rotate left through carry 208 rotate right 208



rotate right through carry 208 RP 202 RR 202, 208 rr 202 RRC 208

### S

**SBC 205** SCF 205, 206 **SCK 103** SDA and SCL (IrDA) signals 117 second opcode map after 1FH 220 serial clock 104 serial peripheral interface (SPI) 101 set carry flag 205, 206 set register pointer 206 shift right arithmetic 208 shift right logical 208 signal descriptions 10 single-shot conversion (ADC) 137 SIO 5 slave data transfer formats (I2C) 123 slave select 104 software trap 207 source operand 202 SP 202 SPI architecture 101 baud rate generator 108 baud rate high and low byte register 114 clock phase 104 configured as slave 102 control register 110 control register definitions 109 data register 109 error detection 107 interrupts 108 mode fault error 107 mode register 112 multi-master operation 106 operation 103 overrun error 107 signals 103

single master, multiple slave system 102 single master, single slave system 101 status register 111 timing, PHASE = 0.105timing, PHASE=1 106 SPI controller signals 10 SPI mode (SPIMODE) 112, 236 SPIBRH register 114, 236 SPIBRL register 114, 237 SPICTL register 110, 235 SPIDATA register 109, 235 SPIMODE register 112, 236 SPISTAT register 111, 235 **SRA 208** src 202 **SRL 208 SRP 206** SS, SPI signal 103 stack pointer 202 status register, I2C 129 **STOP 206** stop mode 27, 206 stop mode recovery sources 25 using a GPIO port pin transition 26 using watch-dog timer time-out 26 **SUB 205** subtract 205 subtract - extended addressing 205 subtract with carry 205 subtract with carry - extended addressing 205 SUBX 205 **SWAP 208** swap nibbles 208 symbols, additional 202 system and core resets 21

## Т

TCM 205 TCMX 205 test complement under mask 205 test complement under mask - extended addressing 205

nbedded in Life

258

## **Customer Support**

To share comments, get your technical questions answered or report issues you may be experiencing with our products, please visit Zilog's Technical Support page at <a href="http://support.zilog.com">http://support.zilog.com</a>.

To learn more about this product, find additional documentation or to discover other facets about Zilog product offerings, please visit the Zilog Knowledge Base at <u>http://zilog.com/</u><u>kb</u> or consider participating in the Zilog Forum at <u>http://zilog.com/forum</u>.

This publication is subject to replacement by a later edition. To determine whether a later edition exists, please visit the Zilog website at <u>http://www.zilog.com</u>.