



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                    |
|----------------------------|-----------------------------------------------------------|
| Core Processor             | eZ8                                                       |
| Core Size                  | 8-Bit                                                     |
| Speed                      | 20MHz                                                     |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                   |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                     |
| Number of I/O              | 19                                                        |
| Program Memory Size        | 8KB (8K x 8)                                              |
| Program Memory Type        | FLASH                                                     |
| EEPROM Size                | -                                                         |
| RAM Size                   | 1K x 8                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 3.6V                                               |
| Data Converters            | A/D 5x10b                                                 |
| Oscillator Type            | Internal                                                  |
| Operating Temperature      | 0°C ~ 70°C (TA)                                           |
| Mounting Type              | Surface Mount                                             |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                            |
| Supplier Device Package    | -                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/zilog/z8f0822sj020sg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

dded in Life

6

# **On-Chip Debugger**

Z8 Encore! XP<sup>®</sup> F0822 Series products feature an integrated On-Chip Debugger (OCD). The OCD provides a rich-set of debugging capabilities, such as, reading and writing registers, programming Flash memory, setting breakpoints, and executing code. A single-pin interface provides communication to the OCD.

nbedded in Life

15

# **Program Memory**

The eZ8 CPU supports 64KB of Program memory address space. Z8 Encore! XP<sup>®</sup> F0822 Series contain 4KB to 8KB on-chip Flash in the Program memory address space, depending on the device. Reading from Program memory addresses outside the available Flash addresses returns FFH. Writing to unimplemented Program memory addresses produces no effect. Table 5 describes the Program memory Maps for Z8 Encore! XP<sup>®</sup> F0822 Series devices.

| Program Memory Address (Hex)             | Function                    |
|------------------------------------------|-----------------------------|
| Z8F082x and Z8F081x Products             |                             |
| 0000-0001                                | Option Bits                 |
| 0002-0003                                | Reset Vector                |
| 0004-0005                                | WDT Interrupt Vector        |
| 0006-0007                                | Illegal Instruction Trap    |
| 0008-0037                                | Interrupt Vectors*          |
| 0038-1FFF                                | Program Memory              |
| Z8F042x and Z8F041x Products             |                             |
| 0000-0001                                | Option Bits                 |
| 0002-0003                                | Reset Vector                |
| 0004-0005                                | WDT Interrupt Vector        |
| 0006-0007                                | Illegal Instruction Trap    |
| 0008-0037                                | Interrupt Vectors*          |
| 0038-0FFF                                | Program Memory              |
| Note: *See Table 24 on page 41 for a lis | t of the interrupt vectors. |

# Table 5. Z8 Encore! XP<sup>®</sup> F0822 Series Program Memory Maps

# **Data Memory**

Z8 Encore!  $XP^{(0)}$  F0822 Series does not use the eZ8 CPU's 64KB Data Memory address space.

# **Information Area**

Table 6 describes the Z8 Encore! XP<sup>®</sup> F0822 Series Information Area. This 512-byte Information Area is accessed by setting bit 7 of the Page Select Register to 1. When access is enabled, the Information Area is mapped into the Program memory and overlays the 512 bytes at addresses FE00H to FFFFH. When the Information Area access is enabled, all

# bedded in Life IXYS Company 22

of Reset, all GPIO pins are configured as inputs. All GPIO programmable pull-ups are disabled.

During Reset, the eZ8 CPU and the on-chip peripherals are idle; however, the on-chip crystal oscillator and WDT oscillator continue to run. The system clock begins operating following the WDT oscillator cycle count. The eZ8 CPU and on-chip peripherals remain idle through all of the 16 cycles of the system clock.

Upon Reset, control registers within the Register File which have a defined Reset value are loaded with their reset values. Other control registers (including the Stack Pointer, Register Pointer, and Flags) and general-purpose RAM are undefined following the Reset. The eZ8 CPU fetches the Reset vector at Program memory addresses 0002H and 0003H and loads that value into the Program Counter. Program execution begins at the Reset vector address.

# **Reset Sources**

Table 9 lists the reset sources as a function of the operating mode. The remainder of this section provides more detail about the individual reset sources.

• Note: A POR/VBO event always has priority over all other possible reset sources to ensure a full system reset occurs.

| Operating Mode | Reset Source                             | Reset Type                                                  |  |
|----------------|------------------------------------------|-------------------------------------------------------------|--|
| NORMAL or HALT | POR/VBO                                  | System Reset                                                |  |
| modes          | WDT time-out when configured for Reset   | System Reset                                                |  |
|                | RESET pin assertion                      | System Reset                                                |  |
|                | OCD-initiated Reset (OCDCTL[0] set to 1) | System Reset except the OCD is unaf-<br>fected by the reset |  |
| STOP Mode      | POR/ VBO                                 | System Reset                                                |  |
|                | RESET pin assertion                      | System Reset                                                |  |
|                | DBG pin driven Low                       | System Reset                                                |  |

#### Table 9. Reset Sources and Resulting Reset Type

# **Power-On Reset**

Each device in the Z8 Encore! XP<sup>®</sup> F0822 Series contains an internal POR circuit. The POR circuit monitors the supply voltage and holds the device in the Reset state until the supply voltage reaches a safe operating level. After the supply voltage exceeds the POR

# iloq edded in Life

# 48

# **IRQ0 Enable High and Low Bit Registers**

Table 28 describes the priority control for IRQ0. The IRQ0 Enable High and Low Bit registers, shown in Tables 29 and 30, form a priority-encoded enabling for interrupts in the Interrupt Request 0 Register. Priority is generated by setting bits in each register.

| IRQ0ENH[x]           | IRQ0ENL[x]               | Priority | Description |
|----------------------|--------------------------|----------|-------------|
| 0                    | 0                        | Disabled | Disabled    |
| 0                    | 1 Level 1 Lo             |          | Low         |
| 1                    | 0                        | Level 2  | Nominal     |
| 1                    | 1                        | Level 3  | High        |
| Note: x indicates re | gister bits in the range | e [7:0]. |             |

#### Table 28. IRQ0 Enable and Priority Encoding

#### Table 29. IRQ0 Enable High Bit Register (IRQ0ENH)

| Bit     | 7        | 6     | 5     | 4             | 3      | 2      | 1      | 0      |
|---------|----------|-------|-------|---------------|--------|--------|--------|--------|
| Field   | Reserved | T1ENH | T0ENH | <b>U0RENH</b> | U0TENH | I2CENH | SPIENH | ADCENH |
| RESET   |          | 0     |       |               |        |        |        |        |
| R/W     |          | R/W   |       |               |        |        |        |        |
| Address | FC1H     |       |       |               |        |        |        |        |
|         |          |       |       |               |        |        |        |        |

| Bit           | Description                                                   |
|---------------|---------------------------------------------------------------|
| [7]           | Reserved<br>This bit is reserved and must be programmed to 0. |
| [6]<br>T1ENH  | Timer 1 Interrupt Request Enable High Bit                     |
| [5]<br>T0ENH  | Timer 0 Interrupt Request Enable High Bit                     |
| [4]<br>U0RENH | UART 0 Receive Interrupt Request Enable High Bit              |
| [3]<br>U0TENH | UART 0 Transmit Interrupt Request Enable High Bit             |
| [2]<br>I2CENH | I <sup>2</sup> C Interrupt Request Enable High Bit            |
| [1]<br>SPIENH | SPI Interrupt Request Enable High Bit                         |
| [0]<br>ADCENH | ADC Interrupt Request Enable High Bit                         |
|               |                                                               |

# nbedded in Life

# Watchdog Timer

Watchdog Timer (WDT) protects against corrupt or unreliable software, power faults, and other system-level problems which can place the Z8 Encore! XP<sup>®</sup> F0822 Series device into unsuitable operating states. It includes the following features:

- On-chip RC oscillator
- A selectable time-out response; either Reset or Interrupt
- 24-bit programmable time-out value

# Operation

WDT is a retriggerable one-shot timer that resets or interrupts the Z8 Encore! XP<sup>®</sup> F0822 Series device when the WDT reaches its terminal count. It uses its own dedicated on-chip RC oscillator as its clock source. The WDT has only two modes of operation: ON and OFF. When enabled, it always counts and must be refreshed to prevent a time-out. An enable is performed by executing the WDT instruction or by setting the WDT\_AO option bit. The WDT\_AO bit enables the WDT to operate all of the time, even if a WDT instruction has not been executed.

The WDT is a 24-bit reloadable downcounter that uses three 8-bit registers in the eZ8 CPU register space to set the reload value. The nominal WDT time-out period is calculated using the following equation:

WDT Time-out Period (ms) =  $\frac{\text{WDT Reload Value}}{10}$ 

In this equation, the WDT reload value is the decimal value of the 24-bit value furnished by {WDTU[7:0], WDTH[7:0], WDTL[7:0]}; the typical Watchdog Timer RC oscillator frequency is 10kHz. WDT cannot be refreshed after it reaches 000002H. The WDT reload value must not be set to values below 000004H.

Table 47 lists the approximate time-out delays based on minimum and maximum WDT reload values.



# Universal Asynchronous Receiver/ Transmitter

The Universal Asynchronous Receiver/Transmitter (UART) is a full-duplex communication channel capable of handling asynchronous data transfers. The UART uses a single 8-bit data mode with selectable parity. Features of the UART include:

- 8-bit asynchronous data transfer
- · Selectable even- and odd-parity generation and checking
- Option of one or two stop bits
- Separate transmit and receive interrupts
- Framing, parity, overrun, and break detection
- Separate transmit and receive enables
- 16-bit Baud Rate Generator
- Selectable MULTIPROCESSOR (9-Bit) Mode with three configurable interrupt schemes
- BRG timer mode
- Driver Enable output for external bus transceivers

# Architecture

The UART consists of three primary functional blocks: Transmitter, Receiver, and Baud Rate Generator. The UART's transmitter and receiver functions independently, but use the same baud rate and data format. Figure 11 displays the UART architecture.



In MULTIPROCESSOR (9-Bit) Mode, the Parity bit location (9th bit) becomes the Multiprocessor control bit. The UART Control 1 and Status 1 registers provide MULTIPRO-CESSOR (9-Bit) Mode control and status information. If an automatic address matching scheme is enabled, the UART Address Compare Register holds the network address of the device.

## **MULTIPROCESSOR (9-bit) Mode Receive Interrupts**

When multiprocessor mode is enabled, the UART only processes frames addressed to it. The determination of whether a frame of data is addressed to the UART can be made in hardware, software, or combination of the two depending on the multiprocessor configuration bits. In general, the address compare feature reduces the load on the CPU, because it is not required to access the UART when it receives data directed to other devices on the multinode network. The following MULTIPROCESSOR modes are available in hardware:

- Interrupt on all address bytes
- Interrupt on matched address bytes and correctly framed data bytes
- Interrupt only on correctly framed data bytes

These modes are selected with MPMD[1:0] in the UART Control 1 Register. For all MULTIPROCESSOR modes, bit MPEN of the UART Control 1 Register must be set to 1.

The first scheme is enabled by writing 01b to MPMD[1:0]. In this mode, all incoming address bytes cause an interrupt, while data bytes never cause an interrupt. The ISR must manually check the address byte that caused triggered the interrupt. If it matches the UART address, the software should clear MPMD[0]. At this point, each new incoming byte interrupts the CPU. The software is then responsible for determining the end-of-frame. It checks for the end-of-frame by reading the MPRX bit of the UART Status 1 Register for each incoming byte. If MPRX=1, then a new frame begins. If the address of this new frame is different from the UART's address, then MPMD[0] must be set to 1 causing the UART interrupts to go inactive until the next address byte. If the new frame's address matches the UART's address, then the data in the new frame should be processed as well.

The second scheme is enabled by setting MPMD[1:0] to 10b and writing the UART's address into the UART Address Compare Register. This mode introduces more hardware control, interrupting only on frames that match the UART's address. When an incoming address byte does not match the UART's address, it is ignored. All successive data bytes in this frame are also ignored. When a matching address byte occurs, an interrupt is issued and further interrupts occur on each successive data byte. The first data byte in the frame contains the NEWFRM=1 in the UART Status 1 Register. When the next address byte occurs, the hardware compares it to the UART's address. If there is a match, the interrupts continue and the NEWFRM bit is set for the first byte of the new frame. If there is no match, then the UART ignores all incoming bytes until the next address match.

# **UART Status 0 Register**

The UART Status 0 and Status 1 registers, shown in Tables 55 and 56, identify the current UART operating configuration and status.

# Table 55. UART Status 0 Register (U0STAT0)

| Bit         | 7                                                                                                                                                                                                                                                                                                                                               | 6  | 5  | 4  | 3    | 2                              | 1                      | 0   |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|----|------|--------------------------------|------------------------|-----|
| Field       | RDA                                                                                                                                                                                                                                                                                                                                             | PE | OE | FE | BRKD | TDRE                           | TXE                    | CTS |
| RESET       |                                                                                                                                                                                                                                                                                                                                                 |    | 0  |    |      | 1                              |                        | Х   |
| R/W         |                                                                                                                                                                                                                                                                                                                                                 |    |    | F  | २    |                                |                        |     |
| Address     |                                                                                                                                                                                                                                                                                                                                                 |    |    | F4 | 1H   |                                |                        |     |
| Bit         | Descriptio                                                                                                                                                                                                                                                                                                                                      | n  |    |    |      |                                |                        |     |
| [7]<br>RDA  | <b>Receive Data Available</b><br>This bit indicates that the UART Receive Data Register has received data. Reading the UART Receive Data Register clears this bit.<br>0 = The UART Receive Data Register is empty.<br>1 = There is a byte in the UART Receive Data Register.                                                                    |    |    |    |      |                                |                        |     |
| [6]<br>PE   | Parity Error<br>This bit indicates that a parity error has occurred. Reading the UART Receive Data Register<br>clears this bit.<br>0 = No parity error has occurred.<br>1 = A parity error has occurred.                                                                                                                                        |    |    |    |      | Register                       |                        |     |
| [5]<br>OE   | <b>Overrun Error</b><br>This bit indicates that an overrun error has occurred. An overrun occurs when new data is received and the UART Receive Data Register has not been read. If the RDA bit is reset to 0, then reading the UART Receive Data Register clears this bit.<br>0 = No overrun error occurred.<br>1 = An overrun error occurred. |    |    |    |      |                                | data is<br>reset to 0, |     |
| [4]<br>FE   | Framing Error<br>This bit indicates that a framing error (no stop bit following data reception) was detected. Reading the UART Receive Data Register clears this bit.<br>0 = No framing error occurred.<br>1 = A framing error occurred.                                                                                                        |    |    |    |      | cted. Read-                    |                        |     |
| [3]<br>BRKD | Break Detect<br>This bit indicates that a break occurred. If the data bits, parity/multiprocessor bit, and stop bit(s<br>are all zeros then this bit is set to 1. Reading the UART Receive Data Register clears this bit.<br>0 = No break occurred.<br>1 = A break occurred.                                                                    |    |    |    |      | l stop bit(s)<br>irs this bit. |                        |     |
| [2]<br>TDRE |                                                                                                                                                                                                                                                                                                                                                 |    |    |    |      |                                |                        |     |

90

ILOG

# 98

l O G

then passed to the UART. Communication is half-duplex, which means simultaneous data transmission and reception is not allowed.

The baud rate is set by the UART's Baud Rate Generator and supports IrDA standard baud rates from 9600 baud to 115.2 Kbaud. Higher baud rates are possible, but do not meet IrDA specifications. The UART must be enabled to use the infrared endec. The infrared endec data rate is calculated using the following equation.

Infrared Data Rate (bits/s) = <u>System Clock Frequency (Hz)</u> <u>16xUART Baud Rate Divisor Value</u>

# **Transmitting IrDA Data**

The data to be transmitted using the infrared transceiver is first sent to the UART. The UART's transmit signal (TXD) and baud rate clock are used by the IrDA to generate the modulation signal (IR\_TXD) that drives the infrared transceiver. Each UART/Infrared data bit is 16-clocks wide. If the data to be transmitted is 1, the IR\_TXD signal remains Low for the full 16-clock period. If the data to be transmitted is 0, a 3-clock High pulse is output following a 7-clock Low period. After the 3-clock High pulse, a 6-clock Low pulse is output to complete the full 16-clock data period. Figure 18 displays IrDA data transmission. When the infrared endec is enabled, the UART's TXD signal is internal to the Z8 Encore! XP<sup>®</sup> F0822 Series products while the IR\_TXD signal is output through the TXD pin.



Figure 18. Infrared Data Transmission

ILOG nbedded in Life IIXYS Company
100

clock periods since the previous pulse was detected). This period allows the endec a sampling window of -4 to +8 baud rate clocks around the expected time of an incoming pulse. If an incoming pulse is detected inside this window, this process is repeated. If the incoming data is a logical 1 (no pulse), the endec returns to its initial state and waits for the next falling edge. As each falling edge is detected, the endec clock counter is reset to resynchronize the endec to the incoming data stream. Resynchronizing the endec does not alter the operation of the UART, which ultimately receives the data. The UART is only synchronized to the incoming data stream when a start bit is received.

# **Infrared Endec Control Register Definitions**

All infrared endec configuration and status information is set by the UART control registers as defined in the UART Control Register Definitions section on page 88.

**Caution:** To prevent spurious signals during IrDA data transmission, set the IREN bit in the UART Control 1 Register to 1 to enable the infrared endec before enabling the GPIO port alternate function for the corresponding pin.

ILOO Imbedded in Life IXYS Company 133

# Table 75. I<sup>2</sup>C Baud Rate Low Byte Register (I2CBRL)

| Bit     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|------|---|---|---|---|---|---|---|
| Field   | BRL  |   |   |   |   |   |   |   |
| RESET   | FFH  |   |   |   |   |   |   |   |
| R/W     | R/W  |   |   |   |   |   |   |   |
| Address | F54H |   |   |   |   |   |   |   |

| Bit   | Description                                                                                   |
|-------|-----------------------------------------------------------------------------------------------|
| [7:0] | I <sup>2</sup> C Baud Rate Low Byte                                                           |
| BRL   | Least significant byte, BRG[7:0], of the I <sup>2</sup> C Baud Rate Generator's reload value. |

**Note:** If the DIAG bit in the  $I^2C$  Diagnostic Control Register is set to 1, a read of the I2CBRL Register returns the current value of the  $I^2C$  Baud Rate Counter [7:0].

# I<sup>2</sup>C Diagnostic State Register

The I<sup>2</sup>C Diagnostic State Register, shown in Table 76, provides observability into the internal state. This register is read-only; it is used for I<sup>2</sup>C diagnostics and manufacturing test purposes.

| Bit     | 7     | 6     | 5      | 4             | 3 | 2 | 1 | 0 |
|---------|-------|-------|--------|---------------|---|---|---|---|
| Field   | SCLIN | SDAIN | STPCNT | CNT TXRXSTATE |   |   |   |   |
| RESET   | X     |       |        |               | ( | ) |   |   |
| R/W     |       | R     |        |               |   |   |   |   |
| Address | F55H  |       |        |               |   |   |   |   |

# Table 76. I<sup>2</sup>C Diagnostic State Register (I2CDST)

| Bit    | Description                                      |
|--------|--------------------------------------------------|
| [7]    | Serial Clock Input                               |
| SCLIN  | Value of the Serial Clock input signal.          |
| [6]    | <b>Serial Data Input</b>                         |
| SDAIN  | Value of the Serial Data input signal.           |
| [5]    | Stop Count                                       |
| STPCNT | Value of the internal Stop Count control signal. |



134

| Bit       | Description (0   | Continued)                                                           |
|-----------|------------------|----------------------------------------------------------------------|
| [4:0]     | Internal State   |                                                                      |
| TXRXSTATE | Value of the int | ernal I <sup>2</sup> C state machine.                                |
|           | TXRXSTATE        | State Description                                                    |
|           | 0_000            | Idle State.                                                          |
|           | 0_0001           | Start State.                                                         |
|           | 0_0010           | Send/Receive data bit 7.                                             |
|           | 0_0011           | Send/Receive data bit 6.                                             |
|           | 0_0100           | Send/Receive data bit 5.                                             |
|           | 0_0101           | Send/Receive data bit 4.                                             |
|           | 0_0110           | Send/Receive data bit 3.                                             |
|           | 0_0111           | Send/Receive data bit 2.                                             |
|           | 0_1000           | Send/Receive data bit 1.                                             |
|           | 0_1001           | Send/Receive data bit 0.                                             |
|           | 0_1010           | Data Acknowledge State.                                              |
|           | 0_1011           | Second half of data Acknowledge State used only for not acknowledge. |
|           | 0_1100           | First part of stop state.                                            |
|           | 0_1101           | Second part of stop state.                                           |
|           | 0_1110           | 10-bit addressing: Acknowledge State for 2nd address byte;           |
|           |                  | 7-bit addressing: Address Acknowledge State.                         |
|           | 0_1111           | 10-bit address: Bit 0 (Least significant bit) of 2nd address byte;   |
|           |                  | 7-bit address: Bit 0 (Least significant bit) (R/W) of address byte.  |
|           | 1_0000           | 10-bit addressing: Bit 7 (Most significant bit) of 1st address byte. |
|           | 1_0001           | 10-bit addressing: Bit 6 of 1st address byte.                        |
|           | 1_0010           | 10-bit addressing: Bit 5 of 1st address byte.                        |
|           | 1_0011           | 10-bit addressing: Bit 4 of 1st address byte.                        |
|           | 1_0100           | 10-bit addressing: Bit 3 of 1st address byte.                        |
|           | 1_0101           | 10-bit addressing: Bit 2 of 1st address byte.                        |
|           | 1_0110           | 10-bit addressing: Bit 1 of 1st address byte.                        |
|           | 1_0111           | 10-bit addressing: Bit 0 (R/W) of 1st address byte.                  |
|           | 1_1000           | 10-bit addressing: Acknowledge state for 1st address byte.           |
|           | 1_1001           | 10-bit addressing: Bit 7 of 2nd address byte;                        |
|           |                  | 7-bit addressing: Bit 7 of address byte.                             |
|           | 1_1010           | 10-bit addressing: Bit 6 of 2nd address byte;                        |
|           |                  | 7-bit addressing: Bit 6 of address byte.                             |
|           | 1_1011           | 10-bit addressing: Bit 5 of 2nd address byte;                        |
|           |                  | 7-bit addressing: Bit 5 of address byte.                             |
|           | 1_1100           | 10-bit addressing: Bit 4 of 2nd address byte;                        |
|           |                  | 7-bit addressing: Bit 4 of address byte.                             |
|           | 1_1101           | 10-bit addressing: Bit 3 of 2nd address byte;                        |
|           |                  | 7-bit addressing: Bit 3 of address byte.                             |
|           | 1_1110           | 10-bit addressing: Bit 2 of 2nd address byte;                        |
|           |                  | 7-bit addressing: Bit 2 of address byte.                             |
|           | 1_1111           | 10-bit addressing: Bit 1 of 2nd address byte;                        |
|           |                  | 7-bit addressing: Bit 1 of address byte.                             |



- 1. Enable the appropriate analog inputs by configuring the GPIO pins for alternate function. This configuration disables the digital input and output drivers.
- 2. Write to the ADC Control Register to configure the ADC and begin the conversion. The following bit fields in the ADC Control Register are written simultaneously:
  - Write to the ANAIN[3:0] field to select one of the 5 analog input sources
  - Clear CONT to 0 to select a single-shot conversion
  - Write to the  $\overline{\text{VREF}}$  bit to enable or disable the internal voltage reference generator
  - Set CEN to 1 to start the conversion
- 3. CEN remains 1 while the conversion is in progress. A single-shot conversion requires 5129 system clock cycles to complete. If a single-shot conversion is requested from an ADC powered-down state, the ADC uses 40 additional clock cycles to power-up before beginning the 5129 cycle conversion.
- 4. When the conversion is complete, the ADC control logic performs the following operations:
  - 10-bit data result written to {ADCD\_H[7:0], ADCD\_L[7:6]}
  - CEN resets to 0 to indicate the conversion is complete
  - An interrupt request is sent to the Interrupt Controller
- 5. If the ADC remains idle for 160 consecutive system clock cycles, it is automatically powered-down.

# **Continuous Conversion**

When configured for continuous conversion, the ADC continuously performs an analog-to-digital conversion on the selected analog input. Each new data value over-writes the previous value stored in the ADC Data registers. An interrupt is generated after each conversion.

**Caution:** In CONTINUOUS Mode, ensure that ADC updates are limited by the input signal bandwidth of the ADC and the latency of the ADC and its digital filter. Step changes at the input are not seen at the next output from the ADC. The response of the ADC (in all modes) is limited by the input signal bandwidth and the latency.

Observe the following procedure for setting up the ADC and initiating continuous conversion:

1. Enable the appropriate analog input by configuring the GPIO pins for alternate function. This disables the digital input and output driver.

# Page Select Register

The Page Select (FPS) Register, shown in Table 86, selects the Flash memory page to be erased or programmed. Each Flash page contains 512 bytes of Flash memory. During a Page Erase operation, all Flash memory locations with the 7 most significant bits of the address provided by the PAGE field are erased to FFH.

The Page Select Register shares its Register File address with the Flash Sector Protect Register. The Page Select Register cannot be accessed when the Flash Sector Protect Register is enabled.

| Bit     | 7       | 6         | 5 | 4  | 3  | 2 | 1 | 0 |  |  |
|---------|---------|-----------|---|----|----|---|---|---|--|--|
| Field   | INFO_EN | O_EN PAGE |   |    |    |   |   |   |  |  |
| RESET   |         | 0         |   |    |    |   |   |   |  |  |
| R/W     |         | R/W       |   |    |    |   |   |   |  |  |
| Address |         |           |   | FF | 9H |   |   |   |  |  |

| Bit     | Description                                                                                                                               |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------|
| [7]     | Information Area Enable                                                                                                                   |
| INFO_EN | 0 = Information Area is not selected.                                                                                                     |
|         | 1 = Information Area is selected. The Information area is mapped into the Flash memory<br>address space at addresses FE00H through FFFFH. |
| [6:0]   | Page Select                                                                                                                               |
| PAGE    | This 7-bit field selects the Flash memory page for Programming and Page Erase operations.                                                 |
|         | Flash memory address[15:9] = PAGE[6:0].                                                                                                   |

# **Flash Sector Protect Register**

The Flash Sector Protect Register, shown in Table 87, protects Flash memory sectors from being programmed or erased from user code. The Flash Sector Protect Register shares its Register File address with the Page Select Register. The Flash Sector Protect Register can be accessed only after writing the Flash Control Register with 5EH.

User code can only write bits in this register to 1 (bits cannot be cleared to 0 by user code). To determine the appropriate Flash memory sector address range and sector number for your F0822 Series product, please refer to <u>Table 82</u> on page 143.

nbedded in Life

ILOG Embedded in Life n IXYS Company 153

#### Table 87. Flash Sector Protect Register (FPROT)

| Bit        | 7               | 6               | 5              | 4              | 3             | 2               | 1              | 0     |
|------------|-----------------|-----------------|----------------|----------------|---------------|-----------------|----------------|-------|
| Field      | SECT7           | SECT6           | SECT5          | SECT4          | SECT3         | SECT2           | SECT1          | SECT0 |
| RESET      |                 |                 |                | (              | )             |                 |                |       |
| R/W        |                 |                 |                | R/             | W*            |                 |                |       |
| Address    |                 |                 |                | FF             | 9H            |                 |                |       |
| Note: *R/V | V = this regist | ter is accessil | ble for read o | perations, but | t can only be | written to 1 (v | via user code) |       |
|            |                 |                 |                |                |               |                 |                |       |
| Bit        | Descriptio      | n               |                |                |               |                 |                |       |

| [7:0] | Sector Protect                                                                                                                 |
|-------|--------------------------------------------------------------------------------------------------------------------------------|
| SECTn | 0 = Sector <i>n</i> can be programmed or erased from user code.                                                                |
|       | 1 = Sector <i>n</i> is protected and cannot be programmed or erased from user code. User code can only write bits from 0 to 1. |

Note: *n* indicates bits in the range [7:0].

# Flash Frequency High and Low Byte Registers

The Flash Frequency High and Low Byte registers, shown in Tables 88 and 89, combine to form a 16-bit value, FFREQ, to control timing for Flash program and erase operations. The 16-bit Flash Frequency registers must be written with the system clock frequency in kHz for Program and Erase operations. The Flash Frequency value is calculated using the following equation:

 $\mathsf{FFREQ[15:0]} = \{\mathsf{FFREQH[7:0]}, \mathsf{FFREQL[7:0]}\} = \frac{\mathsf{System Clock Frequency}}{1000}$ 

# **Caution:** Flash programming and erasure is not supported for system clock frequencies below 20kHz, above 20MHz, or outside of the valid operating frequency range for the device. The Flash Frequency High and Low Byte registers must be loaded with the correct value to ensure proper program and erase times.

> ilog mbedded in Life

S Company

171

# **OCD Status Register**

The OCD Status Register, shown in Table 95, reports status information about the current state of the debugger and the system.

# Table 95. OCD Status Register (OCDSTAT)

| Bit   | 7    | 6    | 5    | 4        | 3 | 2 | 1 | 0 |  |
|-------|------|------|------|----------|---|---|---|---|--|
| Field | IDLE | HALT | RPEN | Reserved |   |   |   |   |  |
| RESET |      |      |      | (        | ) |   |   |   |  |
| R/W   |      | R    |      |          |   |   |   |   |  |
|       |      |      |      |          |   |   |   |   |  |

| Bit         | Description                                                                                                                                                                                                                                                                                                                                                            |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [7]<br>IDLE | <ul> <li>CPU Idling</li> <li>This bit is set if the part is in DEBUG Mode (DBGMODE is 1), or if a BRK instruction occurred since the last time OCDCTL was written. This can be used to determine if the CPU is running or if it is idling.</li> <li>0 = The eZ8 CPU is running.</li> <li>1 = The eZ8 CPU is either stopped or looping on a BRK instruction.</li> </ul> |
| [6]<br>HALT | HALT Mode<br>0 = The device is not in HALT Mode.<br>1 = The device is in HALT Mode.                                                                                                                                                                                                                                                                                    |
| [5]<br>RPEN | Read Protect Option Bit Enabled0 = The Read Protect option bit is disabled (1).1 = The Read Protect option bit is enabled (0), disabling many OCD commands.                                                                                                                                                                                                            |
| [4:0]       | <b>Reserved</b><br>These bits are reserved and must be programmed to 00000.                                                                                                                                                                                                                                                                                            |

218

nu IXYS Company

# **Op Code Maps**

A description of the Op Code map data and the abbreviations are provided in Figure 57 and Table 128. Figures 58 and 59 provide information about each of the eZ8 CPU instructions.



Figure 57. Op Code Map Cell Description



| Abbreviation | Description                        | Abbreviation                                   | Description            |
|--------------|------------------------------------|------------------------------------------------|------------------------|
| b            | Bit position                       | IRR                                            | Indirect register pair |
| CC           | Condition code                     | р                                              | Polarity (0 or 1)      |
| Х            | 8-bit signed index or displacement | r                                              | 4-bit working register |
| DA           | Destination address                | R                                              | 8-bit register         |
| ER           | Extended addressing register       | r1, R1, Ir1, Irr1, IR1,<br>rr1, RR1, IRR1, ER1 | Destination address    |
| IM           | Immediate data value               | r2, R2, Ir2, Irr2, IR2,<br>rr2, RR2, IRR2, ER2 | Source address         |
| lr           | Indirect working register          | RA                                             | Relative               |
| IR           | Indirect register                  | rr                                             | Working register pair  |
| Irr          | Indirect working register pair     | RR                                             | Register pair          |



## Hex Address: F45

#### Table 152. UART Address Compare Register (U0ADDR)

| Bit     | 7         | 6   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |  |
|---------|-----------|-----|---|----|----|---|---|---|--|--|--|
| Field   | COMP_ADDR |     |   |    |    |   |   |   |  |  |  |
| RESET   |           | 0   |   |    |    |   |   |   |  |  |  |
| R/W     |           | R/W |   |    |    |   |   |   |  |  |  |
| Address |           |     |   | F4 | 5H |   |   |   |  |  |  |

## Hex Address: F46

#### Table 153. UART Baud Rate High Byte Register (U0BRH)

| Bit     | 7 | 6   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |  |
|---------|---|-----|---|----|----|---|---|---|--|--|--|
| Field   |   | BRH |   |    |    |   |   |   |  |  |  |
| RESET   |   |     |   |    | 1  |   |   |   |  |  |  |
| R/W     |   | R/W |   |    |    |   |   |   |  |  |  |
| Address |   |     |   | F4 | 6H |   |   |   |  |  |  |

## Hex Address: F47

#### Table 154. UART Baud Rate Low Byte Register (U0BRL)

| Bit     | 7   | 6   | 5 | 4  | 3  | 2 | 1 | 0 |  |  |  |
|---------|-----|-----|---|----|----|---|---|---|--|--|--|
| Field   | BRL |     |   |    |    |   |   |   |  |  |  |
| RESET   |     | 1   |   |    |    |   |   |   |  |  |  |
| R/W     |     | R/W |   |    |    |   |   |   |  |  |  |
| Address |     |     |   | F4 | 7H |   |   |   |  |  |  |

## Hex Addresses: F48–F4F

This address range is reserved.

#### ilog<sup>\*</sup> Embedded in Life An LIXYS Company 235

## Hex Addresses: F57-F5F

This address range is reserved.

# **SPI Control Registers**

For more information about the SPI registers, see the <u>SPI Control Register Definitions</u> section on page 109.

#### Hex Address: F60

#### Bit 7 6 5 2 1 4 3 0 Field DATA RESET Х R/W R/W Address F60H

## Table 162. SPI Data Register (SPIDATA)

## Hex Address: F61

#### Table 163. SPI Control Register (SPICTL)

| Bit     | 7    | 6   | 5    | 4     | 3      | 2   | 1    | 0     |  |  |
|---------|------|-----|------|-------|--------|-----|------|-------|--|--|
| Field   | IRQE | STR | BIRQ | PHASE | CLKPOL | WOR | MMEN | SPIEN |  |  |
| RESET   |      |     |      | (     | )      |     |      |       |  |  |
| R/W     |      | R/W |      |       |        |     |      |       |  |  |
| Address |      |     |      | F6    | 1H     |     |      |       |  |  |

# Hex Address: F62

#### Table 164. SPI Status Register (SPISTAT)

| Bit                                                        | 7    | 6   | 5   | 4   | 3        | 2 | 1    | 0    |  |
|------------------------------------------------------------|------|-----|-----|-----|----------|---|------|------|--|
| Field                                                      | IRQ  | OVR | COL | ABT | Reserved |   | TXST | SLAS |  |
| RESET                                                      | 0    |     |     |     |          |   |      |      |  |
| R/W                                                        |      | R/  | W*  |     | R        |   |      |      |  |
| Address                                                    | F62H |     |     |     |          |   |      |      |  |
| Note: *R/W = read access; write a 1 to clear the bit to 0. |      |     |     |     |          |   |      |      |  |

#### ilog Embedded in Life An LIXYS Company 237

## Hex Address: F67

#### Table 168. SPI Baud Rate Low Byte Register (SPIBRL)

| Bit     | 7    | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|---------|------|---|---|---|---|---|---|---|--|
| Field   | BRL  |   |   |   |   |   |   |   |  |
| RESET   | 1    |   |   |   |   |   |   |   |  |
| R/W     | R/W  |   |   |   |   |   |   |   |  |
| Address | F67H |   |   |   |   |   |   |   |  |

#### Hex Addresses: F68–F6F

This address range is reserved.

# **Analog-to-Digital Converter Control Registers**

For more information about these ADC registers, see the <u>ADC Control Register Defini-</u> tions section on page 139.

## Hex Address: F70

#### Table 169. ADC Control Register (ADCCTL)

| Bit     | 7    | 6        | 5    | 4    | 3          | 2 | 1 | 0 |  |
|---------|------|----------|------|------|------------|---|---|---|--|
| Field   | CEN  | Reserved | VREF | CONT | ANAIN[3:0] |   |   |   |  |
| RESET   | 0    |          | 1    |      | 0          |   |   |   |  |
| R/W     | R/W  |          |      |      |            |   |   |   |  |
| Address | F70H |          |      |      |            |   |   |   |  |

#### Hex Address: F71

This address is reserved.