



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                          |
| Core Size                  | 32-Bit Single-Core                                                       |
| Speed                      | 48MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB                     |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, POR, PWM, WDT             |
| Number of I/O              | 27                                                                       |
| Program Memory Size        | 512KB (512K x 8)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 64K x 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.68V ~ 3.6V                                                             |
| Data Converters            | A/D 3x12b; D/A 1x10b                                                     |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 48-VFQFN Exposed Pad                                                     |
| Supplier Device Package    | 48-QFN (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atsam4ls8aa-mu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## ATSAM4L8/L4/L2

- PLL up to 240MHz for device clock and for USB
- Digital Frequency Locked Loop (DFLL) with wide input range
- Up to 16 peripheral DMA (PDCA) channels
- Peripherals
  - USB 2.0 Device and Embedded Host: 12 Mbps, up to 8 bidirectional Endpoints and Multi-packet Ping-pong Mode. On-Chip Transceiver
  - Liquid Crystal Display (LCD) Module with Capacity up to 40 Segments and up to 4 Common Terminals
  - One USART with ISO7816, IrDA®, RS-485, SPI, Manchester and LIN Mode
  - Three USART with SPI Mode
  - One PicoUART for extended UART wake-up capabilities in all sleep modes
  - Windowed Watchdog Timer (WDT)
  - Asynchronous Timer (AST) with Real-time Clock Capability, Counter or Calendar Mode Supported
  - Frequency Meter (FREQM) for Accurate Measuring of Clock Frequency
  - Six 16-bit Timer/Counter (TC) Channels with capture, waveform, compare and PWM mode
  - One Master/Slave Serial Peripheral Interface (SPI) with Chip Select Signals
  - Four Master and Two Slave Two-wire Interfaces (TWI), up to 3.4Mbit/s I<sup>2</sup>C-compatible
  - One Advanced Encryption System (AES) with 128-bit key length
  - One 16-channel ADC 300Ksps (ADC) with up to 12 Bits Resolution
  - One DAC 500Ksps (DACC) with up to 10 Bits Resolution
  - Four Analog Comparators (ACIFC) with Optional Window Detection
  - Capacitive Touch Module (CATB) supporting up to 32 buttons
  - Audio Bitstream DAC (ABDACB) Suitable for Stereo Audio
  - Inter-IC Sound (IISC) Controller, Compliant with Inter-IC Sound (I<sup>2</sup>S) Specification
  - Peripheral Event System for Direct Peripheral to Peripheral Communication
  - 32-bit Cyclic Redundancy Check Calculation Unit (CRCCU)
  - Random generator (TRNG)
  - Parallel Capture Module (PARC)
  - Glue Logic Controller (GLOC)
- I/O
  - Up to 75 I/O lines with external interrupt capability (edge or level sensitivity), debouncing, glitch filtering and slew-rate control
  - Up to Six High-drive I/O Pins
- Single 1.68-3.6V Power Supply
- Packages
  - 100-lead LQFP, 14 x 14 mm, pitch 0.5 mm/100-ball VFBGA, 7x7 mm, pitch 0.65 mm
  - 64-lead LQFP, 10 x 10 mm, pitch 0.5 mm/64-pad QFN 9x9 mm, pitch 0.5 mm
  - 64-ball WLCSP, 4,314x4,434 mm, pitch 0.5 mm for SAM4LC4/2 and SAM4LS4/2 series
  - 64-ball WLCSP, 5,270x5,194 mm, pitch 0.5 mm for SAM4LC8 and SAM4LS8 series
  - 48-lead LQFP, 7 x 7 mm, pitch 0.5 mm/48-pad QFN 7x7 mm, pitch 0.5 mm

## 2. Overview

### 2.1 Block Diagram





#### 3.2.4 ITM Trace Connections

If the ITM trace is enabled, the ITM will take control over the pin PA23, irrespectively of the I/O Controller configuration. The Serial Wire Trace signal is available on pin PA23

#### 3.2.5 Oscillator Pinout

The oscillators are not mapped to the normal GPIO functions and their muxings are controlled by registers in the System Control Interface (SCIF) or Backup System Control Interface (BSCIF). Refer to the Section 15. "System Control Interface (SCIF)" on page 308 and Section 15. "Backup System Control Interface (BSCIF)" on page 308 for more information about this.

| 48-pin Packages | 64-pin QFN/QFP | 64-pin WLCSP | 100-pin Packages | 100-ball VFBGA | Pin Name | Oscillator Pin |
|-----------------|----------------|--------------|------------------|----------------|----------|----------------|
| 1               | 1              | G4           | 5                | B9             | PA00     | XINO           |
| 13              | 17             | B2           | 26               | B2             | XIN32    | XIN32          |
| 2               | 2              | G5           | 6                | B8             | PA01     | XOUT0          |
| 14              | 18             | B3           | 27               | C2             | XOUT32   | XOUT32         |

Table 3-7.Oscillator Pinout



## ATSAM4L8/L4/L2

| Signal Name | Function                               | Туре            | Active<br>Level | Comments                                                                |
|-------------|----------------------------------------|-----------------|-----------------|-------------------------------------------------------------------------|
| A0          | Channel 0 Line A                       | I/O             |                 |                                                                         |
| A1          | Channel 1 Line A                       | I/O             |                 |                                                                         |
| A2          | Channel 2 Line A                       | I/O             |                 |                                                                         |
| B0          | Channel 0 Line B                       | I/O             |                 |                                                                         |
| B1          | Channel 1 Line B                       | I/O             |                 |                                                                         |
| B2          | Channel 2 Line B                       | I/O             |                 |                                                                         |
| CLK0        | Channel 0 External Clock Input         | Input           |                 |                                                                         |
| CLK1        | Channel 1 External Clock Input         | Input           |                 |                                                                         |
| CLK2        | Channel 2 External Clock Input         | Input           |                 |                                                                         |
|             | Two-wire Interface - TWIMS0, T         | WIMS1, TWIN     | A2, TWIM3       |                                                                         |
| TWCK        | Two-wire Serial Clock                  | I/O             |                 |                                                                         |
| TWD         | Two-wire Serial Data                   | I/O             |                 |                                                                         |
| Universal S | ynchronous Asynchronous Receiver Trans | smitter - USA   | RT0, USART      | 1, USART2, USART3                                                       |
| CLK         | Clock                                  | I/O             |                 |                                                                         |
| CTS         | Clear To Send                          | Input           | Low             |                                                                         |
| RTS         | Request To Send                        | Output          | Low             |                                                                         |
| RXD         | Receive Data                           | Input           |                 |                                                                         |
| TXD         | Transmit Data                          | Output          |                 |                                                                         |
|             | USB 2.0 Interface                      | e - USBC        | 1               |                                                                         |
| DM          | USB Full Speed Interface Data -        | I/O             |                 |                                                                         |
| DP          | USB Full Speed Interface Data +        | I/O             |                 |                                                                         |
|             | Power                                  | 1               | 1               |                                                                         |
| GND         | Ground                                 | Ground          |                 |                                                                         |
| GNDANA      | Analog Ground                          | Ground          |                 |                                                                         |
| VDDANA      | Analog Power Supply                    | Power<br>Input  |                 | 1.68V to 3.6V                                                           |
| VDDCORE     | Core Power Supply                      | Power<br>Input  |                 | 1.68V to 1.98V                                                          |
| VDDIN       | Voltage Regulator Input                | Power<br>Input  |                 | 1.68V to 3.6V                                                           |
| VDDIO       | I/O Pads Power Supply                  | Power<br>Input  |                 | 1.68V to 3.6V. VDDIO must<br>always be equal to or lower than<br>VDDIN. |
| VDDOUT      | Voltage Regulator Output               | Power<br>Output |                 | 1.08V to 1.98V                                                          |
|             | General Purpo                          | se I/O          |                 |                                                                         |

### **Table 3-8.**Signal Descriptions List (Sheet 3 of 4)

- Set the clock frequency to be supported in both power configurations.
- Set the high speed read mode of the FLASH to be supported in both power scaling configurations
  - Only relevant when entering or exiting BPM.PMCON.PS=2
- Configure the BPM.PMCON.PS field to the new power configuration.
- Set the BPM.PMCON.PSCREQ bit to one.
- Disable all the interrupts except the PM WCAUSE interrupt and enable only the PSOK asynchronous event in the AWEN register of PM.
- Execute the WFI instruction.
- WAIT for PM interrupt.

The new power configuration is reached when the system is waken up by the PM interrupt thanks to the PSOK event.

By default, all features are available in all Power Scaling modes. However some specific features are not available in PS1 (BPM.PMCON.PS=1) mode :

- USB
- DFLL
- PLL
- Programming/Erasing in Flash

Atmel

#### 8.9.9 Unlimited Flash User Page Read Access

The SMAP can access the User page even if the protected state is set. Prior to operate such an access, the user should check that the module is not busy by checking that SR.STATE is equal to zerp. Once the offset of the word to access inside the page is written in ADDR.ADDR, the read operation can be initiated by writing a one in CR.FSPR. The SR.STATE field will indicate the FSPR state. Addresses written to ADDR.ADDR must be world aligned. Failing to do so will result in unpredictable behavior. The result can be read in the DATA register as soon as SR.DONE rises. The ADDR field is used as an offset in the page, bits outside a page boundary will be silently discarded. The ADDR register is automatically incremented at the end of the read operation making possible to dump consecutive words without writing the next offset into ADDR.ADDR.

#### 8.9.10 32-bit Cyclic Redundancy Check (CRC)

The SMAP unit provides support for calculating a Cyclic Redundancy Check (CRC) value for a memory area. The algorithm used is the industry standard CRC32 algorithm using the generator polynomial 0xEDB88320.

#### 8.9.10.1 Starting CRC Calculation

To calculate CRC for a memory range, the start address must be written into the ADDR register, and the size of the memory range into the LENGTH register. Both the start address and the length must be word aligned.

The initial value used for the CRC calculation must be written to the DATA register. This value will usually be 0xFFFFFFF, but can be e.g. the result of a previous CRC calculation if generating a common CRC of separate memory blocks.

Once completed, the calculated CRC value can be read out of the DATA register. The read value must be inverted to match standard CRC32 implementations, or kept non-inverted if used as starting point for subsequent CRC calculations.

If the device is in protected state, it is only possible to calculate the CRC of the whole flash array. In most cases this area will be the entire onboard nonvolatile memory. The ADDR, LENGTH, and DATA registers will be forced to predefined values once the CRC operation is started, and user-written values are ignored. This allows the user to verify the contents of a protected device.

The actual test is started by writing a one in CR.CRC. A running CRC operation can be cancelled by disabling the module (write a one in CR.DIS). This has the effect of resetting the module. The module has to be restarted by issuing an enable command (write a one in CR.EN).

#### 8.9.10.2 Interpreting the Results

The user should monitor the SR register (Refer to Section 8.9.11.2 "Status Register" on page 83). When the operation is completed SR.DONE is set. Then the SR.BERR and SR.FAIL must be read to ensure that no bus error nor functional error occured.

Atmel

| Mode      | Conditions                                    | T <sub>A</sub> | Typical<br>Wakeup Time | Тур  | Max <sup>(1)</sup> | Unit |
|-----------|-----------------------------------------------|----------------|------------------------|------|--------------------|------|
|           | Switching mode                                | 25°C           | 9 * Main clock         | 3817 | 4033               |      |
| SLEEPU    | Switching mode                                | 85°C           | cycles                 | 3934 | 4174               | *    |
|           | EED1 Switching mode 25°C 9 * Main clo         | 9 * Main clock | 2341                   | 2477 |                    |      |
|           | Switching mode                                | 85°C           | cycles + 500ns         | 2437 | 2585               |      |
|           | Switching mode                                | 25°C           | 9 * Main clock         | 1758 | 1862               | *    |
| SLEEP2    | Switching mode                                | 85°C           | cycles + 500ns         | 1847 | 1971               |      |
| SLEEP3    | Linear mode                                   |                |                        | 51   | 60                 |      |
|           | OSC32K and AST running<br>Fast wake-up enable |                | 4.5                    | 5.9  | 8.7                | μA   |
| WAII      | OSC32K and AST stopped<br>Fast wake-up enable |                | 1.5µS                  | 4.7  | 7.6                |      |
| RETENTION | OSC32K running<br>AST running at 1kHz         | 25°C           | 1.5µs                  | 3.1  | 5.1                |      |
| _         | AST and OSC32K stopped                        |                |                        | 2.2  | 4.2                | *    |
| BACKUP    | OSC32K running<br>AST running at 1kHz         |                |                        | 1.5  | 3.1                |      |
|           | AST and OSC32K stopped                        |                |                        | 0.9  | 1.7                |      |

 Table 9-6.
 ATSAM4L4/2 Current consumption and Wakeup time for power scaling mode 0 and 2

1. These values are based on characterization. These values are not covered by test limits in production.

|  | Table 9-7. | ATSAM4L8 Current consum | ption and Wakeup time for | or power scaling mode 0 and 2 |
|--|------------|-------------------------|---------------------------|-------------------------------|
|--|------------|-------------------------|---------------------------|-------------------------------|

| Mode | Conditions                                          | T <sub>A</sub> | Typical<br>Wakeup Time | Тур | Max <sup>(1)</sup> | Unit   |
|------|-----------------------------------------------------|----------------|------------------------|-----|--------------------|--------|
|      | CPU running a Fibonacci algorithm                   | 25°C           | NI/A                   | 319 | 343                |        |
|      | Linear mode                                         | 85°C           | IN/A                   | 326 | 350                |        |
|      | CPU running a CoreMark algorithm<br>Linear mode     | 25°C           | N/A                    | 343 | 387                |        |
| DUN  |                                                     | 85°C           |                        | 351 | 416                |        |
| RUN  | CPU running a Fibonacci algorithm<br>Switching mode | 25°C           | N/A                    | 181 | 198                | μΑ/ΜΗΖ |
|      |                                                     | 85°C           |                        | 186 | 203                |        |
|      | CPU running a CoreMark algorithm                    | 25°C           | N/A                    | 192 | 232                |        |
|      | Switching mode                                      | 85°C           |                        | 202 | 239                |        |

- Atmel

| RCSYS<br>(MCSEL = 0) | Power scaling mode 1                                         |           | 0.115 | 978 |        |
|----------------------|--------------------------------------------------------------|-----------|-------|-----|--------|
| OSC0                 | Deven estima and 4                                           |           | 0.5   | 354 | l I    |
|                      | Power scaling mode 1                                         |           | 12    | 114 |        |
| (MCSEL = 1)          | Power cooling mode 0                                         |           | 12    | 228 |        |
|                      |                                                              |           | 30    | 219 |        |
| 0500                 | Dower cooling mode 1                                         |           | 0.6   | 292 |        |
| (MCSEL = 1)          | Power scaling mode 1                                         |           | 12    | 111 |        |
| External Clock       | Power scaling mode 0                                         |           | 12    | 193 |        |
| (MODE=0)             | Power scaling mode 2                                         |           | 50    | 194 |        |
| PLL                  | Power scaling mode 2                                         | Switching | 40    | 188 | µA/MHz |
| (MCSEL = 2)          | Input Freq = 4MHz from OSC0                                  | Mode      | 50    | 185 |        |
| DFLL                 | Power scaling mode 0<br>Input Freq = 32kHz from OSC32K       |           | 20    | 214 |        |
| (MCSEL = 3)          | Power scaling mode 2<br>Input Freq = 32kHz from OSC32K       |           | 50    | 195 |        |
| RC1M<br>(MCSEL = 4)  | Power scaling mode 1                                         |           | 1     | 267 |        |
| RCFAST               | Power scaling mode 1                                         |           | 4     | 153 |        |
| (MCSEL = 5)          | RCFAST frequency is configurable from 4 to 12MHz             |           | 12    | 114 |        |
| RC80M<br>(MCSEL = 6) | Power scaling mode 2<br>f <sub>CPU</sub> = RC80M / 2 = 40MHz |           | 40    | 211 |        |

 Table 9-10.
 Typical Power Consumption running CoreMark on CPU clock sources<sup>(1)</sup>

1. These values are based on characterization. These values are not covered by test limits in production.

#### 9.6.3 USB I/O Pin : PA25, PA26

|            | -         | -, -                |                      | (4)    |
|------------|-----------|---------------------|----------------------|--------|
| Table 0 15 |           | Din Charactorictics | in CDIO configuratio | n(1)   |
|            | 030 1/0 1 |                     | in Grio coniguialic  | י יווע |

| Symbol                | Parameter                            | Conditions         |                                  | Min                    | Тур  | Мах                    | Units |
|-----------------------|--------------------------------------|--------------------|----------------------------------|------------------------|------|------------------------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)               |                    |                                  |                        | 40   |                        | kΩ    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup>  |                    |                                  |                        | 40   |                        | kΩ    |
| V <sub>IL</sub>       | Input low-level voltage              |                    |                                  | -0.3                   |      | 0.2 * V <sub>VDD</sub> |       |
| V <sub>IH</sub>       | Input high-level voltage             |                    |                                  | 0.8 * V <sub>VDD</sub> |      | V <sub>VDD</sub> + 0.3 |       |
| V <sub>OL</sub>       | Output low-level voltage             |                    |                                  |                        |      | 0.4                    | V     |
| V <sub>OH</sub>       | Output high-level voltage            |                    |                                  | V <sub>VDD</sub> - 0.4 |      |                        |       |
|                       | Outrast laws laws laws at (3)        |                    | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |                        | 20   |                        |       |
| I <sub>OL</sub>       | Output low-level current (*)         | ODCR0=0            | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                        | 30   |                        | mA    |
|                       | Outrast bish laws laws at (3)        |                    | 1.68V <v<sub>VDD&lt;2.7V</v<sub> |                        | 20   |                        |       |
| ЮН                    |                                      | ODCR0=0            | 2.7V <v<sub>VDD&lt;3.6V</v<sub>  |                        | 30   |                        | mA    |
| F <sub>PINMAX</sub>   | Maximum frequency <sup>(2)</sup>     | ODCR0=0<br>OSRR0=0 | load = 25pF                      |                        |      | 20                     | MHz   |
| I <sub>LEAK</sub>     | Input leakage current <sup>(3)</sup> | Pull-up resis      | tors disabled                    |                        | 0.01 | 1                      | μA    |
| C <sub>IN</sub>       | Input capacitance <sup>(2)</sup>     |                    |                                  |                        | 5    |                        | pF    |

1. V<sub>VDD</sub> corresponds to either V<sub>VDDIN</sub> or V<sub>VDDIO</sub>, depending on the supply for the pin. Refer to Section 3-5 on page 13 for details

2. These values are based on simulation. These values are not covered by test limits in production or characterization

3. These values are based on characterization. These values are not covered by test limits in production

## **9.6.4 TWI Pin : PA21, PA22, PA23, PA24, PB14, PB15 Table 9-16.** TWI Pin Characteristics in TWI configuration <sup>(1)</sup>

| Symbol                | Parameter                               | Conditions | Min                    | Тур | Max                    | Units |
|-----------------------|-----------------------------------------|------------|------------------------|-----|------------------------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)                  |            |                        | 40  |                        | kΩ    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup>     |            |                        | 40  |                        | kΩ    |
| V <sub>IL</sub>       | Input low-level voltage                 |            | -0.3                   |     | 0.3 * V <sub>VDD</sub> | V     |
| V <sub>IH</sub>       | Input high-level voltage                |            | 0.7 * V <sub>VDD</sub> |     | V <sub>VDD</sub> + 0.3 | V     |
| V <sub>OL</sub>       | Output low-level voltage                |            |                        |     | 0.4                    | V     |
|                       | Output low-level current <sup>(3)</sup> | DRIVEL=0   |                        |     | 0.5                    |       |
|                       |                                         | DRIVEL=1   |                        |     | 1.0                    |       |
|                       |                                         | DRIVEL=2   |                        |     | 1.6                    |       |
| I <sub>OL</sub>       |                                         | DRIVEL=3   |                        |     | 3.1                    |       |
|                       |                                         | DRIVEL=4   |                        |     | 6.2                    | mA    |
|                       |                                         | DRIVEL=5   |                        |     | 9.3                    |       |
|                       |                                         | DRIVEL=6   |                        |     | 15.5                   |       |
|                       |                                         | DRIVEL=7   |                        |     | 21.8                   |       |

### 9.6.5

**9.6.5 High Drive TWI Pin : PB00, PB01 Table 9-19.** High Drive TWI Pin Characteristics in TWI configuration <sup>(1)</sup>

| Symbol                | Parameter                           | Conditions                                               |                                              | Min                    | Тур | Мах                    | Units |
|-----------------------|-------------------------------------|----------------------------------------------------------|----------------------------------------------|------------------------|-----|------------------------|-------|
| R <sub>PULLUP</sub>   | Pull-up resistance (2)              | PB00, PB01                                               |                                              |                        | 40  |                        | kΩ    |
| R <sub>PULLDOWN</sub> | Pull-down resistance <sup>(2)</sup> |                                                          |                                              |                        | 40  |                        | kΩ    |
| V <sub>IL</sub>       | Input low-level voltage             |                                                          |                                              | -0.3                   |     | 0.3 * V <sub>VDD</sub> |       |
| V <sub>IH</sub>       | Input high-level voltage            |                                                          |                                              | 0.7 * V <sub>VDD</sub> |     | V <sub>VDD</sub> + 0.3 | N     |
| V <sub>OL</sub>       | Output low-level voltage            |                                                          |                                              |                        |     | 0.4                    | V     |
| V <sub>OH</sub>       | Output high-level voltage           |                                                          |                                              | V <sub>VDD</sub> - 0.4 |     |                        |       |
|                       |                                     | DRIVEL=0                                                 |                                              |                        |     | 0.5                    |       |
|                       |                                     | DRIVEL=1                                                 |                                              |                        |     | 1.0                    |       |
|                       |                                     | DRIVEL=2                                                 |                                              |                        |     | 1.6                    |       |
|                       | Output low lovel surrest (3)        | DRIVEL=3                                                 |                                              |                        |     | 3.1                    |       |
| IOL                   | Output low-level current (*)        | DRIVEL=4                                                 |                                              |                        |     | 6.2                    | mA    |
|                       |                                     | DRIVEL=5                                                 |                                              |                        |     | 9.3                    |       |
|                       |                                     | DRIVEL=6                                                 |                                              |                        |     | 15.5                   |       |
|                       |                                     | DRIVEL=7                                                 |                                              |                        |     | 21.8                   |       |
|                       |                                     | DRIVEH=0                                                 |                                              |                        | 0.5 |                        |       |
|                       | Current Source <sup>(2)</sup>       | DRIVEH=1                                                 |                                              |                        | 1   |                        |       |
| ICS                   | Current Source                      | DRIVEH=2                                                 |                                              |                        | 1.5 |                        | mA    |
|                       |                                     | DRIVEH=3                                                 |                                              |                        | 3   |                        |       |
| f <sub>MAX</sub>      | Max frequency <sup>(2)</sup>        | HsMode with<br>DRIVEx=3, S                               | Current source;<br>SLEW=0                    | 3.5                    | 6.4 |                        | MHz   |
|                       |                                     | HeMode Mod                                               | $h_{\rm DRIVE_{Y-3}SIEW-0}$                  |                        |     |                        |       |
| t <sub>RISE</sub>     | Rise time <sup>(2)</sup>            | Cbus = $400p$<br>V <sub>VDD</sub> = $1.68V$              | F, Rp = 440Ohm,                              |                        | 28  | 38                     | ns    |
| +                     | Fall time <sup>(2)</sup>            | Standard Mod<br>Cbus = 400p<br>V <sub>VDD</sub> = 1.68 V | de, DRIVEx=3, SLEW=0<br>F, Rp = 440Ohm,<br>/ |                        | 50  | 95                     |       |
| <sup>I</sup> FALL     | rail une: "                         | HsMode Mod<br>Cbus = 400p<br>V <sub>VDD</sub> = 1.68V    | le, DRIVEx=3, SLEW=0<br>F, Rp = 440Ohm,<br>/ |                        | 50  | 95                     | 115   |

1.  $V_{VDD}$  corresponds to either  $V_{VDDIN}$  or  $V_{VDDIO}$ , depending on the supply for the pin. Refer to Section 3-5 on page 13 for details

2. These values are based on simulation. These values are not covered by test limits in production or characterization

3. These values are based on characterization. These values are not covered by test limits in production



#### 9.7.3 Phase Locked Loop (PLL) Characteristics

| Symbol               | Parameter                                      | Conditions                   | Min | Тур | Max | Unit    |
|----------------------|------------------------------------------------|------------------------------|-----|-----|-----|---------|
| f <sub>OUT</sub>     | Output frequency (1)                           | PLL is not availabe in PS1   | 48  |     | 240 | N 41 1- |
| f <sub>IN</sub>      | Input frequency <sup>(1)</sup>                 |                              | 4   |     | 16  | MHZ     |
| I <sub>PLL</sub>     | Ourrest series (1)                             | fout=80MHz                   |     |     | 200 |         |
|                      |                                                | fout=240MHz                  |     |     | 500 | μΑ      |
|                      | Startup time, from enabling                    | Wide Bandwidth mode disabled |     |     | 8   |         |
| t <sub>STARTUP</sub> | the PLL until the PLL is locked <sup>(1)</sup> | Wide Bandwidth mode enabled  |     |     | 30  | μs      |

 Table 9-26.
 Phase Locked Loop Characteristics

1. These values are based on simulation. These values are not covered by test limits in production or characterization.

#### 9.7.4 Digital Frequency Locked Loop (DFLL) Characteristics

| Table 9-27. | Digital Frequency Locked Loop Characteristics |
|-------------|-----------------------------------------------|
|             |                                               |

| Symbol           | Parameter                          | Conditions                                                                                        | Min  | Тур  | Max  | Unit |
|------------------|------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------|
| f <sub>OUT</sub> | Output frequency (1)               | DFLL is not availabe in PS1                                                                       | 20   |      | 150  | MHz  |
| f <sub>REF</sub> | Reference frequency <sup>(1)</sup> |                                                                                                   | 8    |      | 150  | kHz  |
|                  |                                    | FINE lock, $f_{REF} = 32$ kHz, SSG disabled <sup>(2)</sup>                                        |      | 0.1  | 0.5  |      |
|                  | Accuracy <sup>(1)</sup>            | ACCURATE lock, f <sub>REF</sub> = 32kHz, dither clk RCSYS/2, SSG disabled <sup>(2)</sup>          |      | 0.06 | 0.5  |      |
|                  |                                    | FINE lock, f <sub>REF</sub> = 8-150kHz, SSG disabled <sup>(2)</sup>                               |      | 0.2  | 1    | %    |
|                  |                                    | ACCURATE lock, $f_{REF} = 8-150 \text{ kHz}$ ,<br>dither clk RCSYS/2, SSG disabled <sup>(2)</sup> |      | 0.1  | 1    |      |
|                  | Power consumption <sup>(1)</sup>   | RANGE 0 96 to 220MHz<br>COARSE=0, FINE=0, DIV=0                                                   | 430  | 509  | 545  |      |
|                  |                                    | RANGE 0 96 to 220MHz<br>COARSE=31, FINE=255, DIV=0                                                | 1545 | 1858 | 1919 |      |
|                  |                                    | RANGE 1 50 to 110MHz<br>COARSE=0, FINE=0, DIV=0                                                   | 218  | 271  | 308  |      |
|                  |                                    | RANGE 1 50 to 110MHz<br>COARSE=31, FINE=255, DIV=0                                                | 704  | 827  | 862  |      |
| IDFLL            |                                    | RANGE 2 25 to 55MHz<br>COARSE=0, FINE=0, DIV=1                                                    | 140  | 187  | 226  | μΑ   |
|                  |                                    | RANGE 2 25 to 55MHz<br>COARSE=31, FINE=255, DIV=1                                                 | 365  | 441  | 477  |      |
|                  |                                    | RANGE 3 20 to 30MHz<br>COARSE=0, FINE=0, DIV=1                                                    | 122  | 174  | 219  |      |
|                  |                                    | RANGE 3 20 to 30MHz<br>COARSE=31, FINE=255, DIV=1                                                 | 288  | 354  | 391  |      |

## ATSAM4L8/L4/L2

#### Table 9-27. Digital Frequency Locked Loop Characteristics

| Symbol               | Parameter                   | Conditions                                                                                | Min | Тур  | Max | Unit |
|----------------------|-----------------------------|-------------------------------------------------------------------------------------------|-----|------|-----|------|
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup> | Within 90% of final values                                                                |     |      | 100 | μs   |
| t <sub>LOCK</sub>    | Lock time <sup>(1)</sup>    | $f_{REF} = 32 \text{ kHz}$ , FINE lock, SSG disabled <sup>(2)</sup>                       |     | 600  |     |      |
|                      |                             | $f_{REF}$ = 32 kHz, ACCURATE lock, dithering clock = RCSYS/2, SSG disabled <sup>(2)</sup> |     | 1100 |     |      |

1. These values are based on simulation. These values are not covered by test limits in production or characterization.

2. Spread Spectrum Generator (SSG) is disabled by writing a zero to the EN bit in the SCIF.DFLL0SSG register.

#### 9.7.5 32kHz RC Oscillator (RC32K) Characteristics

#### Table 9-28. 32 kHz RC Oscillator Characteristics

| Symbol               | Parameter                       | Conditions                                                                       | Min | Тур    | Max | Unit  |
|----------------------|---------------------------------|----------------------------------------------------------------------------------|-----|--------|-----|-------|
| f <sub>OUT</sub>     | Output frequency <sup>(1)</sup> | Calibrated against a 32.768kHz<br>reference<br>Temperature compensation disabled | 20  | 32.768 | 44  | kHz   |
| I <sub>RC32K</sub>   | Current consumption (2)         | Without temperature compensation                                                 |     | 0.5    |     | μA    |
|                      |                                 | Temperature compensation enabled                                                 |     | 2      |     | μA    |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup>     |                                                                                  |     | 1      |     | cycle |

1. These values are based on characterization. These values are not covered by test limits in production.

2. These values are based on simulation. These values are not covered by test limits in production or characterization.

### 9.7.6 System RC Oscillator (RCSYS) Characteristics

#### Table 9-29. System RC Oscillator Characteristics

| Symbol               | Parameter                   | Conditions         | Min  | Тур   | Max  | Unit |
|----------------------|-----------------------------|--------------------|------|-------|------|------|
| f <sub>OUT</sub>     | Output frequency (1)        | Calibrated at 85°C | 110  | 113.6 | 116  | kHz  |
| I <sub>RCSYS</sub>   | Current consumption (2)     |                    |      |       | 12   | μA   |
| t <sub>STARTUP</sub> | Startup time <sup>(1)</sup> |                    | 25   | 38    | 63   | μs   |
| Duty                 | Duty cycle <sup>(1)</sup>   |                    | 49.6 | 50    | 50.3 | %    |

1. These values are based on characterization. These values are not covered by test limits in production.

2. These values are based on simulation. These values are not covered by test limits in production or characterization.

Atmel

#### Table 9-48. Unipolar mode, gain=1

| PSRR <sup>(1)</sup>              |                                  | fVdd=100kHz, VDDIO=3.6V      | 62 |     | dB |
|----------------------------------|----------------------------------|------------------------------|----|-----|----|
|                                  |                                  | fVdd=1MHz, VDDIO=3.6V        | 49 |     | uБ |
| DC supply current <sup>(1)</sup> |                                  | VDDANA=3.6V                  | 1  | 2   |    |
|                                  | DC supply current <sup>(1)</sup> | VDDANA=1.6V,<br>ADVREFP=1.0V | 1  | 1.3 | mA |

1. These values are based on simulation. These values are not covered by test limits in production or characterization.

2. These values are based on characterization and not tested in production, and valid for an input voltage between 10% to 90% of reference voltage.

#### 9.9.4.1 Inputs and Sample and Hold Acquisition Times

The analog voltage source must be able to charge the sample and hold (S/H) capacitor in the ADC in order to achieve maximum accuracy. Seen externally the ADC input consists of a resistor ( $R_{SAMPLE}$ ) and a capacitor ( $C_{SAMPLE}$ ). In addition, the source resistance ( $R_{SOURCE}$ ) must be taken into account when calculating the required sample and hold time. Figure 9-6 shows the ADC input channel equivalent circuit.





To achieve *n* bits of accuracy, the  $C_{SAMPLE}$  capacitor must be charged at least to a voltage of  $V_{CSAMPLE} \ge V_{IN} \times (1 - 2^{-(n+1)})$ 

The minimum sampling time  $t_{SAMPLEHOLD}$  for a given  $R_{SOURCE}$  can be found using this formula:

 $t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times (n+1) \times \ln(2)$ for a 12 bits accuracy :  $t_{SAMPLEHOLD} \ge (R_{SAMPLE} + R_{SOURCE}) \times (C_{SAMPLE}) \times 9,02$ where

Atmel

 $t_{SAMPLEHOLD} = \frac{1}{2 \times fADC}$ 

#### 9.10.3 SPI Timing

9.10.3.1 Master mode



Figure 9-12. SPI Master Mode with (CPOL= NCPHA= 0) or (CPOL= NCPHA= 1)





| Table 9-62. | SPI Timing, Master Mode <sup>(</sup> | 1) |
|-------------|--------------------------------------|----|
|-------------|--------------------------------------|----|

| Symbol | Parameter                         | Conditions                  | Min | Max | Units |
|--------|-----------------------------------|-----------------------------|-----|-----|-------|
| SPI0   | MISO setup time before SPCK rises |                             | 9   |     |       |
| SPI1   | MISO hold time after SPCK rises   | V <sub>VDDIO</sub> from     | 0   |     |       |
| SPI2   | SPCK rising to MOSI delay         | 2.85 V to 3.6 V,<br>maximum | 9   | 21  |       |
| SPI3   | MISO setup time before SPCK falls | external                    | 7.3 |     | ns    |
| SPI4   | MISO hold time after SPCK falls   | 40pF                        | 0   |     |       |
| SPI5   | SPCK falling to MOSI delay        | 1                           | 9   | 22  |       |

Atmel

Note: 1. These values are based on simulation. These values are not covered by test limits in production.

Maximum SPI Frequency, Master Output

## Table 9-66.SWD Timings(1)

| Symbol | Parameter                                                     | Conditions                    | Min | Max     | Units |
|--------|---------------------------------------------------------------|-------------------------------|-----|---------|-------|
| Thigh  | SWDCLK High period                                            |                               | 10  | 500 000 |       |
| Tlow   | SWDCLK Low period                                             | $V_{VDDIO}$ from 3.0V to 3.6V | 10  | 500 000 |       |
| Tos    | SWDIO output skew to falling edge SWDCLK                      | maximum                       | -5  | 5       | ns    |
| Tis    | Input Setup time required between SWDIO                       | external<br>capacitor =       | 4   | -       |       |
| Tih    | Input Hold time required between SWDIO and rising edge SWDCLK | 40pF                          | 1   | -       |       |

Note: 1. These values are based on simulation. These values are not covered by test limits in production or characterization.



## ATSAM4L8/L4/L2

### 10.3 Soldering Profile

Table 10-35 gives the recommended soldering profile from J-STD-20.

| Table | 10-35. | Soldering | Profile |
|-------|--------|-----------|---------|
|       |        |           |         |

| Profile Feature                            | Green Package |
|--------------------------------------------|---------------|
| Average Ramp-up Rate (217°C to Peak)       | 3°C/s max     |
| Preheat Temperature 175°C ±25°C            | 150-200°C     |
| Time Maintained Above 217°C                | 60-150 s      |
| Time within 5.C of Actual Peak Temperature | 30 s          |
| Peak Temperature Range                     | 260°C         |
| Ramp-down Rate                             | 6°C/s max     |
| Time 25 C to Peak Temperature              | 8 minutes max |

A maximum of three reflow passes is allowed per component.



| Table 11-3. | ATSAM4LC2 Sub Serie Ordering | Information |
|-------------|------------------------------|-------------|
|             |                              |             |

| Ordering Code    | Flash<br>(Kbytes) | RAM<br>(Kbytes) | Package  | Conditioning | Package<br>Type | Temperature Operating<br>Range |
|------------------|-------------------|-----------------|----------|--------------|-----------------|--------------------------------|
| ATSAM4LC2CA-AU   | 128               | 32              | TQFP100  | Tray         | Green           | Industrial -40°C to 85°C       |
| ATSAM4LC2CA-AUR  |                   |                 |          | Reel         |                 |                                |
| ATSAM4LC2CA-CFU  |                   |                 | VFBGA100 | Tray         |                 |                                |
| ATSAM4LC2CA-CFUR |                   |                 |          | Reel         |                 |                                |
| ATSAM4LC2BA-AU   |                   |                 | TQFP64   | Tray         |                 |                                |
| ATSAM4LC2BA-AUR  |                   |                 |          | Reel         |                 |                                |
| ATSAM4LC2BA-MU   |                   |                 | QFN64    | Tray         |                 |                                |
| ATSAM4LC2BA-MUR  |                   |                 |          | Reel         |                 |                                |
| ATSAM4LC2BA-UUR  |                   |                 | WLCSP64  | Reel         |                 |                                |
| ATSAM4LC2AA-AU   |                   |                 | TQFP48   | Tray         |                 |                                |
| ATSAM4LC2AA-AUR  |                   |                 |          | Reel         |                 |                                |
| ATSAM4LC2AA-MU   |                   |                 | QFN48    | Tray         |                 |                                |
| ATSAM4LC2AA-MUR  |                   |                 |          | Reel         |                 |                                |

### Table 11-4. ATSAM4LS8 Sub Serie Ordering Information

| Ordering Code    | Flash<br>(Kbytes) | RAM<br>(Kbytes) | Package  | Conditioning | Package<br>Type | Temperature Operating<br>Range |
|------------------|-------------------|-----------------|----------|--------------|-----------------|--------------------------------|
| ATSAM4LS8CA-AU   | 512               | 64              | TQFP100  | Tray         | Green           | Industrial -40°C to 85°C       |
| ATSAM4LS8CA-AUR  |                   |                 |          | Reel         |                 |                                |
| ATSAM4LS8CA-CFU  |                   |                 | VFBGA100 | Tray         |                 |                                |
| ATSAM4LS8CA-CFUR |                   |                 |          | Reel         |                 |                                |
| ATSAM4LS8BA-AU   |                   |                 | TQFP64   | Tray         |                 |                                |
| ATSAM4LS8BA-AUR  |                   |                 |          | Reel         |                 |                                |
| ATSAM4LS8BA-MU   |                   |                 | QFN64    | Tray         |                 |                                |
| ATSAM4LS8BA-MUR  |                   |                 |          | Reel         |                 |                                |
| ATSAM4LS8BA-UUR  |                   |                 | WLCSP64  | Reel         |                 |                                |
| ATSAM4LS8AA-MU   |                   |                 | QFN48    | Tray         |                 |                                |
| ATSAM4LS8AA-MUR  |                   |                 |          | Reel         |                 |                                |

## 12. Errata

## 12.1 ATSAM4L4 /2 Rev. B & ATSAM4L8 Rev. A

| 12.1.1 | General |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |         | <ul> <li>PS2 mode is not supported by Engineering Samples</li> <li>PS2 mode support is supported only by parts with calibration version higher than 0.</li> <li>Fix/Workaround</li> <li>The calibration version can be checked by reading a 32-bit word at address 0x0080020C.</li> <li>The calibration version bitfield is 4-bit wide and located from bit 4 to bit 7 in this word. Any value higher than 0 ensures that the part supports the PS2 mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12.1.2 | SCIF    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |         | <ul> <li>PLLCOUNT value larger than zero can cause PLLEN glitch         Initializing the PLLCOUNT with a value greater than zero creates a glitch on the PLLEN signal during asynchronous wake up.         Fix/Workaround         The lock-masking mechanism for the PLL should not be used.         The PLLCOUNT field of the PLL Control Register should always be written to zero.     </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12.1.3 | WDT     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |         | WDT Control Register does not have synchronization feedback<br>When writing to the Timeout Prescale Select (PSEL), Time Ban Prescale Select (TBAN),<br>Enable (EN), or WDT Mode (MODE) fieldss of the WDT Control Register (CTRL), a synchro-<br>nizer is started to propagate the values to the WDT clcok domain. This synchronization<br>takes a finite amount of time, but only the status of the synchronization of the EN bit is<br>reflected back to the user. Writing to the synchronized fields during synchronization can lead<br>to undefined behavior.<br><b>Fix/Workaround</b><br>-When writing to the affected fields, the user must ensure a wait corresponding to 2 clock<br>cycles of both the WDT peripheral bus clock and the selected WDT clock source.<br>-When doing writes that changes the EN bit, the EN bit can be read back until it reflects the<br>written value. |
| 12.1.4 | SPI     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|        |         | SPI data transfer hangs with CSR0.CSAAT==1 and MR.MODFDIS==0<br>When CSR0.CSAAT==1 and mode fault detection is enabled (MR.MODFDIS==0), the SPI<br>module will not start a data transfer.<br>Fix/Workaround<br>Disable mode fault detection by writing a one to MR.MODFDIS.<br>SPI disable does not work in SLAVE mode<br>SPI disable does not work in SLAVE mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



#### **Fix/Workaround**

Read the last received data, then perform a software reset by writing a one to the Software Reset bit in the Control Register (CR.SWRST).

#### Disabling SPI has no effect on the SR.TDRE bit

Disabling SPI has no effect on the SR.TDRE bit whereas the write data command is filtered when SPI is disabled. Writing to TDR when SPI is disabled will not clear SR.TDRE. If SPI is disabled during a PDCA transfer, the PDCA will continue to write data to TDR until its buffer is empty, and this data will be lost.

#### **Fix/Workaround**

Disable the PDCA, add two NOPs, and disable the SPI. To continue the transfer, enable the SPI and PDCA.

## SPI bad serial clock generation on 2nd chip\_select when SCBR=1, CPOL=1, and NCPHA=0

When multiple chip selects (CS) are in use, if one of the baudrates equal 1 while one (CSRn.SCBR=1) of the others do not equal 1, and CSRn.CPOL=1 and CSRn.NCPHA=0, then an additional pulse will be generated on SCK.

#### Fix/Workaround

When multiple CS are in use, if one of the baudrates equals 1, the others must also equal 1 if CSRn.CPOL=1 and CSRn.NCPHA=0.

12.1.5 TC

#### Channel chaining skips first pulse for upper channel

Atmel

When chaining two channels using the Block Mode Register, the first pulse of the clock between the channels is skipped.

#### Fix/Workaround

Configure the lower channel with RA = 0x1 and RC = 0x2 to produce a dummy clock cycle for the upper channel. After the dummy cycle has been generated, indicated by the SR.CPCS bit, reconfigure the RA and RC registers for the lower channel with the real values.

#### 12.1.6 USBC

In USB host mode, entering suspend mode for low speed device can fail when the USB freeze (USBCON.FRZCLK=1) is done just after UHCON.SOFE=0. Fix/Workaround

When entering suspend mode (UHCON.SOFE is cleared), check that USBFSM.DRDSTATE is not equal to three before freezing the clock (USBCON.FRZCLK=1).

#### In USB host mode, the asynchronous attach detection (UDINT.HWUPI) can fail when the USB clock freeze (USBCON.FRZCLK=1) is done just after setting the USB-STA.VBUSRQ bit.

#### Fix/Workaround

After setting USBSTA.VBUSRQ bit, wait until the USBFSM register value is 'A\_WAIT\_BCON' before setting the USBCON.FRZCLK bit.

# Atmel

| Table of Contents |                |  |  |
|-------------------|----------------|--|--|
| 13.8              | Rev. H– 11/16  |  |  |
| 13.7              | Rev. G-03/14   |  |  |
| 13.6              | Rev. F– 12/13  |  |  |
| 13.5              | Rev. E – 07/13 |  |  |
| 13.4              | Rev. D – 03/13 |  |  |

Atmel Corporation 2325 Orchard Parkway San Jose, CA 95131 USA Tel: (+1)(408) 441-0311 Fax: (+1)(408) 487-2600 www.atmel.com Atmel Asia Limited Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG Tel: (+852) 2245-6100 Fax: (+852) 2722-1369

Atmel Munich GmbH Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY Tel: (+49) 89-31970-0 Fax: (+49) 89-3194621 Atmel Japan

16F, Shin Osaki Kangyo Bldg. 1-6-4 Osaka Shinagawa-ku Tokyo 104-0032 JAPAN Tel: (+81) 3-6417-0300 Fax: (+81) 3-6417-0370

#### © 2013 Atmel Corporation. All rights reserved.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, picoPower<sup>®</sup>, Adjacent Key Suppression<sup>®</sup>, AKS<sup>®</sup>, Qtouch<sup>®</sup>, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM<sup>®</sup>, AMBA<sup>®</sup>, Thumb<sup>®</sup>, Cortex<sup>™</sup> are registered trademarks or trademarks of ARM Ltd. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROF-ITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suit-able for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.