# E·XFL

## Intel - 10AS022E3F29E1SG Datasheet



Welcome to E-XFL.COM

Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are **Embedded - System On Chip (SoC)**?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

| Details                 |                                                                            |
|-------------------------|----------------------------------------------------------------------------|
| Product Status          | Discontinued at Digi-Key                                                   |
| Architecture            | MCU, FPGA                                                                  |
| Core Processor          | Dual ARM® Cortex®-A9 MPCore <sup>™</sup> with CoreSight <sup>™</sup>       |
| Flash Size              | -                                                                          |
| RAM Size                | 256КВ                                                                      |
| Peripherals             | DMA, POR, WDT                                                              |
| Connectivity            | EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG |
| Speed                   | 1.5GHz                                                                     |
| Primary Attributes      | FPGA - 220K Logic Elements                                                 |
| Operating Temperature   | 0°C ~ 100°C (TJ)                                                           |
| Package / Case          | 780-BBGA, FCBGA                                                            |
| Supplier Device Package | 780-FBGA, FC (29x29)                                                       |
| Purchase URL            | https://www.e-xfl.com/product-detail/intel/10as022e3f29e1sg                |
|                         |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# Contents

|                                                          | _              |
|----------------------------------------------------------|----------------|
| Intel <sup>®</sup> Arria <sup>®</sup> 10 Device Overview |                |
| Key Advantages of Intel Arria 10 Devices                 |                |
| Summary of Intel Arria 10 Features                       |                |
| Intel Arria 10 Device Variants and Packages              |                |
| Intel Arria 10 GX                                        | 7              |
|                                                          |                |
|                                                          |                |
| I/O Vertical Migration for Intel Arria 10 Devices        |                |
| Adaptive Logic Module                                    |                |
| Variable-Precision DSP Block                             |                |
| Embedded Memory Blocks                                   |                |
|                                                          |                |
| Embedded Memory Capacity in Intel Arria 1                | 0 Devices      |
| Embedded Memory Configurations for Single                | e-port Mode 22 |
| Clock Networks and PLL Clock Sources                     |                |
| Clock Networks                                           |                |
|                                                          |                |
| FPGA General Purpose I/O                                 |                |
| External Memory Interface                                |                |
|                                                          | 10 Devices 24  |
| PCIe Gen1, Gen2, and Gen3 Hard IP                        |                |
| Enhanced PCS Hard IP for Interlaken and 10 Gbps          | Ethernet26     |
| Interlaken Support                                       |                |
| 10 Gbps Ethernet Support                                 |                |
| Low Power Serial Transceivers                            | 27             |
| Transceiver Channels                                     |                |
| PMA Features                                             |                |
| PCS Features                                             |                |
| SoC with Hard Processor System                           |                |
| Key Advantages of 20-nm HPS                              |                |
| Features of the HPS                                      |                |
| FPGA Configuration and HPS Booting                       |                |
| Hardware and Software Development                        |                |
| Dynamic and Partial Reconfiguration                      |                |
| Dynamic Reconfiguration                                  |                |
| Partial Reconfiguration                                  |                |
| Enhanced Configuration and Configuration via Prot        | ocol           |
| SEU Error Detection and Correction                       |                |
| Power Management                                         |                |
| Incremental Compilation                                  |                |
| Document Revision History for Intel Arria 10 Devic       | e Overview40   |



# Intel<sup>®</sup> Arria<sup>®</sup> 10 Device Overview

The Intel<sup>®</sup> Arria<sup>®</sup> 10 device family consists of high-performance and power-efficient 20 nm mid-range FPGAs and SoCs.

Intel Arria 10 device family delivers:

- Higher performance than the previous generation of mid-range and high-end FPGAs.
- Power efficiency attained through a comprehensive set of power-saving technologies.

The Intel Arria 10 devices are ideal for high performance, power-sensitive, midrange applications in diverse markets.

| Market                | Applications                                                                                                                        |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Wireless              | <ul><li>Channel and switch cards in remote radio heads</li><li>Mobile backhaul</li></ul>                                            |
| Wireline              | <ul> <li>40G/100G muxponders and transponders</li> <li>100G line cards</li> <li>Bridging</li> <li>Aggregation</li> </ul>            |
| Broadcast             | <ul> <li>Studio switches</li> <li>Servers and transport</li> <li>Videoconferencing</li> <li>Professional audio and video</li> </ul> |
| Computing and Storage | <ul><li>Flash cache</li><li>Cloud computing servers</li><li>Server acceleration</li></ul>                                           |
| Medical               | <ul><li>Diagnostic scanners</li><li>Diagnostic imaging</li></ul>                                                                    |
| Military              | <ul> <li>Missile guidance and control</li> <li>Radar</li> <li>Electronic warfare</li> <li>Secure communications</li> </ul>          |

#### Table 1. Sample Markets and Ideal Applications for Intel Arria 10 Devices

#### **Related Information**

Intel Arria 10 Device Handbook: Known Issues Lists the planned updates to the *Intel Arria 10 Device Handbook* chapters.

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





# **Key Advantages of Intel Arria 10 Devices**

## Table 2. Key Advantages of the Intel Arria 10 Device Family

| Advantage                                                                                                 | Supporting Feature                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enhanced core architecture                                                                                | <ul> <li>Built on TSMC's 20 nm process technology</li> <li>60% higher performance than the previous generation of mid-range FPGAs</li> <li>15% higher performance than the fastest previous-generation FPGA</li> </ul>                                                                                                                                           |
| High-bandwidth integrated transceivers                                                                    | <ul> <li>Short-reach rates up to 25.8 Gigabits per second (Gbps)</li> <li>Backplane capability up to 12.5 Gbps</li> <li>Integrated 10GBASE-KR and 40GBASE-KR4 Forward Error Correction (FEC)</li> </ul>                                                                                                                                                          |
| Improved logic integration and hard IP blocks                                                             | <ul> <li>8-input adaptive logic module (ALM)</li> <li>Up to 65.6 megabits (Mb) of embedded memory</li> <li>Variable-precision digital signal processing (DSP) blocks</li> <li>Fractional synthesis phase-locked loops (PLLs)</li> <li>Hard PCI Express Gen3 IP blocks</li> <li>Hard memory controllers and PHY up to 2,400 Megabits per second (Mbps)</li> </ul> |
| Second generation hard<br>processor system (HPS) with<br>integrated ARM* Cortex*-A9*<br>MPCore* processor | <ul> <li>Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Intel Arria 10 system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul>                                                                              |
| Advanced power savings                                                                                    | <ul> <li>Comprehensive set of advanced power saving features</li> <li>Power-optimized MultiTrack routing and core architecture</li> <li>Up to 40% lower power compared to previous generation of mid-range FPGAs</li> <li>Up to 60% lower power compared to previous generation of high-end FPGAs</li> </ul>                                                     |

# **Summary of Intel Arria 10 Features**

## Table 3. Summary of Features for Intel Arria 10 Devices

| Feature                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Technology                      | <ul> <li>TSMC's 20-nm SoC process technology</li> <li>Allows operation at a lower V<sub>CC</sub> level of 0.82 V instead of the 0.9 V standard V<sub>CC</sub> core voltage</li> </ul>                                                                                                                                                                                                                                                        |
| Packaging                       | <ul> <li>1.0 mm ball-pitch Fineline BGA packaging</li> <li>0.8 mm ball-pitch Ultra Fineline BGA packaging</li> <li>Multiple devices with identical package footprints for seamless migration between different FPGA densities</li> <li>Devices with compatible package footprints allow migration to next generation high-end Stratix<sup>®</sup> 10 devices</li> <li>RoHS, leaded<sup>(1)</sup>, and lead-free (Pb-free) options</li> </ul> |
| High-performance<br>FPGA fabric | <ul> <li>Enhanced 8-input ALM with four registers</li> <li>Improved multi-track routing architecture to reduce congestion and improve compilation time</li> <li>Hierarchical core clocking architecture</li> <li>Fine-grained partial reconfiguration</li> </ul>                                                                                                                                                                             |
| Internal memory<br>blocks       | <ul> <li>M20K—20-Kb memory blocks with hard error correction code (ECC)</li> <li>Memory logic array block (MLAB)—640-bit memory</li> </ul>                                                                                                                                                                                                                                                                                                   |
|                                 | continued                                                                                                                                                                                                                                                                                                                                                                                                                                    |

<sup>&</sup>lt;sup>(1)</sup> Contact Intel for availability.



| Feature                              |                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Embedded Hard IP<br>blocks           | Variable-precision DSP                                                                                                                                                                                                                                                                                                                              | <ul> <li>Native support for signal processing precision levels from 18 x 19 to 54 x 54</li> <li>Native support for 27 x 27 multiplier mode</li> <li>64-bit accumulator and cascade for systolic finite impulse responses (FIRs)</li> <li>Internal coefficient memory banks</li> <li>Preadder/subtractor for improved efficiency</li> <li>Additional pipeline register to increase performance and reduce power</li> <li>Supports floating point arithmetic:         <ul> <li>Perform multiplication, addition, subtraction, multiply-add, multiply-subtract, and complex multiplication.</li> <li>Supports multiplication with accumulation capability, cascade summation, and cascade subtraction capability.</li> <li>Dynamic accumulator reset control.</li> <li>Support direct vector dot and complex multiplication chaining multiply floating point DSP blocks.</li> </ul> </li> </ul> |  |  |  |  |
|                                      | Memory controller                                                                                                                                                                                                                                                                                                                                   | DDR4, DDR3, and DDR3L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                                      | PCI Express*                                                                                                                                                                                                                                                                                                                                        | PCI Express (PCIe*) Gen3 (x1, x2, x4, or x8), Gen2 (x1, x2, x4, or x8) and Gen1 (x1, x2, x4, or x8) hard IP with complete protocol stack, endpoint, and root port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                                      | Transceiver I/O                                                                                                                                                                                                                                                                                                                                     | <ul> <li>10GBASE-KR/40GBASE-KR4 Forward Error Correction (FEC)</li> <li>PCS hard IPs that support: <ul> <li>10-Gbps Ethernet (10GbE)</li> <li>PCIe PIPE interface</li> <li>Interlaken</li> <li>Gbps Ethernet (GbE)</li> <li>Common Public Radio Interface (CPRI) with deterministic latency support</li> <li>Gigabit-capable passive optical network (GPON) with fast lock-time support</li> </ul> </li> <li>13.5G JESD204b</li> <li>8B/10B, 64B/66B, 64B/67B encoders and decoders</li> <li>Custom mode support for proprietary protocols</li> </ul>                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Core clock networks                  | <ul> <li>667 MHz externa</li> <li>800 MHz LVDS in</li> <li>Global, regional, and</li> </ul>                                                                                                                                                                                                                                                         | c clocking, depending on the application:<br>I memory interface clocking with 2,400 Mbps DDR4 interface<br>terface clocking with 1,600 Mbps LVDS interface<br>I peripheral clock networks<br>are not used can be gated to reduce dynamic power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Phase-locked loops<br>(PLLs)         | <ul> <li>Support integer r</li> <li>Fractional mode s</li> <li>Integer PLLs:         <ul> <li>Adjacent to gene</li> </ul> </li> </ul>                                                                                                                                                                                                               | nthesis, clock delay compensation, and zero delay buffering (ZDB)<br>node and fractional mode<br>support with third-order delta-sigma modulation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| FPGA General-purpose<br>I/Os (GPIOs) | On-chip termination                                                                                                                                                                                                                                                                                                                                 | 1.6 Gbps LVDS—every pair can be configured as receiver or transmitter<br>Dn-chip termination (OCT) 1.2 V to 3.0 V single-ended LVTTL/LVCMOS interfacing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| External Memory<br>Interface         | <ul> <li>Hard memory controller— DDR4, DDR3, and DDR3L support         <ul> <li>DDR4—speeds up to 1,200 MHz/2,400 Mbps</li> <li>DDR3—speeds up to 1,067 MHz/2,133 Mbps</li> </ul> </li> <li>Soft memory controller—provides support for RLDRAM 3<sup>(2)</sup>, QDR IV<sup>(2)</sup>, and QDR II+         <ul> <li>continued</li> </ul> </li> </ul> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |



| Feature                                    | Description         • Continuous operating range:         - Intel Arria 10 GX—1 Gbps to 17.4 Gbps         - Intel Arria 10 GT—1 Gbps to 25.8 Gbps         • Backplane support:         - Intel Arria 10 GX—up to 12.5         - Intel Arria 10 GT—up to 12.5         • Extended range down to 125 Mbps with oversampling         • ATX transmit PLLs with user-configurable fractional synthesis capability         • Electronic Dispersion Compensation (EDC) support for XFP, SFP+, QSFP, and CFP optical module         • Adaptive linear and decision feedback equalization         • Transmitter pre-emphasis and de-emphasis         • Dynamic partial reconfiguration of individual transceiver channels |         |  |  |  |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|
| Low-power serial<br>transceivers           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |         |  |  |  |
| HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system       • Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability         • 256 KB on-chip RAM and 64 KB on-chip ROM         • System peripherals—general-purpose timers, watchdog timers, di memory access (DMA) controller, FPGA configuration manager, ar clock and reset managers         • Security features—anti-tamper, secure boot, Advanced Encryptior Standard (AES) and authentication (SHA)         • ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage                                                                                                                                                                | nd<br>n |  |  |  |
|                                            | <ul> <li>External interfaces</li> <li>Hard memory interface—Hard memory controller (2,400 Mbps DE and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) fl controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller</li> <li>Communication interface—10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I<sup>2</sup>C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os)</li> </ul>                                                                                                                                                 | lash    |  |  |  |
|                                            | Interconnects to core       • High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write         • HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to iss transactions to slaves in the HPS, and vice versa         • Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port         • FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller                                                                                                              |         |  |  |  |
| Configuration                              | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investment</li> <li>Enhanced 256-bit advanced encryption standard (AES) design security with authentication</li> <li>Configuration via protocol (CvP) using PCIe Gen1, Gen2, or Gen3</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                          |         |  |  |  |
|                                            | continue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | d       |  |  |  |

 $<sup>^{(2)}\,</sup>$  Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller.



| Feature            | Description                                                                                                                                                                                                                                                       |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | <ul> <li>Dynamic reconfiguration of the transceivers and PLLs</li> <li>Fine-grained partial reconfiguration of the core fabric</li> <li>Active Serial x4 Interface</li> </ul>                                                                                     |
| Power management   | <ul> <li>SmartVID</li> <li>Low static power device options</li> <li>Programmable Power Technology</li> <li>Intel Quartus Prime integrated power analysis</li> </ul>                                                                                               |
| Software and tools | <ul> <li>Intel Quartus Prime design suite</li> <li>Transceiver toolkit</li> <li>Platform Designer system integration tool</li> <li>DSP Builder for Intel FPGAs</li> <li>OpenCL<sup>™</sup> support</li> <li>Intel SoC FPGA Embedded Design Suite (EDS)</li> </ul> |

## **Related Information**

#### Intel Arria 10 Transceiver PHY Overview Provides details on Intel Arria 10 transceivers.

# **Intel Arria 10 Device Variants and Packages**

## Table 4. Device Variants for the Intel Arria 10 Device Family

| Variant           | Description                                                                                                                                                                                                                                         |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intel Arria 10 GX | FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                                                          |
| Intel Arria 10 GT | <ul> <li>FPGA featuring:</li> <li>17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.</li> <li>25.8 Gbps transceivers for supporting CAUI-4 and CEI-25G applications with CFP2 and CFP4 modules.</li> </ul> |
| Intel Arria 10 SX | SoC integrating ARM-based HPS and FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                        |

# **Intel Arria 10 GX**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

### **Related Information**

## Intel FPGA Product Selector

Provides the latest information on Intel products.



## **Maximum Resources**

# Table 5.Maximum Resource Counts for Intel Arria 10 GX Devices (GX 160, GX 220, GX<br/>270, GX 320, and GX 480)

| Resource                     |                         | Product Line |         |                        |         |         |  |  |
|------------------------------|-------------------------|--------------|---------|------------------------|---------|---------|--|--|
|                              |                         | GX 160       | GX 220  | GX 270                 | GX 320  | GX 480  |  |  |
| Logic Elements               | (LE) (K)                | 160          | 220     | 270                    | 320     | 480     |  |  |
| ALM                          |                         | 61,510       | 80,330  | 80,330 101,620 119,900 |         | 183,590 |  |  |
| Register                     |                         | 246,040      | 321,320 | 406,480                | 479,600 | 734,360 |  |  |
| Memory (Kb)                  | M20K                    | 8,800        | 11,740  | 15,000                 | 17,820  | 28,620  |  |  |
|                              | MLAB                    | 1,050        | 1,690   | 2,452                  | 2,727   | 4,164   |  |  |
| Variable-precision DSP Block |                         | 156          | 192     | 830                    | 985     | 1,368   |  |  |
| 18 x 19 Multiplier           |                         | 312          | 384     | 1,660 1,970            |         | 2,736   |  |  |
| PLL                          | Fractional<br>Synthesis | 6            | 6       | 8                      | 8       | 12      |  |  |
|                              | I/O                     | 6            | 6       | 8                      | 8       | 12      |  |  |
| 17.4 Gbps Trans              | sceiver                 | 12           | 12      | 24                     | 24      | 36      |  |  |
| GPIO <sup>(3)</sup>          |                         | 288          | 288     | 384                    | 384     | 492     |  |  |
| LVDS Pair <sup>(4)</sup>     |                         | 120          | 120     | 168                    | 168     | 222     |  |  |
| PCIe Hard IP Block           |                         | 1            | 1       | 2                      | 2       | 2       |  |  |
| Hard Memory C                | ontroller               | 6            | 6       | 8                      | 8       | 12      |  |  |

<sup>&</sup>lt;sup>(3)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>&</sup>lt;sup>(4)</sup> Each LVDS I/O pair can be used as differential input or output.



# Table 6.Maximum Resource Counts for Intel Arria 10 GX Devices (GX 570, GX 660, GX 900, and GX 1150)

| Resource                     |                         |         | Product Line |           |           |  |  |  |  |
|------------------------------|-------------------------|---------|--------------|-----------|-----------|--|--|--|--|
|                              |                         | GX 570  | GX 660       | GX 900    | GX 1150   |  |  |  |  |
| Logic Elements               | s (LE) (K)              | 570     | 570 660      |           | 1,150     |  |  |  |  |
| ALM                          |                         | 217,080 | 251,680      | 339,620   | 427,200   |  |  |  |  |
| Register                     |                         | 868,320 | 1,006,720    | 1,358,480 | 1,708,800 |  |  |  |  |
| Memory (Kb)                  | M20K                    | 36,000  | 42,620       | 48,460    | 54,260    |  |  |  |  |
|                              | MLAB                    | 5,096   | 5,788        | 9,386     | 12,984    |  |  |  |  |
| Variable-precision DSP Block |                         | 1,523   | 1,687        | 1,518     | 1,518     |  |  |  |  |
| 18 x 19 Multip               | lier                    | 3,046   | 3,374        | 3,036     | 3,036     |  |  |  |  |
| PLL                          | Fractional<br>Synthesis | 16      | 16           | 32        | 32        |  |  |  |  |
|                              | I/O                     | 16      | 16           | 16        | 16        |  |  |  |  |
| 17.4 Gbps Trai               | nsceiver                | 48      | 48           | 96        | 96        |  |  |  |  |
| GPIO <sup>(3)</sup>          |                         | 696     | 696          | 768       | 768       |  |  |  |  |
| LVDS Pair <sup>(4)</sup>     |                         | 324     | 324          | 384       | 384       |  |  |  |  |
| PCIe Hard IP Block           |                         | 2       | 2            | 4         | 4         |  |  |  |  |
| Hard Memory                  | Controller              | 16      | 16           | 16        | 16        |  |  |  |  |

# Package Plan

# Table 7.Package Plan for Intel Arria 10 GX Devices (U19, F27, and F29)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) |          | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) |         |          | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |         |          |      |
|--------------|-----------------------------------------|----------|-----------------------------------------|---------|----------|-----------------------------------------|---------|----------|------|
|              | 3 V I/O                                 | LVDS I/O | XCVR                                    | 3 V I/O | LVDS I/O | XCVR                                    | 3 V I/O | LVDS I/O | XCVR |
| GX 160       | 48                                      | 192      | 6                                       | 48      | 192      | 12                                      | 48      | 240      | 12   |
| GX 220       | 48                                      | 192      | 6                                       | 48      | 192      | 12                                      | 48      | 240      | 12   |
| GX 270       | -                                       | -        | _                                       | 48      | 192      | 12                                      | 48      | 312      | 12   |
| GX 320       | -                                       | -        | _                                       | 48      | 192      | 12                                      | 48      | 312      | 12   |
| GX 480       | _                                       | _        | _                                       | _       | _        | _                                       | 48      | 312      | 12   |



### Figure 5. ALM for Intel Arria 10 Devices



The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture.

# **Variable-Precision DSP Block**

The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic.

Features for fixed-point arithmetic:

- High-performance, power-optimized, and fully registered multiplication operations
- 18-bit and 27-bit word lengths
- Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block
- Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results
- Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications
- Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support
- Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters
- Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation
- 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder
- Biased rounding support



# **Types of Embedded Memory**

The Intel Arria 10 devices contain two types of memory blocks:

- 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

# **Embedded Memory Capacity in Intel Arria 10 Devices**

| Variant           | Product<br>Line | М20К  |              | MLAB   |              |                       |
|-------------------|-----------------|-------|--------------|--------|--------------|-----------------------|
|                   |                 | Block | RAM Bit (Kb) | Block  | RAM Bit (Kb) | Total RAM Bit<br>(Kb) |
| Intel Arria 10 GX | GX 160          | 440   | 8,800        | 1,680  | 1,050        | 9,850                 |
|                   | GX 220          | 587   | 11,740       | 2,703  | 1,690        | 13,430                |
|                   | GX 270          | 750   | 15,000       | 3,922  | 2,452        | 17,452                |
|                   | GX 320          | 891   | 17,820       | 4,363  | 2,727        | 20,547                |
|                   | GX 480          | 1,431 | 28,620       | 6,662  | 4,164        | 32,784                |
|                   | GX 570          | 1,800 | 36,000       | 8,153  | 5,096        | 41,096                |
|                   | GX 660          | 2,131 | 42,620       | 9,260  | 5,788        | 48,408                |
|                   | GX 900          | 2,423 | 48,460       | 15,017 | 9,386        | 57,846                |
|                   | GX 1150         | 2,713 | 54,260       | 20,774 | 12,984       | 67,244                |
| Intel Arria 10 GT | GT 900          | 2,423 | 48,460       | 15,017 | 9,386        | 57,846                |
|                   | GT 1150         | 2,713 | 54,260       | 20,774 | 12,984       | 67,244                |
| Intel Arria 10 SX | SX 160          | 440   | 8,800        | 1,680  | 1,050        | 9,850                 |
|                   | SX 220          | 587   | 11,740       | 2,703  | 1,690        | 13,430                |
|                   | SX 270          | 750   | 15,000       | 3,922  | 2,452        | 17,452                |
|                   | SX 320          | 891   | 17,820       | 4,363  | 2,727        | 20,547                |
|                   | SX 480          | 1,431 | 28,620       | 6,662  | 4,164        | 32,784                |
|                   | SX 570          | 1,800 | 36,000       | 8,153  | 5,096        | 41,096                |
|                   | SX 660          | 2,131 | 42,620       | 9,260  | 5,788        | 48,408                |

#### Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices



The fractional synthesis PLLs support the following features:

- Reference clock frequency synthesis for transceiver CMU and Advanced Transmit (ATX) PLLs
- Clock network delay compensation
- Zero-delay buffering
- Direct transmit clocking for transceivers
- Independently configurable into two modes:
  - Conventional integer mode equivalent to the general purpose PLL
  - Enhanced fractional mode with third order delta-sigma modulation
- PLL cascading

## I/O PLLs

The integer mode I/O PLLs are located in each bank of 48 I/Os. You can use the I/O PLLs to simplify the design of external memory and high-speed LVDS interfaces.

In each I/O bank, the I/O PLLs are adjacent to the hard memory controllers and LVDS SERDES. Because these PLLs are tightly coupled with the I/Os that need to use them, it makes it easier to close timing.

You can use the I/O PLLs for general purpose applications in the core such as clock network delay compensation and zero-delay buffering.

Intel Arria 10 devices support PLL-to-PLL cascading.

# **FPGA General Purpose I/O**

Intel Arria 10 devices offer highly configurable GPIOs. Each I/O bank contains 48 general purpose I/Os and a high-efficiency hard memory controller.

The following list describes the features of the GPIOs:

- Consist of 3 V I/Os for high-voltage application and LVDS I/Os for differential signaling
  - $-\,$  Up to two 3 V I/O banks, available in some devices, that support up to 3 V I/O standards
  - LVDS I/O banks that support up to 1.8 V I/O standards
- Support a wide range of single-ended and differential I/O interfaces
- LVDS speeds up to 1.6 Gbps
- Each LVDS pair of pins has differential input and output buffers, allowing you to configure the LVDS direction for each pair.
- Programmable bus hold and weak pull-up
- Programmable differential output voltage (V<sub>OD</sub>) and programmable pre-emphasis



- Series ( $R_S$ ) and parallel ( $R_T$ ) on-chip termination (OCT) for all I/O banks with OCT calibration to limit the termination impedance variation
- On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture

# **External Memory Interface**

Intel Arria 10 devices offer massive external memory bandwidth, with up to seven 32bit DDR4 memory interfaces running at up to 2,400 Mbps. This bandwidth provides additional ease of design, lower power, and resource efficiencies of hardened highperformance memory controllers.

The memory interface within Intel Arria 10 FPGAs and SoCs delivers the highest performance and ease of use. You can configure up to a maximum width of 144 bits when using the hard or soft memory controllers. If required, you can bypass the hard memory controller and use a soft controller implemented in the user logic.

Each I/O contains a hardened DDR read/write path (PHY) capable of performing key memory interface functionality such as read/write leveling, FIFO buffering to lower latency and improve margin, timing calibration, and on-chip termination.

The timing calibration is aided by the inclusion of hard microcontrollers based on Intel's Nios<sup>®</sup> II technology, specifically tailored to control the calibration of multiple memory interfaces. This calibration allows the Intel Arria 10 device to compensate for any changes in process, voltage, or temperature either within the Intel Arria 10 device itself, or within the external memory device. The advanced calibration algorithms ensure maximum bandwidth and robust timing margin across all operating conditions.

In addition to parallel memory interfaces, Intel Arria 10 devices support serial memory technologies such as the Hybrid Memory Cube (HMC). The HMC is supported by the Intel Arria 10 high-speed serial transceivers which connect up to four HMC links, with each link running at data rates up to 15 Gbps.

## **Related Information**

#### External Memory Interface Spec Estimator

Provides a parametric tool that allows you to find and compare the performance of the supported external memory interfaces in IntelFPGAs.

# **Memory Standards Supported by Intel Arria 10 Devices**

The I/Os are designed to provide high performance support for existing and emerging external memory standards.



#### **Related Information**

#### Intel Arria 10 Device Datasheet

Lists the memory interface performance according to memory interface standards, rank or chip select configurations, and Intel Arria 10 device speed grades.

# PCIe Gen1, Gen2, and Gen3 Hard IP

Intel Arria 10 devices contain PCIe hard IP that is designed for performance and ease-of-use:

- Includes all layers of the PCIe stack—transaction, data link and physical layers.
- Supports PCIe Gen3, Gen2, and Gen1 Endpoint and Root Port in x1, x2, x4, or x8 lane configuration.
- Operates independently from the core logic—optional configuration via protocol (CvP) allows the PCIe link to power up and complete link training in less than 100 ms while the Intel Arria 10 device completes loading the programming file for the rest of the FPGA.
- Provides added functionality that makes it easier to support emerging features such as Single Root I/O Virtualization (SR-IOV) and optional protocol extensions.
- Provides improved end-to-end datapath protection using ECC.
- Supports FPGA configuration via protocol (CvP) using PCIe at Gen3, Gen2, or Gen1 speed.

#### **Related Information**

PCS Features on page 30

# **Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet**

## **Interlaken Support**

The Intel Arria 10 enhanced PCS hard IP provides integrated Interlaken PCS supporting rates up to 25.8 Gbps per lane.

The Interlaken PCS is based on the proven functionality of the PCS developed for Intel's previous generation FPGAs, which demonstrated interoperability with Interlaken ASSP vendors and third-party IP suppliers. The Interlaken PCS is present in every transceiver channel in Intel Arria 10 devices.

#### **Related Information**

PCS Features on page 30

## **10 Gbps Ethernet Support**

The Intel Arria 10 enhanced PCS hard IP supports 10GBASE-R PCS compliant with IEEE 802.3 10 Gbps Ethernet (10GbE). The integrated hard IP support for 10GbE and the 10 Gbps transceivers save external PHY cost, board space, and system power.



## Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices



Figure 8. Device Chip Overview for Intel Arria 10 SX Devices



## **PMA Features**

Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs.



Each transceiver channel contains a channel PLL that can be used as the CMU PLL or clock data recovery (CDR) PLL. In CDR mode, the channel PLL recovers the receiver clock and data in the transceiver channel. Up to 80 independent data rates can be configured on a single Intel Arria 10 device.

## Table 23. PMA Features of the Transceivers in Intel Arria 10 Devices

| Feature                                                    | Capability                                                                                                                                                                                                                    |
|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chip-to-Chip Data Rates                                    | 1 Gbps to 17.4 Gbps (Intel Arria 10 GX devices)<br>1 Gbps to 25.8 Gbps (Intel Arria 10 GT devices)                                                                                                                            |
| Backplane Support                                          | Drive backplanes at data rates up to 12.5 Gbps                                                                                                                                                                                |
| Optical Module Support                                     | SFP+/SFP, XFP, CXP, QSFP/QSFP28, CFP/CFP2/CFP4                                                                                                                                                                                |
| Cable Driving Support                                      | SFP+ Direct Attach, PCI Express over cable, eSATA                                                                                                                                                                             |
| Transmit Pre-Emphasis                                      | 4-tap transmit pre-emphasis and de-emphasis to compensate for system channel loss                                                                                                                                             |
| Continuous Time Linear<br>Equalizer (CTLE)                 | Dual mode, high-gain, and high-data rate, linear receive equalization to compensate for system channel loss                                                                                                                   |
| Decision Feedback Equalizer<br>(DFE)                       | 7-fixed and 4-floating tap DFE to equalize backplane channel loss in the presence of crosstalk and noisy environments                                                                                                         |
| Variable Gain Amplifier                                    | Optimizes the signal amplitude prior to the CDR sampling and operates in fixed and adaptive modes                                                                                                                             |
| Altera Digital Adaptive<br>Parametric Tuning (ADAPT)       | Fully digital adaptation engine to automatically adjust all link equalization parameters—<br>including CTLE, DFE, and variable gain amplifier blocks—that provide optimal link margin<br>without intervention from user logic |
| Precision Signal Integrity<br>Calibration Engine (PreSICE) | Hardened calibration controller to quickly calibrate all transceiver control parameters on power-up, which provides the optimal signal integrity and jitter performance                                                       |
| Advanced Transmit (ATX)<br>PLL                             | Low jitter ATX (LC tank based) PLLs with continuous tuning range to cover a wide range of standard and proprietary protocols                                                                                                  |
| Fractional PLLs                                            | On-chip fractional frequency synthesizers to replace on-board crystal oscillators and reduce system cost                                                                                                                      |
| Digitally Assisted Analog<br>CDR                           | Superior jitter tolerance with fast lock time                                                                                                                                                                                 |
| Dynamic Partial<br>Reconfiguration                         | Allows independent control of the Avalon memory-mapped interface of each transceiver channel for the highest transceiver flexibility                                                                                          |
| Multiple PCS-PMA and PCS-<br>PLD interface widths          | 8-, 10-, 16-, 20-, 32-, 40-, or 64-bit interface widths for flexibility of deserialization width, encoding, and reduced latency                                                                                               |

# **PCS Features**

This table summarizes the Intel Arria 10 transceiver PCS features. You can use the transceiver PCS to support a wide range of protocols ranging from 1 Gbps to 25.8 Gbps.



| Protocol             | Data Rate<br>(Gbps)              | Transceiver IP | PCS Support  |
|----------------------|----------------------------------|----------------|--------------|
| CPRI 6.0 (64B/66B)   | 0.6144 to<br>10.1376             | Native PHY     | Enhanced PCS |
| CPRI 4.2 (8B/10B)    | 0.6144 to<br>9.8304              | Native PHY     | Standard PCS |
| OBSAI RP3 v4.2       | 0.6144 to 6.144                  | Native PHY     | Standard PCS |
| SD-SDI/HD-SDI/3G-SDI | 0.143 <sup>(12)</sup> to<br>2.97 | Native PHY     | Standard PCS |

## **Related Information**

#### Intel Arria 10 Transceiver PHY User Guide

Provides more information about the supported transceiver protocols and PHY IP, the PMA architecture, and the standard, enhanced, and PCIe Gen3 PCS architecture.

# SoC with Hard Processor System

Each SoC device combines an FPGA fabric and a hard processor system (HPS) in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways:

- Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor
- Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard
- Extends the product life and revenue through in-field hardware and software updates

<sup>&</sup>lt;sup>(12)</sup> The 0.143 Gbps data rate is supported using oversampling of user logic that you must implement in the FPGA fabric.



### Figure 9. HPS Block Diagram

This figure shows a block diagram of the HPS with the dual ARM Cortex-A9 MPCore processor.



# Key Advantages of 20-nm HPS

The 20-nm HPS strikes a balance between enabling maximum software compatibility with 28-nm SoCs while still improving upon the 28-nm HPS architecture. These improvements address the requirements of the next generation target markets such as wireless and wireline communications, compute and storage equipment, broadcast and military in terms of performance, memory bandwidth, connectivity via backplane and security.

#### Intel<sup>®</sup> Arria<sup>®</sup> 10 Device Overview A10-OVERVIEW | 2018.04.09



| September 2017<br>July 2017<br>July 2017<br>May 2017<br>May 2017<br>March 2017 | 2017.09.20<br>2017.07.13<br>2017.07.06<br>2017.05.08 | <ul> <li>Removed package code 40, low static power, SmartVID, industrial, and military operating temperature support from <i>Sample Ordering Core and Available Options for Intel Arria 10 GT Devices</i> figure.</li> <li>Updated short reach transceiver rate for Intel Arria 10 GT devices to 25.8 Gbps.</li> <li>Removed On-Die Instrumentation — EyeQ and Jitter Margin Tool support from <i>PMA Features of the Transceivers in Intel Arria 10 Devices</i> table.</li> <li>Updated the maximum speed of the DDR4 external memory interface from 1,333 MHz/2,666 Mbps to 1,200 MHz/2,400 Mbps.</li> <li>Corrected the automotive temperature range in the figure showing the available options for the Intel Arria 10 GX devices from "-40°C to 100°C" to "-40°C to 125°C".</li> <li>Added automotive temperature option to Intel Arria 10 GX device family.</li> <li>Corrected protocol names with "1588" to "IEEE 1588v2".</li> <li>Updated the vertical migration table to remove vertical migration between Intel Arria 10 GX and Intel Arria 10 SX device variants.</li> </ul>                                                       |
|--------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2017<br>July 2017<br>May 2017                                             | 2017.07.13<br>2017.07.06<br>2017.05.08               | <ul> <li>1,333 MHz/2,666 Mbps to 1,200 MHz/2,400 Mbps.</li> <li>Corrected the automotive temperature range in the figure showing the available options for the Intel Arria 10 GX devices from "-40°C to 100°C" to "-40°C to 125°C".</li> <li>Added automotive temperature option to Intel Arria 10 GX device family.</li> <li>Corrected protocol names with "1588" to "IEEE 1588v2".</li> <li>Updated the vertical migration table to remove vertical migration</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| July 2017<br>May 2017                                                          | 2017.07.06<br>2017.05.08                             | <ul> <li>available options for the Intel Arria 10 GX devices from "-40°C to 100°C"<br/>to "-40°C to 125°C".</li> <li>Added automotive temperature option to Intel Arria 10 GX device family.</li> <li>Corrected protocol names with "1588" to "IEEE 1588v2".</li> <li>Updated the vertical migration table to remove vertical migration</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| May 2017                                                                       | 2017.05.08                                           | <ul> <li>Corrected protocol names with "1588" to "IEEE 1588v2".</li> <li>Updated the vertical migration table to remove vertical migration</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                |                                                      | Updated the vertical migration table to remove vertical migration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| March 2017                                                                     |                                                      | Removed all "Preliminary" marks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                | 2017.03.15                                           | <ul> <li>Removed the topic about migration from Intel Arria 10 to Intel Stratix 10 devices.</li> <li>Rebranded as Intel.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| October 2016                                                                   | 2016.10.31                                           | <ul> <li>Removed package F36 from Intel Arria 10 GX devices.</li> <li>Updated Intel Arria 10 GT sample ordering code and maximum GX transceiver count. Intel Arria 10 GT devices are available only in the SF45 package option with a maximum of 72 transceivers.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| May 2016                                                                       | 2016.05.02                                           | <ul> <li>Updated the FPGA Configuration and HPS Booting topic.</li> <li>Remove V<sub>CC</sub> PowerManager from the Summary of Features, Power Management and Arria 10 Device Variants and packages topics. This feature is no longer supported in Arria 10 devices.</li> <li>Removed LPDDR3 from the Memory Standards Supported by the HPS Hard Memory Controller table in the Memory Standards Supported by Intel Arria 10 Devices topic. This standard is only supported by the FPGA.</li> <li>Removed transceiver speed grade 5 from the Device Variants and Packages topic for Arria 10 GX and SX devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| February 2016                                                                  | 2016.02.11                                           | <ul> <li>Changed the maximum Arria 10 GT datarate to 25.8 Gbps and the minimum datarate to 1 Gbps globally.</li> <li>Revised the state for Core clock networks in the Summary of Features topic.</li> <li>Changed the transceiver parameters in the "Summary of Features for Arria 10 Devices" table.</li> <li>Changed the transceiver parameters in the "Maximum Resource Counts for Arria 10 GT Devices" table.</li> <li>Changed the package availability for GT devices in the "Package Plan for Arria 10 GT Devices" table.</li> <li>Changed the package configurations for GT devices in the "Migration Capability Across Arria 10 Product Lines" figure.</li> <li>Changed the transceiver parameters in the "Low Power Serial Transceivers" section.</li> <li>Changed the transceiver descriptions in the "Device Variants for the Arria 10 Device Family" table.</li> <li>Changed the "Sample Ordering Code and Available Options for Arria 10 GT Devices" figure.</li> <li>Changed the datarates for GT devices in the "PMA Features" section.</li> <li>Changed the datarates for GT devices in the "PCS Features" section.</li> </ul> |

## Intel<sup>®</sup> Arria<sup>®</sup> 10 Device Overview A10-OVERVIEW | 2018.04.09



| Date           | Version    | Changes                                                                                                                                                                                                                             |
|----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2015  | 2015.12.14 | • Updated the number of M20K memory blocks for Arria 10 GX 660 from 2133 to 2131 and corrected the total RAM bit from 48,448 Kb to 48,408 Kb.                                                                                       |
|                |            | Corrected the number of DSP blocks for Arria 10 GX 660 from 1688 to 1687 in the table listing floating-point arithmetic resources.                                                                                                  |
| November 2015  | 2015.11.02 | • Updated the maximum resources for Arria 10 GX 220, GX 320, GX 480, GX 660, SX 220, SX 320, SX 480, and SX 660.                                                                                                                    |
|                |            | Updated resource count for Arria 10 GX 320, GX 480, GX 660, SX 320,<br>SX 480, a SX 660 devices in <b>Number of Multipliers in Intel Arria 10</b><br><b>Devices</b> table.                                                          |
|                |            | <ul><li>Updated the available options for Arria 10 GX, GT, and SX.</li><li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li></ul>                                                                                |
| June 2015      | 2015.06.15 | Corrected label for Intel Arria 10 GT product lines in the vertical migration figure.                                                                                                                                               |
| May 2015       | 2015.05.15 | Corrected the DDR3 half rate and quarter rate maximum frequencies in the table that lists the memory standards supported by the Intel Arria 10 hard memory controller.                                                              |
| May 2015       | 2015.05.04 | <ul> <li>Added support for 13.5G JESD204b in the Summary of Features table.</li> <li>Added a link to Arria 10 GT Channel Usage in the Arria 10 GT Package<br/>Plan topic.</li> </ul>                                                |
|                |            | Added a note to the table, Maximum Resource Counts for Arria 10 GT devices.                                                                                                                                                         |
|                |            | Updated the power requirements of the transceivers in the Low Power<br>Serial Transceivers topic.                                                                                                                                   |
| January 2015   | 2015.01.23 | Added floating point arithmetic features in the Summary of Features table.                                                                                                                                                          |
|                |            | • Updated the total embedded memory from 38.38 megabits (Mb) to 65.6 Mb.                                                                                                                                                            |
|                |            | Updated the table that lists the memory standards supported by Intel<br>Arria 10 devices.                                                                                                                                           |
|                |            | <ul> <li>Removed support for DDR3U, LPDDR3 SDRAM, RLDRAM 2, and DDR2.</li> <li>Moved RLDRAM 3 support from hard memory controller to soft memory controller. RLDRAM 3 support uses hard PHY with soft memory controller.</li> </ul> |
|                |            | Added soft memory controller support for QDR IV.                                                                                                                                                                                    |
|                |            | • Updated the maximum resource count table to include the number of hard memory controllers available in each device variant.                                                                                                       |
|                |            | • Updated the transceiver PCS data rate from 12.5 Gbps to 12 Gbps.                                                                                                                                                                  |
|                |            | Updated the max clock rate of PS, FPP x8, FPP x16, and Configuration via HPS from 125 MHz to 100 MHz.                                                                                                                               |
|                |            | Added a feature for fractional synthesis PLLs: PLL cascading.                                                                                                                                                                       |
|                |            | Updated the HPS programmable general-purpose I/Os from 54 to 62.                                                                                                                                                                    |
| September 2014 | 2014.09.30 | • Corrected the 3 V I/O and LVDS I/O counts for F35 and F36 packages of Arria 10 GX.                                                                                                                                                |
|                |            | • Corrected the 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 570 and 660.                                                                                                                         |
|                |            | <ul> <li>Removed 3 V I/O, LVDS I/O, and transceiver counts for the NF40<br/>package of the Arria GX 900 and 1150. The NF40 package is not<br/>available for Arria 10 GX 900 and 1150.</li> </ul>                                    |
|                |            | continued                                                                                                                                                                                                                           |

### Intel<sup>®</sup> Arria<sup>®</sup> 10 Device Overview A10-OVERVIEW | 2018.04.09



| Date          | Version    | Changes                                                                                                                                                                                                                                                                  |
|---------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| August 2014   | 2014.08.18 | Updated Memory (Kb) M20K maximum resources for Arria 10 GX 660 devices from 42,660 to 42,620.                                                                                                                                                                            |
|               |            | <ul> <li>Added GPIO columns consisting of LVDS I/O Bank and 3V I/O Bank in<br/>the Package Plan table.</li> </ul>                                                                                                                                                        |
|               |            | • Added how to use memory interface clock frequency higher than 533 MHz in the I/O vertical migration.                                                                                                                                                                   |
|               |            | <ul> <li>Added information to clarify that RLDRAM3 support uses hard PHY with<br/>soft memory controller.</li> </ul>                                                                                                                                                     |
|               |            | Added variable precision DSP blocks support for floating-point arithmetic.                                                                                                                                                                                               |
| June 2014     | 2014.06.19 | Updated number of dedicated I/Os in the HPS block to 17.                                                                                                                                                                                                                 |
| February 2014 | 2014.02.21 | Updated transceiver speed grade options for GT devices in Figure 2.                                                                                                                                                                                                      |
| February 2014 | 2014.02.06 | Updated data rate for Arria 10 GT devices from 28.1 Gbps to 28.3 Gbps.                                                                                                                                                                                                   |
| December 2013 | 2013.12.10 | <ul> <li>Updated the HPS memory standards support from LPDDR2 to LPDDR3.</li> <li>Updated HPS block diagram to include dedicated HPS I/O and FPGA<br/>Configuration blocks as well as repositioned SD/SDIO/MMC, DMA, SPI<br/>and NAND Flash with ECC blocks .</li> </ul> |
| December 2013 | 2013.12.02 | Initial release.                                                                                                                                                                                                                                                         |