



Welcome to **E-XFL.COM** 

**Embedded - System On Chip (SoC):** The Heart of Modern Embedded Systems

Embedded - System On Chip (SoC) refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

What are **Embedded - System On Chip (SoC)**?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

| Product Status A        | Active                                                                     |
|-------------------------|----------------------------------------------------------------------------|
|                         | TCII VC                                                                    |
| Architecture N          | MCU, FPGA                                                                  |
| Core Processor          | Dual ARM® Cortex®-A9 MPCore™ with CoreSight™                               |
| Flash Size -            |                                                                            |
| RAM Size                | 256KB                                                                      |
| Peripherals [           | DMA, POR, WDT                                                              |
| Connectivity E          | EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG |
| Speed 1                 | 1.5GHz                                                                     |
| Primary Attributes F    | FPGA - 660K Logic Elements                                                 |
| Operating Temperature - | 40°C ~ 100°C (TJ)                                                          |
| Package / Case          | 1152-BBGA, FCBGA                                                           |
| Supplier Device Package | 1152-FBGA, FC (35x35)                                                      |
| Purchase URL h          | https://www.e-xfl.com/product-detail/intel/10as066k3f35i2lg                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Key Advantages of Intel Arria 10 Devices**

Table 2. Key Advantages of the Intel Arria 10 Device Family

| Advantage                                                                                                 | Supporting Feature                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enhanced core architecture                                                                                | Built on TSMC's 20 nm process technology     60% higher performance than the previous generation of mid-range FPGAs     15% higher performance than the fastest previous-generation FPGA                                                                                                                            |
| High-bandwidth integrated transceivers                                                                    | <ul> <li>Short-reach rates up to 25.8 Gigabits per second (Gbps)</li> <li>Backplane capability up to 12.5 Gbps</li> <li>Integrated 10GBASE-KR and 40GBASE-KR4 Forward Error Correction (FEC)</li> </ul>                                                                                                             |
| Improved logic integration and hard IP blocks                                                             | 8-input adaptive logic module (ALM)     Up to 65.6 megabits (Mb) of embedded memory     Variable-precision digital signal processing (DSP) blocks     Fractional synthesis phase-locked loops (PLLs)     Hard PCI Express Gen3 IP blocks     Hard memory controllers and PHY up to 2,400 Megabits per second (Mbps) |
| Second generation hard<br>processor system (HPS) with<br>integrated ARM* Cortex*-A9*<br>MPCore* processor | Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Intel Arria 10 system-on-a-chip (SoC)  Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric                                                             |
| Advanced power savings                                                                                    | Comprehensive set of advanced power saving features Power-optimized MultiTrack routing and core architecture Up to 40% lower power compared to previous generation of mid-range FPGAs Up to 60% lower power compared to previous generation of high-end FPGAs                                                       |

# **Summary of Intel Arria 10 Features**

**Table 3.** Summary of Features for Intel Arria 10 Devices

| Feature                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Technology                      | <ul> <li>TSMC's 20-nm SoC process technology</li> <li>Allows operation at a lower V<sub>CC</sub> level of 0.82 V instead of the 0.9 V standard V<sub>CC</sub> core voltage</li> </ul>                                                                                                                                                                                                                                             |
| Packaging                       | <ul> <li>1.0 mm ball-pitch Fineline BGA packaging</li> <li>0.8 mm ball-pitch Ultra Fineline BGA packaging</li> <li>Multiple devices with identical package footprints for seamless migration between different FPGA densities</li> <li>Devices with compatible package footprints allow migration to next generation high-end Stratix® 10 devices</li> <li>RoHS, leaded<sup>(1)</sup>, and lead-free (Pb-free) options</li> </ul> |
| High-performance<br>FPGA fabric | <ul> <li>Enhanced 8-input ALM with four registers</li> <li>Improved multi-track routing architecture to reduce congestion and improve compilation time</li> <li>Hierarchical core clocking architecture</li> <li>Fine-grained partial reconfiguration</li> </ul>                                                                                                                                                                  |
| Internal memory blocks          | M20K—20-Kb memory blocks with hard error correction code (ECC)     Memory logic array block (MLAB)—640-bit memory                                                                                                                                                                                                                                                                                                                 |
|                                 | continued                                                                                                                                                                                                                                                                                                                                                                                                                         |

<sup>(1)</sup> Contact Intel for availability.

#### A10-OVERVIEW | 2018.04.09



| Feature                              |                                                                                                                                                                                                                                                                                                                                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Embedded Hard IP<br>blocks           | Variable-precision DSP                                                                                                                                                                                                                                                                                                                             | <ul> <li>Native support for signal processing precision levels from 18 x 19 to 54 x 54</li> <li>Native support for 27 x 27 multiplier mode</li> <li>64-bit accumulator and cascade for systolic finite impulse responses (FIRs)</li> <li>Internal coefficient memory banks</li> <li>Preadder/subtractor for improved efficiency</li> <li>Additional pipeline register to increase performance and reduce power</li> <li>Supports floating point arithmetic:         <ul> <li>Perform multiplication, addition, subtraction, multiply-add, multiply-subtract, and complex multiplication.</li> <li>Supports multiplication with accumulation capability, cascade summation, and cascade subtraction capability.</li> <li>Dynamic accumulator reset control.</li> <li>Support direct vector dot and complex multiplication chaining multiply floating point DSP blocks.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|                                      | Memory controller                                                                                                                                                                                                                                                                                                                                  | DDR4, DDR3, and DDR3L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|                                      | PCI Express*                                                                                                                                                                                                                                                                                                                                       | PCI Express (PCIe*) Gen3 (x1, x2, x4, or x8), Gen2 (x1, x2, x4, or x8) and Gen1 (x1, x2, x4, or x8) hard IP with complete protocol stack, endpoint, and root port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                                      | Transceiver I/O                                                                                                                                                                                                                                                                                                                                    | 10GBASE-KR/40GBASE-KR4 Forward Error Correction (FEC)     PCS hard IPs that support:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Core clock networks                  | <ul> <li>667 MHz externa</li> <li>800 MHz LVDS in</li> <li>Global, regional, and</li> </ul>                                                                                                                                                                                                                                                        | c clocking, depending on the application: I memory interface clocking with 2,400 Mbps DDR4 interface terface clocking with 1,600 Mbps LVDS interface I peripheral clock networks are not used can be gated to reduce dynamic power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| Phase-locked loops<br>(PLLs)         | High-resolution fractional synthesis PLLs:  — Precision clock synthesis, clock delay compensation, and zero delay buffering (ZDB)  — Support integer mode and fractional mode  — Fractional mode support with third-order delta-sigma modulation  Integer PLLs:  — Adjacent to general purpose I/Os  — Support external memory and LVDS interfaces |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| FPGA General-purpose<br>I/Os (GPIOs) | On-chip termination                                                                                                                                                                                                                                                                                                                                | ry pair can be configured as receiver or transmitter<br>(OCT)<br>-ended LVTTL/LVCMOS interfacing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| External Memory<br>Interface         | <ul><li>DDR4—speeds up</li><li>DDR3—speeds up</li></ul>                                                                                                                                                                                                                                                                                            | oller— DDR4, DDR3, and DDR3L support to 1,200 MHz/2,400 Mbps to 1,067 MHz/2,133 Mbps to 1,067 MHz/2,133 Mbps to 1,067 MHz/2,134 Mhz/2,134 Mbps to 1,067 Mhz/2,134 |  |  |



| Feature            | Description                                                                                                                                                                                                                                            |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | <ul> <li>Dynamic reconfiguration of the transceivers and PLLs</li> <li>Fine-grained partial reconfiguration of the core fabric</li> <li>Active Serial x4 Interface</li> </ul>                                                                          |
| Power management   | SmartVID     Low static power device options     Programmable Power Technology     Intel Quartus Prime integrated power analysis                                                                                                                       |
| Software and tools | <ul> <li>Intel Quartus Prime design suite</li> <li>Transceiver toolkit</li> <li>Platform Designer system integration tool</li> <li>DSP Builder for Intel FPGAs</li> <li>OpenCL™ support</li> <li>Intel SoC FPGA Embedded Design Suite (EDS)</li> </ul> |

#### **Related Information**

Intel Arria 10 Transceiver PHY Overview

Provides details on Intel Arria 10 transceivers.

# **Intel Arria 10 Device Variants and Packages**

#### Table 4. **Device Variants for the Intel Arria 10 Device Family**

| Variant           | Description                                                                                                                                                                                                                                         |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intel Arria 10 GX | FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                                                          |
| Intel Arria 10 GT | <ul> <li>FPGA featuring:</li> <li>17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.</li> <li>25.8 Gbps transceivers for supporting CAUI-4 and CEI-25G applications with CFP2 and CFP4 modules.</li> </ul> |
| Intel Arria 10 SX | SoC integrating ARM-based HPS and FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                        |

### **Intel Arria 10 GX**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

#### **Related Information**

Intel FPGA Product Selector

Provides the latest information on Intel products.



Table 6. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 570, GX 660, GX 900, and GX 1150)

| Re              | source                  |         | Produc    | t Line         |           |  |
|-----------------|-------------------------|---------|-----------|----------------|-----------|--|
|                 |                         | GX 570  | GX 660    | GX 900         | GX 1150   |  |
| Logic Elements  | s (LE) (K)              | 570     | 660       | 900            | 1,150     |  |
| ALM             |                         | 217,080 | 251,680   | 339,620        | 427,200   |  |
| Register        |                         | 868,320 | 1,006,720 | 1,358,480      | 1,708,800 |  |
| Memory (Kb)     | M20K                    | 36,000  | 42,620    | 48,460         | 54,260    |  |
|                 | MLAB                    | 5,096   | 5,788     | 9,386          | 12,984    |  |
| Variable-precis | sion DSP Block          | 1,523   | 1,687     | 37 1,518 1,518 |           |  |
| 18 x 19 Multip  | lier                    | 3,046   | 3,374     | 3,036          | 3,036     |  |
| PLL             | Fractional<br>Synthesis | 16      | 16        | 32             | 32        |  |
|                 | I/O                     | 16      | 16        | 16             | 16        |  |
| 17.4 Gbps Trai  | nsceiver                | 48      | 48        | 96             | 96        |  |
| GPIO (3)        |                         | 696     | 696       | 768            | 768       |  |
| LVDS Pair (4)   | (4) 324 324             |         | 324       | 384            | 384       |  |
| PCIe Hard IP E  | Block                   | 2       | 2         | 4              | 4         |  |
| Hard Memory     | Controller              | 16      | 16        | 16             | 16        |  |

# **Package Plan**

# Table 7. Package Plan for Intel Arria 10 GX Devices (U19, F27, and F29)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) |          |      |         | F27<br>mm × 27 n<br>72-pin FBG/ |      | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |          |      |  |
|--------------|-----------------------------------------|----------|------|---------|---------------------------------|------|-----------------------------------------|----------|------|--|
|              | 3 V I/O                                 | LVDS I/O | XCVR | 3 V I/O | LVDS I/O                        | XCVR | 3 V I/O                                 | LVDS I/O | XCVR |  |
| GX 160       | 48                                      | 192      | 6    | 48      | 192                             | 12   | 48                                      | 240      | 12   |  |
| GX 220       | 48                                      | 192      | 6    | 48      | 192                             | 12   | 48                                      | 240      | 12   |  |
| GX 270       | _                                       | _        | _    | 48      | 192                             | 12   | 48                                      | 312      | 12   |  |
| GX 320       | _                                       | _        | _    | 48      | 192                             | 12   | 48                                      | 312      | 12   |  |
| GX 480       | _                                       | _        | _    | _       | _                               | _    | 48                                      | 312      | 12   |  |



### **Available Options**

Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices





#### **Maximum Resources**

Table 10. Maximum Resource Counts for Intel Arria 10 GT Devices

| Reso                         | ource                | Produc            | ct Line           |  |
|------------------------------|----------------------|-------------------|-------------------|--|
|                              |                      | GT 900            | GT 1150           |  |
| Logic Elements (LE) (K)      |                      | 900               | 1,150             |  |
| ALM                          |                      | 339,620           | 427,200           |  |
| Register                     |                      | 1,358,480         | 1,708,800         |  |
| Memory (Kb)                  | M20K                 | 48,460            | 54,260            |  |
|                              | MLAB                 | 9,386             | 12,984            |  |
| Variable-precision DSP Block |                      | 1,518             | 1,518             |  |
| 18 x 19 Multiplier           |                      | 3,036             | 3,036             |  |
| PLL                          | Fractional Synthesis | 32                | 32                |  |
|                              | I/O                  | 16                | 16                |  |
| Transceiver                  | 17.4 Gbps            | 72 <sup>(5)</sup> | 72 <sup>(5)</sup> |  |
|                              | 25.8 Gbps            | 6                 | 6                 |  |
| GPIO <sup>(6)</sup>          |                      | 624               | 624               |  |
| LVDS Pair <sup>(7)</sup>     |                      | 312               | 312               |  |
| PCIe Hard IP Block           |                      | 4                 | 4                 |  |
| Hard Memory Controller       |                      | 16                | 16                |  |

#### **Related Information**

Intel Arria 10 GT Channel Usage

Configuring GT/GX channels in Intel Arria 10 GT devices.

### **Package Plan**

### Table 11. Package Plan for Intel Arria 10 GT Devices

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | (45 m   | SF45<br>(45 mm × 45 mm, 1932-pin FBGA) |      |  |  |  |  |
|--------------|---------|----------------------------------------|------|--|--|--|--|
|              | 3 V I/O | LVDS I/O                               | XCVR |  |  |  |  |
| GT 900       | _       | 624                                    | 72   |  |  |  |  |
| GT 1150      | _       | 624                                    | 72   |  |  |  |  |

<sup>(5)</sup> If all 6 GT channels are in use, 12 of the GX channels are not usable.

<sup>(6)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>(7)</sup> Each LVDS I/O pair can be used as differential input or output.



#### **Related Information**

I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook

Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package.

### **Intel Arria 10 SX**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

#### **Related Information**

Intel FPGA Product Selector

Provides the latest information on Intel products.

### **Available Options**

Figure 3. Sample Ordering Code and Available Options for Intel Arria 10 SX Devices



#### **Related Information**

Transceiver Performance for Intel Arria 10 GX/SX Devices

Provides more information about the transceiver speed grade.



#### **Maximum Resources**

Table 12. Maximum Resource Counts for Intel Arria 10 SX Devices

| Reso                    | ource                       |         |         | I       | Product Line |         |         |           |
|-------------------------|-----------------------------|---------|---------|---------|--------------|---------|---------|-----------|
|                         |                             | SX 160  | SX 220  | SX 270  | SX 320       | SX 480  | SX 570  | SX 660    |
| Logic Elements (LE) (K) |                             | 160     | 220     | 270     | 320          | 480     | 570     | 660       |
| ALM                     |                             | 61,510  | 80,330  | 101,620 | 119,900      | 183,590 | 217,080 | 251,680   |
| Register                |                             | 246,040 | 321,320 | 406,480 | 479,600      | 734,360 | 868,320 | 1,006,720 |
| Memory (Kb)             | M20K                        | 8,800   | 11,740  | 15,000  | 17,820       | 28,620  | 36,000  | 42,620    |
| MLAB                    |                             | 1,050   | 1,690   | 2,452   | 2,727        | 4,164   | 5,096   | 5,788     |
| Variable-precis         | ariable-precision DSP Block |         | 192     | 830     | 985          | 1,368   | 1,523   | 1,687     |
| 18 x 19 Multip          | lier                        | 312     | 384     | 1,660   | 1,970        | 2,736   | 3,046   | 3,374     |
| PLL                     | Fractional<br>Synthesis     | 6       | 6       | 8       | 8            | 12      | 16      | 16        |
|                         | I/O                         | 6       | 6       | 8       | 8            | 12      | 16      | 16        |
| 17.4 Gbps Transceiver   |                             | 12      | 12      | 24      | 24           | 36      | 48      | 48        |
| GPIO (8)                |                             | 288     | 288     | 384     | 384          | 492     | 696     | 696       |
| LVDS Pair (9)           |                             | 120     | 120     | 168     | 168          | 174     | 324     | 324       |
| PCIe Hard IP E          | Block                       | 1       | 1       | 2       | 2            | 2       | 2       | 2         |
| Hard Memory Controller  |                             | 6       | 6       | 8       | 8            | 12      | 16      | 16        |
| ARM Cortex-As           | 9 MPCore                    | Yes     | Yes     | Yes     | Yes          | Yes     | Yes     | Yes       |

# **Package Plan**

Table 13. Package Plan for Intel Arria 10 SX Devices (U19, F27, F29, and F34)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) |             | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) |            | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |      |            | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) |      |            |             |      |
|--------------|-----------------------------------------|-------------|-----------------------------------------|------------|-----------------------------------------|------|------------|------------------------------------------|------|------------|-------------|------|
|              | 3 V<br>I/O                              | LVDS<br>I/O | XCVR                                    | 3 V<br>I/O | LVDS<br>I/O                             | XCVR | 3 V<br>I/O | LVDS<br>I/O                              | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR |
| SX 160       | 48                                      | 144         | 6                                       | 48         | 192                                     | 12   | 48         | 240                                      | 12   | _          | _           | _    |
| SX 220       | 48                                      | 144         | 6                                       | 48         | 192                                     | 12   | 48         | 240                                      | 12   | _          | _           | _    |
| SX 270       | _                                       | _           | _                                       | 48         | 192                                     | 12   | 48         | 312                                      | 12   | 48         | 336         | 24   |
| SX 320       | _                                       | _           | _                                       | 48         | 192                                     | 12   | 48         | 312                                      | 12   | 48         | 336         | 24   |
|              | continued                               |             |                                         |            |                                         |      |            |                                          |      |            | contii      |      |

 $<sup>^{(8)}</sup>$  The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>(9)</sup> Each LVDS I/O pair can be used as differential input or output.



# I/O Vertical Migration for Intel Arria 10 Devices

#### Figure 4. Migration Capability Across Intel Arria 10 Product Lines

- The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades.
- To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts.
- An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use
  memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to
  banks that are LVDS I/O in both devices.
- There may be nominal 0.15 mm package height difference between some product lines in the same package type.
- Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

| Variant             | Product |          | Package  |          |          |          |          |          |      |      |          |          |
|---------------------|---------|----------|----------|----------|----------|----------|----------|----------|------|------|----------|----------|
|                     | Line    | U19      | F27      | F29      | F34      | F35      | KF40     | NF40     | RF40 | NF45 | SF45     | UF45     |
|                     | GX 160  | <b>1</b> | <b>1</b> | <b>1</b> |          |          |          |          |      |      |          |          |
|                     | GX 220  | <b>+</b> |          |          |          |          |          |          |      |      |          |          |
|                     | GX 270  |          |          |          | 1        | <b>1</b> |          |          |      |      |          |          |
|                     | GX 320  |          | <b>V</b> |          |          |          |          |          |      |      |          |          |
| Intel® Arria® 10 GX | GX 480  |          |          | <b>V</b> |          |          |          |          |      |      |          |          |
|                     | GX 570  |          |          |          |          |          | <b>1</b> | 1        |      |      |          |          |
|                     | GX 660  |          |          |          |          | <b>V</b> | <b>\</b> |          |      |      |          |          |
|                     | GX 900  |          |          |          |          |          |          |          | 1    | 1    | <b></b>  | 1        |
|                     | GX 1150 |          |          |          | <b>V</b> |          |          | <b>+</b> | +    | +    |          | <b>+</b> |
| Intel Arria 10 GT   | GT 900  |          |          |          |          |          |          |          |      |      |          |          |
| intel Afria 10 G1   | GT 1150 |          |          |          |          |          |          |          |      |      | <b>V</b> |          |
|                     | SX 160  | 1        | 1        | 1        |          |          |          |          |      |      |          |          |
|                     | SX 220  | +        |          |          |          |          |          |          |      |      |          |          |
|                     | SX 270  |          |          |          | 1        | <b>†</b> |          |          |      |      |          |          |
| Intel Arria 10 SX   | SX 320  |          | <b>V</b> |          |          |          |          |          |      |      |          |          |
|                     | SX 480  |          |          | <b>V</b> |          |          |          |          |      |      |          |          |
|                     | SX 570  |          |          |          |          |          | <b>†</b> | <b>†</b> |      |      |          |          |
|                     | SX 660  |          |          |          | <b>*</b> |          |          |          |      |      |          |          |

Note:

To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner.

# **Adaptive Logic Module**

Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric.

The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture.



Figure 5. ALM for Intel Arria 10 Devices



The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture.

# **Variable-Precision DSP Block**

The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic.

Features for fixed-point arithmetic:

- · High-performance, power-optimized, and fully registered multiplication operations
- 18-bit and 27-bit word lengths
- Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block
- Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results
- Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications
- Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support
- Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters
- Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation
- 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder
- Biased rounding support

#### A10-OVERVIEW | 2018.04.09



Features for floating-point arithmetic:

- A completely hardened architecture that supports multiplication, addition, subtraction, multiply-add, and multiply-subtract
- Multiplication with accumulation capability and a dynamic accumulator reset control
- Multiplication with cascade summation capability
- Multiplication with cascade subtraction capability
- Complex multiplication
- Direct vector dot product
- Systolic FIR filter

Table 15. Variable-Precision DSP Block Configurations for Intel Arria 10 Devices

| Usage Example                                           | Multiplier Size (Bit)           | DSP Block Resources |
|---------------------------------------------------------|---------------------------------|---------------------|
| Medium precision fixed point                            | Two 18 x 19                     | 1                   |
| High precision fixed or Single precision floating point | One 27 x 27                     | 1                   |
| Fixed point FFTs                                        | One 19 x 36 with external adder | 1                   |
| Very high precision fixed point                         | One 36 x 36 with external adder | 2                   |
| Double precision floating point                         | One 54 x 54 with external adder | 4                   |

#### Table 16. Resources for Fixed-Point Arithmetic in Intel Arria 10 Devices

The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device.

| Variant              | <b>Product Line</b> | Variable-<br>precision<br>DSP Block |                       | nput and Output<br>ons Operator | 18 x 19<br>Multiplier<br>Adder Sum<br>Mode | 18 x 18<br>Multiplier<br>Adder<br>Summed with<br>36 bit Input |
|----------------------|---------------------|-------------------------------------|-----------------------|---------------------------------|--------------------------------------------|---------------------------------------------------------------|
|                      |                     | DSP BIOCK                           | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier           |                                            |                                                               |
| AIntel Arria 10      | GX 160              | 156                                 | 312                   | 156                             | 156                                        | 156                                                           |
| GX                   | GX 220              | 192                                 | 384                   | 192                             | 192                                        | 192                                                           |
|                      | GX 270              | 830                                 | 1,660                 | 830                             | 830                                        | 830                                                           |
|                      | GX 320              | 984                                 | 1,968                 | 984                             | 984                                        | 984                                                           |
|                      | GX 480              | 1,368                               | 2,736                 | 1,368                           | 1,368                                      | 1,368                                                         |
|                      | GX 570              | 1,523                               | 3,046                 | 1,523                           | 1,523                                      | 1,523                                                         |
|                      | GX 660              | 1,687                               | 3,374                 | 1,687                           | 1,687                                      | 1,687                                                         |
|                      | GX 900              | 1,518                               | 3,036                 | 1,518                           | 1,518                                      | 1,518                                                         |
|                      | GX 1150             | 1,518                               | 3,036                 | 1,518                           | 1,518                                      | 1,518                                                         |
| Intel Arria 10<br>GT | GT 900              | 1,518                               | 3,036                 | 1,518                           | 1,518                                      | 1,518                                                         |
| GI                   | GT 1150             | 1,518                               | 3,036                 | 1,518                           | 1,518                                      | 1,518                                                         |
| Intel Arria 10       | SX 160              | 156                                 | 312                   | 156                             | 156                                        | 156                                                           |
| SX                   | SX 220              | 192                                 | 384                   | 192                             | 192                                        | 192                                                           |
|                      | SX 270              | 830                                 | 1,660                 | 830                             | 830                                        | 830                                                           |
|                      |                     |                                     |                       |                                 |                                            | continued                                                     |



| Variant P | Product Line | Variable-<br>precision | Independent In<br>Multiplication | put and Output<br>ons Operator | 18 x 19<br>Multiplier<br>Adder Sum<br>Mode | 18 x 18<br>Multiplier<br>Adder<br>Summed with<br>36 bit Input |
|-----------|--------------|------------------------|----------------------------------|--------------------------------|--------------------------------------------|---------------------------------------------------------------|
|           |              | DSP Block              | 18 x 19<br>Multiplier            | 27 x 27<br>Multiplier          |                                            |                                                               |
|           | SX 320       | 984                    | 1,968                            | 984                            | 984                                        | 984                                                           |
|           | SX 480       | 1,368                  | 2,736                            | 1,368                          | 1,368                                      | 1,368                                                         |
|           | SX 570       | 1,523                  | 3,046                            | 1,523                          | 1,523                                      | 1,523                                                         |
|           | SX 660       | 1,687                  | 3,374                            | 1,687                          | 1,687                                      | 1,687                                                         |

Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices

The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device.

| Variant        | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak Giga Floating- Point Operations per Second (GFLOPs) |
|----------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------|
| Intel Arria 10 | GX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                      |
| GX             | GX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                      |
|                | GX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                      |
|                | GX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                      |
|                | GX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                    |
|                | GX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                    |
|                | GX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                    |
|                | GX 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
|                | GX 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| Intel Arria 10 | GT 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| GT             | GT 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| Intel Arria 10 | SX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                      |
| SX             | SX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                      |
|                | SX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                      |
|                | SX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                      |
|                | SX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                    |
|                | SX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                    |
|                | SX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                    |

# **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.



# **Types of Embedded Memory**

The Intel Arria 10 devices contain two types of memory blocks:

- 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

## **Embedded Memory Capacity in Intel Arria 10 Devices**

Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices

|                   | Product | M2    | 20K          | ML     | Total RAM Bit |        |
|-------------------|---------|-------|--------------|--------|---------------|--------|
| Variant           | Line    | Block | RAM Bit (Kb) | Block  | RAM Bit (Kb)  | (Kb)   |
| Intel Arria 10 GX | GX 160  | 440   | 8,800        | 1,680  | 1,050         | 9,850  |
|                   | GX 220  | 587   | 11,740       | 2,703  | 1,690         | 13,430 |
|                   | GX 270  | 750   | 15,000       | 3,922  | 2,452         | 17,452 |
|                   | GX 320  | 891   | 17,820       | 4,363  | 2,727         | 20,547 |
|                   | GX 480  | 1,431 | 28,620       | 6,662  | 4,164         | 32,784 |
|                   | GX 570  | 1,800 | 36,000       | 8,153  | 5,096         | 41,096 |
|                   | GX 660  | 2,131 | 42,620       | 9,260  | 5,788         | 48,408 |
|                   | GX 900  | 2,423 | 48,460       | 15,017 | 9,386         | 57,846 |
|                   | GX 1150 | 2,713 | 54,260       | 20,774 | 12,984        | 67,244 |
| Intel Arria 10 GT | GT 900  | 2,423 | 48,460       | 15,017 | 9,386         | 57,846 |
|                   | GT 1150 | 2,713 | 54,260       | 20,774 | 12,984        | 67,244 |
| Intel Arria 10 SX | SX 160  | 440   | 8,800        | 1,680  | 1,050         | 9,850  |
|                   | SX 220  | 587   | 11,740       | 2,703  | 1,690         | 13,430 |
|                   | SX 270  | 750   | 15,000       | 3,922  | 2,452         | 17,452 |
|                   | SX 320  | 891   | 17,820       | 4,363  | 2,727         | 20,547 |
|                   | SX 480  | 1,431 | 28,620       | 6,662  | 4,164         | 32,784 |
|                   | SX 570  | 1,800 | 36,000       | 8,153  | 5,096         | 41,096 |
|                   | SX 660  | 2,131 | 42,620       | 9,260  | 5,788         | 48,408 |







### **Transceiver Channels**

All transceiver channels feature a dedicated Physical Medium Attachment (PMA) and a hardened Physical Coding Sublayer (PCS).

- The PMA provides primary interfacing capabilities to physical channels.
- The PCS typically handles encoding/decoding, word alignment, and other preprocessing functions before transferring data to the FPGA core fabric.

A transceiver channel consists of a PMA and a PCS block. Most transceiver banks have 6 channels. There are some transceiver banks that contain only 3 channels.

A wide variety of bonded and non-bonded data rate configurations is possible using a highly configurable clock distribution network. Up to 80 independent transceiver data rates can be configured.

The following figures are graphical representations of top views of the silicon die, which correspond to reverse views for flip chip packages. Different Intel Arria 10 devices may have different floorplans than the ones shown in the figures.



Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices



Figure 8. Device Chip Overview for Intel Arria 10 SX Devices



#### **PMA Features**

Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs.



Each transceiver channel contains a channel PLL that can be used as the CMU PLL or clock data recovery (CDR) PLL. In CDR mode, the channel PLL recovers the receiver clock and data in the transceiver channel. Up to 80 independent data rates can be configured on a single Intel Arria 10 device.

Table 23. PMA Features of the Transceivers in Intel Arria 10 Devices

| Feature                                                    | Capability                                                                                                                                                                                                             |
|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Chip-to-Chip Data Rates                                    | 1 Gbps to 17.4 Gbps (Intel Arria 10 GX devices)<br>1 Gbps to 25.8 Gbps (Intel Arria 10 GT devices)                                                                                                                     |
| Backplane Support                                          | Drive backplanes at data rates up to 12.5 Gbps                                                                                                                                                                         |
| Optical Module Support                                     | SFP+/SFP, XFP, CXP, QSFP/QSFP28, CFP/CFP2/CFP4                                                                                                                                                                         |
| Cable Driving Support                                      | SFP+ Direct Attach, PCI Express over cable, eSATA                                                                                                                                                                      |
| Transmit Pre-Emphasis                                      | 4-tap transmit pre-emphasis and de-emphasis to compensate for system channel loss                                                                                                                                      |
| Continuous Time Linear<br>Equalizer (CTLE)                 | Dual mode, high-gain, and high-data rate, linear receive equalization to compensate for system channel loss                                                                                                            |
| Decision Feedback Equalizer (DFE)                          | 7-fixed and 4-floating tap DFE to equalize backplane channel loss in the presence of crosstalk and noisy environments                                                                                                  |
| Variable Gain Amplifier                                    | Optimizes the signal amplitude prior to the CDR sampling and operates in fixed and adaptive modes                                                                                                                      |
| Altera Digital Adaptive<br>Parametric Tuning (ADAPT)       | Fully digital adaptation engine to automatically adjust all link equalization parameters—including CTLE, DFE, and variable gain amplifier blocks—that provide optimal link margin without intervention from user logic |
| Precision Signal Integrity<br>Calibration Engine (PreSICE) | Hardened calibration controller to quickly calibrate all transceiver control parameters on power-up, which provides the optimal signal integrity and jitter performance                                                |
| Advanced Transmit (ATX)<br>PLL                             | Low jitter ATX (LC tank based) PLLs with continuous tuning range to cover a wide range of standard and proprietary protocols                                                                                           |
| Fractional PLLs                                            | On-chip fractional frequency synthesizers to replace on-board crystal oscillators and reduce system cost                                                                                                               |
| Digitally Assisted Analog<br>CDR                           | Superior jitter tolerance with fast lock time                                                                                                                                                                          |
| Dynamic Partial<br>Reconfiguration                         | Allows independent control of the Avalon memory-mapped interface of each transceiver channel for the highest transceiver flexibility                                                                                   |
| Multiple PCS-PMA and PCS-<br>PLD interface widths          | 8-, 10-, 16-, 20-, 32-, 40-, or 64-bit interface widths for flexibility of deserialization width, encoding, and reduced latency                                                                                        |

# **PCS Features**

This table summarizes the Intel Arria 10 transceiver PCS features. You can use the transceiver PCS to support a wide range of protocols ranging from 1 Gbps to 25.8 Gbps.



Figure 9. HPS Block Diagram

This figure shows a block diagram of the HPS with the dual ARM Cortex-A9 MPCore processor.



# **Key Advantages of 20-nm HPS**

The 20-nm HPS strikes a balance between enabling maximum software compatibility with 28-nm SoCs while still improving upon the 28-nm HPS architecture. These improvements address the requirements of the next generation target markets such as wireless and wireline communications, compute and storage equipment, broadcast and military in terms of performance, memory bandwidth, connectivity via backplane and security.



#### Table 24. **Improvements in 20 nm HPS**

This table lists the key improvements of the 20 nm HPS compared to the 28 nm HPS.

| Advantages/<br>Improvements                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Increased performance and overdrive capability        | While the nominal processor frequency is 1.2 GHz, the 20 nm HPS offers an "overdrive" feature which enables a higher processor operating frequency. This requires a higher supply voltage value that is unique to the HPS and may require a separate regulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Increased processor memory bandwidth and DDR4 support | Up to 64-bit DDR4 memory at 2,400 Mbps support is available for the processor. The hard memory controller for the HPS comprises a multi-port front end that manages connections to a single port memory controller. The multi-port front end allows logic core and the HPS to share ports and thereby the available bandwidth of the memory controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Flexible I/O sharing                                  | <ul> <li>An advanced I/O pin muxing scheme allows improved sharing of I/O between the HPS and the core logic. The following types of I/O are available for SoC:</li> <li>17 dedicated I/Os—physically located inside the HPS block and are not accessible to logic within the core. The 17 dedicated I/Os are used for HPS clock, resets, and interfacing with boot devices, QSPI, and SD/MMC.</li> <li>48 direct shared I/O—located closest to the HPS block and are ideal for high speed HPS peripherals such as EMAC, USB, and others. There is one bank of 48 I/Os that supports direct sharing where the 48 I/Os can be shared 12 I/Os at a time.</li> <li>Standard (shared) I/O—all standard I/Os can be shared by the PPS peripherals and any logic within the core. For designs where more than 48 I/Os are required to fully use all the peripherals in the HPS, these I/Os can be connected through the core logic.</li> </ul> |
| EMAC core                                             | Three EMAC cores are available in the HPS. The EMAC cores enable an application to support two redundant Ethernet connections; for example, backplane, or two EMAC cores for managing IEEE 1588 time stamp information while allowing a third EMAC core for debug and configuration. All three EMACs can potentially share the same time stamps, simplifying the 1588 time stamping implementation. A new serial time stamp interface allows core logic to access and read the time stamp values. The integrated EMAC controllers can be connected to external Ethernet PHY through the provided MDIO or I <sup>2</sup> C interface.                                                                                                                                                                                                                                                                                                     |
| On-chip memory                                        | The on-chip memory is updated to 256 KB support and can support larger data sets and real time algorithms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ECC enhancements                                      | Improvements in L2 Cache ECC management allow identification of errors down to the address level. ECC enhancements also enable improved error injection and status reporting via the introduction of new memory mapped access to syndrome and data signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| HPS to FPGA Interconnect<br>Backbone                  | Although the HPS and the Logic Core can operate independently, they are tightly coupled via a high-bandwidth system interconnect built from high-performance ARM AMBA AXI bus bridges. IP bus masters in the FPGA fabric have access to HPS bus slaves via the FPGA-to-HPS interconnect. Similarly, HPS bus masters have access to bus slaves in the core fabric via the HPS-to-FPGA bridge. Both bridges are AMBA AXI-3 compliant and support simultaneous read and write transactions. Up to three masters within the core fabric can share the HPS SDRAM controller with the processor. Additionally, the processor can be used to configure the core fabric under program control via a dedicated 32-bit configuration port.                                                                                                                                                                                                         |
| FPGA configuration and HPS booting                    | The FPGA fabric and HPS in the SoCs are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power.  You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Security                                              | New security features have been introduced for anti-tamper management, secure boot, encryption (AES), and authentication (SHA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



#### Features of the HPS

The HPS has the following features:

- 1.2-GHz, dual-core ARM Cortex-A9 MPCore processor with up to 1.5-GHz via overdrive
  - ARMv7-A architecture that runs 32-bit ARM instructions, 16-bit and 32-bit
     Thumb instructions, and 8-bit Java byte codes in Jazelle style
  - Superscalar, variable length, out-of-order pipeline with dynamic branch prediction
  - Instruction Efficiency 2.5 MIPS/MHz, which provides total performance of 7500 MIPS at 1.5 GHz
- Each processor core includes:
  - 32 KB of L1 instruction cache, 32 KB of L1 data cache
  - Single- and double-precision floating-point unit and NEON media engine
  - CoreSight debug and trace technology
  - Snoop Control Unit (SCU) and Acceleration Coherency Port (ACP)
- 512 KB of shared L2 cache
- 256 KB of scratch RAM
- Hard memory controller with support for DDR3, DDR4 and optional error correction code (ECC) support
- Multiport Front End (MPFE) Scheduler interface to the hard memory controller
- 8-channel direct memory access (DMA) controller
- QSPI flash controller with SIO, DIO, QIO SPI Flash support
- NAND flash controller (ONFI 1.0 or later) with DMA and ECC support, updated to support 8 and 16-bit Flash devices and new command DMA to offload CPU for fast power down recovery
- Updated SD/SDIO/MMC controller to eMMC 4.5 with DMA with CE-ATA digital command support
- 3 10/100/1000 Ethernet media access control (MAC) with DMA
- 2 USB On-the-Go (OTG) controllers with DMA
- 5 I<sup>2</sup>C controllers (3 can be used by EMAC for MIO to external PHY)
- 2 UART 16550 Compatible controllers
- 4 serial peripheral interfaces (SPI) (2 Master, 2 Slaves)
- 62 programmable general-purpose I/Os, which includes 48 direct share I/Os that allows the HPS peripherals to connect directly to the FPGA I/Os
- 7 general-purpose timers
- 4 watchdog timers
- Anti-tamper, Secure Boot, Encryption (AES) and Authentication (SHA)



## **FPGA Configuration and HPS Booting**

The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power.

Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or
  partially reconfigure the FPGA fabric at any time under software control. The HPS
  can also configure other FPGAs on the board through the FPGA configuration
  controller.
- Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.

## **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software.

For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team.

You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

# **Dynamic and Partial Reconfiguration**

The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers.

## **Dynamic Reconfiguration**

You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support.

## **Partial Reconfiguration**

Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation.