



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

# **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 427200                                                        |
| Number of Logic Elements/Cells | 1150000                                                       |
| Total RAM Bits                 | 68857856                                                      |
| Number of I/O                  | 600                                                           |
| Number of Gates                | -                                                             |
| Voltage - Supply               | 0.87V ~ 0.93V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 100°C (TJ)                                              |
| Package / Case                 | 1517-BBGA, FCBGA                                              |
| Supplier Device Package        | 1517-FBGA (40x40)                                             |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/10at115n3f40e2sges |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Contents**

| Inte | I <sup>®</sup> Arria <sup>®</sup> 10 Device Overview         | 3    |
|------|--------------------------------------------------------------|------|
|      | Key Advantages of Intel Arria 10 Devices                     | 4    |
|      | Summary of Intel Arria 10 Features                           |      |
|      | Intel Arria 10 Device Variants and Packages                  | 7    |
|      | Intel Arria 10 GX                                            | 7    |
|      | Intel Arria 10 GT                                            | . 11 |
|      | Intel Arria 10 SX                                            | . 14 |
|      | I/O Vertical Migration for Intel Arria 10 Devices            | . 17 |
|      | Adaptive Logic Module                                        |      |
|      | Variable-Precision DSP Block                                 | . 18 |
|      | Embedded Memory Blocks                                       | . 20 |
|      | Types of Embedded Memory                                     | 21   |
|      | Embedded Memory Capacity in Intel Arria 10 Devices           | 21   |
|      | Embedded Memory Configurations for Single-port Mode          |      |
|      | Clock Networks and PLL Clock Sources                         | . 22 |
|      | Clock Networks                                               |      |
|      | Fractional Synthesis and I/O PLLs                            |      |
|      | FPGA General Purpose I/O                                     |      |
|      | External Memory Interface                                    |      |
|      | Memory Standards Supported by Intel Arria 10 Devices         |      |
|      | PCIe Gen1, Gen2, and Gen3 Hard IP                            |      |
|      | Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet     |      |
|      | Interlaken Support                                           |      |
|      | 10 Gbps Ethernet Support                                     |      |
|      | Low Power Serial Transceivers                                |      |
|      | Transceiver Channels                                         |      |
|      | PMA Features                                                 |      |
|      | PCS Features                                                 |      |
|      | SoC with Hard Processor System                               |      |
|      | Key Advantages of 20-nm HPS                                  |      |
|      | Features of the HPS                                          |      |
|      | FPGA Configuration and HPS Booting                           | 37   |
|      | Hardware and Software Development                            |      |
|      | Dynamic and Partial Reconfiguration                          |      |
|      | Dynamic Reconfiguration                                      |      |
|      | Partial Reconfiguration                                      |      |
|      | Enhanced Configuration and Configuration via Protocol        |      |
|      | SEU Error Detection and Correction                           |      |
|      | Power Management                                             |      |
|      | Incremental Compilation                                      |      |
|      | Document Revision History for Intel Arria 10 Device Overview | 40   |



# Intel® Arria® 10 Device Overview

The Intel® Arria® 10 device family consists of high-performance and power-efficient 20 nm mid-range FPGAs and SoCs.

Intel Arria 10 device family delivers:

- Higher performance than the previous generation of mid-range and high-end FPGAs.
- Power efficiency attained through a comprehensive set of power-saving technologies.

The Intel Arria 10 devices are ideal for high performance, power-sensitive, midrange applications in diverse markets.

Table 1. Sample Markets and Ideal Applications for Intel Arria 10 Devices

| Market                | Applications                                                                                                                        |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Wireless              | Channel and switch cards in remote radio heads     Mobile backhaul                                                                  |
| Wireline              | <ul> <li>40G/100G muxponders and transponders</li> <li>100G line cards</li> <li>Bridging</li> <li>Aggregation</li> </ul>            |
| Broadcast             | <ul> <li>Studio switches</li> <li>Servers and transport</li> <li>Videoconferencing</li> <li>Professional audio and video</li> </ul> |
| Computing and Storage | Flash cache     Cloud computing servers     Server acceleration                                                                     |
| Medical               | Diagnostic scanners     Diagnostic imaging                                                                                          |
| Military              | Missile guidance and control     Radar     Electronic warfare     Secure communications                                             |

## **Related Information**

Intel Arria 10 Device Handbook: Known Issues

Lists the planned updates to the *Intel Arria 10 Device Handbook* chapters.

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



### **Maximum Resources**

Table 5. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 160, GX 220, GX 270, GX 320, and GX 480)

| Resc                         | ource                   |         |         | <b>Product Line</b> |         |         |
|------------------------------|-------------------------|---------|---------|---------------------|---------|---------|
|                              |                         | GX 160  | GX 220  | GX 270              | GX 320  | GX 480  |
| Logic Elements               | (LE) (K)                | 160     | 220     | 270                 | 320     | 480     |
| ALM                          |                         | 61,510  | 80,330  | 101,620             | 119,900 | 183,590 |
| Register                     |                         | 246,040 | 321,320 | 406,480             | 479,600 | 734,360 |
| Memory (Kb)                  | M20K                    | 8,800   | 11,740  | 15,000              | 17,820  | 28,620  |
|                              | MLAB                    | 1,050   | 1,690   | 2,452               | 2,727   | 4,164   |
| Variable-precision DSP Block |                         | 156     | 192     | 830                 | 985     | 1,368   |
| 18 x 19 Multipli             | er                      | 312     | 384     | 1,660               | 1,970   | 2,736   |
| PLL                          | Fractional<br>Synthesis | 6       | 6       | 8                   | 8       | 12      |
|                              | I/O                     | 6       | 6       | 8                   | 8       | 12      |
| 17.4 Gbps Trans              | sceiver                 | 12      | 12      | 24                  | 24      | 36      |
| GPIO (3)                     |                         | 288     | 288     | 384                 | 384     | 492     |
| LVDS Pair (4)                |                         | 120     | 120     | 168                 | 168     | 222     |
| PCIe Hard IP Block           |                         | 1       | 1       | 2                   | 2       | 2       |
| Hard Memory Controller       |                         | 6       | 6       | 8                   | 8       | 12      |

 $<sup>^{(3)}</sup>$  The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>(4)</sup> Each LVDS I/O pair can be used as differential input or output.



Table 6. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 570, GX 660, GX 900, and GX 1150)

| Re                           | source                  |         | Produc    | t Line    |           |  |
|------------------------------|-------------------------|---------|-----------|-----------|-----------|--|
|                              |                         | GX 570  | GX 660    | GX 900    | GX 1150   |  |
| Logic Elements               | s (LE) (K)              | 570     | 660       | 900       | 1,150     |  |
| ALM                          |                         | 217,080 | 251,680   | 339,620   | 427,200   |  |
| Register                     |                         | 868,320 | 1,006,720 | 1,358,480 | 1,708,800 |  |
| Memory (Kb)                  | M20K                    | 36,000  | 42,620    | 48,460    | 54,260    |  |
|                              | MLAB                    | 5,096   | 5,788     | 9,386     | 12,984    |  |
| Variable-precision DSP Block |                         | 1,523   | 1,687     | 1,518     | 1,518     |  |
| 18 x 19 Multip               | lier                    | 3,046   | 3,374     | 3,036     | 3,036     |  |
| PLL                          | Fractional<br>Synthesis | 16      | 16        | 32        | 32        |  |
|                              | I/O                     | 16      | 16        | 16        | 16        |  |
| 17.4 Gbps Trai               | nsceiver                | 48      | 48        | 96        | 96        |  |
| GPIO (3)                     |                         | 696     | 696       | 768       | 768       |  |
| LVDS Pair (4)                |                         | 324     | 324       | 384       | 384       |  |
| PCIe Hard IP Block           |                         | 2       | 2         | 4         | 4         |  |
| Hard Memory                  | Controller              | 16      | 16        | 16        | 16        |  |

# **Package Plan**

# Table 7. Package Plan for Intel Arria 10 GX Devices (U19, F27, and F29)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) |          |      |         | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) |      |         | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |      |  |
|--------------|-----------------------------------------|----------|------|---------|-----------------------------------------|------|---------|-----------------------------------------|------|--|
|              | 3 V I/O                                 | LVDS I/O | XCVR | 3 V I/O | LVDS I/O                                | XCVR | 3 V I/O | LVDS I/O                                | XCVR |  |
| GX 160       | 48                                      | 192      | 6    | 48      | 192                                     | 12   | 48      | 240                                     | 12   |  |
| GX 220       | 48                                      | 192      | 6    | 48      | 192                                     | 12   | 48      | 240                                     | 12   |  |
| GX 270       | _                                       | _        | _    | 48      | 192                                     | 12   | 48      | 312                                     | 12   |  |
| GX 320       | _                                       | _        | _    | 48      | 192                                     | 12   | 48      | 312                                     | 12   |  |
| GX 480       | _                                       | _        | _    | _       | _                                       | _    | 48      | 312                                     | 12   |  |



# **Available Options**

Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices





#### **Maximum Resources**

Table 10. Maximum Resource Counts for Intel Arria 10 GT Devices

| Reso                         | ource                | Produc            | ct Line           |  |
|------------------------------|----------------------|-------------------|-------------------|--|
|                              |                      | GT 900            | GT 1150           |  |
| Logic Elements (LE) (K)      |                      | 900               | 1,150             |  |
| ALM                          |                      | 339,620           | 427,200           |  |
| Register                     |                      | 1,358,480         | 1,708,800         |  |
| Memory (Kb)                  | M20K                 | 48,460            | 54,260            |  |
|                              | MLAB                 | 9,386             | 12,984            |  |
| Variable-precision DSP Block |                      | 1,518             | 1,518             |  |
| 18 x 19 Multiplier           |                      | 3,036             | 3,036             |  |
| PLL                          | Fractional Synthesis | 32                | 32                |  |
|                              | I/O                  | 16                | 16                |  |
| Transceiver                  | 17.4 Gbps            | 72 <sup>(5)</sup> | 72 <sup>(5)</sup> |  |
|                              | 25.8 Gbps            | 6                 | 6                 |  |
| GPIO <sup>(6)</sup>          |                      | 624               | 624               |  |
| LVDS Pair <sup>(7)</sup>     |                      | 312               | 312               |  |
| PCIe Hard IP Block           |                      | 4                 | 4                 |  |
| Hard Memory Controller       |                      | 16                | 16                |  |

#### **Related Information**

Intel Arria 10 GT Channel Usage

Configuring GT/GX channels in Intel Arria 10 GT devices.

## **Package Plan**

## Table 11. Package Plan for Intel Arria 10 GT Devices

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | SF45<br>(45 mm × 45 mm, 1932-pin FBGA) |          |      |  |  |  |
|--------------|----------------------------------------|----------|------|--|--|--|
|              | 3 V I/O                                | LVDS I/O | XCVR |  |  |  |
| GT 900       | _                                      | 624      | 72   |  |  |  |
| GT 1150      | _                                      | 624      | 72   |  |  |  |

<sup>(5)</sup> If all 6 GT channels are in use, 12 of the GX channels are not usable.

<sup>(6)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>(7)</sup> Each LVDS I/O pair can be used as differential input or output.



| Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) |             | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) |            | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |      |            | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) |      |            |             |      |
|--------------|-----------------------------------------|-------------|-----------------------------------------|------------|-----------------------------------------|------|------------|------------------------------------------|------|------------|-------------|------|
|              | 3 V<br>I/O                              | LVDS<br>I/O | XCVR                                    | 3 V<br>I/O | LVDS<br>I/O                             | XCVR | 3 V<br>I/O | LVDS<br>I/O                              | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR |
| SX 480       | _                                       | _           | _                                       | _          | _                                       | _    | 48         | 312                                      | 12   | 48         | 444         | 24   |
| SX 570       | _                                       | _           | _                                       | _          | _                                       | _    | _          | _                                        | _    | 48         | 444         | 24   |
| SX 660       | _                                       | _           | _                                       | _          | _                                       | _    | _          | _                                        | _    | 48         | 444         | 24   |

# Table 14. Package Plan for Intel Arria 10 SX Devices (F35, KF40, and NF40)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| <b>Product Line</b> | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) |          |      |         | KF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |      |         | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |      |  |
|---------------------|------------------------------------------|----------|------|---------|-------------------------------------------|------|---------|-------------------------------------------|------|--|
|                     | 3 V I/O                                  | LVDS I/O | XCVR | 3 V I/O | LVDS I/O                                  | XCVR | 3 V I/O | LVDS I/O                                  | XCVR |  |
| SX 270              | 48                                       | 336      | 24   | _       | _                                         | _    | _       | _                                         | _    |  |
| SX 320              | 48                                       | 336      | 24   | _       | _                                         | _    | _       | _                                         | _    |  |
| SX 480              | 48                                       | 348      | 36   | _       | _                                         | _    | _       | _                                         | _    |  |
| SX 570              | 48                                       | 348      | 36   | 96      | 600                                       | 36   | 48      | 540                                       | 48   |  |
| SX 660              | 48                                       | 348      | 36   | 96      | 600                                       | 36   | 48      | 540                                       | 48   |  |

### **Related Information**

 ${\rm I/O}$  and High-Speed Differential  ${\rm I/O}$  Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook

Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package.



Figure 5. ALM for Intel Arria 10 Devices



The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture.

# **Variable-Precision DSP Block**

The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic.

Features for fixed-point arithmetic:

- · High-performance, power-optimized, and fully registered multiplication operations
- 18-bit and 27-bit word lengths
- Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block
- Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results
- Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications
- Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support
- Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters
- Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation
- 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder
- Biased rounding support

#### A10-OVERVIEW | 2018.04.09



Features for floating-point arithmetic:

- A completely hardened architecture that supports multiplication, addition, subtraction, multiply-add, and multiply-subtract
- Multiplication with accumulation capability and a dynamic accumulator reset control
- Multiplication with cascade summation capability
- Multiplication with cascade subtraction capability
- Complex multiplication
- Direct vector dot product
- Systolic FIR filter

Table 15. Variable-Precision DSP Block Configurations for Intel Arria 10 Devices

| Usage Example                                           | Multiplier Size (Bit)           | DSP Block Resources |
|---------------------------------------------------------|---------------------------------|---------------------|
| Medium precision fixed point                            | Two 18 x 19                     | 1                   |
| High precision fixed or Single precision floating point | One 27 x 27                     | 1                   |
| Fixed point FFTs                                        | One 19 x 36 with external adder | 1                   |
| Very high precision fixed point                         | One 36 x 36 with external adder | 2                   |
| Double precision floating point                         | One 54 x 54 with external adder | 4                   |

### Table 16. Resources for Fixed-Point Arithmetic in Intel Arria 10 Devices

The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device.

| Variant              | <b>Product Line</b> | Variable-<br>precision<br>DSP Block |                       | nput and Output<br>ons Operator | 18 x 19<br>Multiplier<br>Adder Sum | 18 x 18<br>Multiplier<br>Adder |
|----------------------|---------------------|-------------------------------------|-----------------------|---------------------------------|------------------------------------|--------------------------------|
|                      |                     | DSP BIOCK                           | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier           | Mode Mode                          | Summed with 36 bit Input       |
| AIntel Arria 10      | GX 160              | 156                                 | 312                   | 156                             | 156                                | 156                            |
| GX                   | GX 220              | 192                                 | 384                   | 192                             | 192                                | 192                            |
|                      | GX 270              | 830                                 | 1,660                 | 830                             | 830                                | 830                            |
|                      | GX 320              | 984                                 | 1,968                 | 984                             | 984                                | 984                            |
|                      | GX 480              | 1,368                               | 2,736                 | 1,368                           | 1,368                              | 1,368                          |
|                      | GX 570              | 1,523                               | 3,046                 | 1,523                           | 1,523                              | 1,523                          |
|                      | GX 660              | 1,687                               | 3,374                 | 1,687                           | 1,687                              | 1,687                          |
|                      | GX 900              | 1,518                               | 3,036                 | 1,518                           | 1,518                              | 1,518                          |
|                      | GX 1150             | 1,518                               | 3,036                 | 1,518                           | 1,518                              | 1,518                          |
| Intel Arria 10<br>GT | GT 900              | 1,518                               | 3,036                 | 1,518                           | 1,518                              | 1,518                          |
| GI                   | GT 1150             | 1,518                               | 3,036                 | 1,518                           | 1,518                              | 1,518                          |
| Intel Arria 10       | SX 160              | 156                                 | 312                   | 156                             | 156                                | 156                            |
| SX                   | SX 220              | 192                                 | 384                   | 192                             | 192                                | 192                            |
|                      | SX 270              | 830                                 | 1,660                 | 830                             | 830                                | 830                            |
|                      |                     |                                     |                       |                                 |                                    | continued                      |



| Variant | Product Line | Variable-<br>precision | Independent In<br>Multiplication |                       | 18 x 19<br>Multiplier | 18 x 18<br>Multiplier<br>Adder<br>Summed with<br>36 bit Input |  |
|---------|--------------|------------------------|----------------------------------|-----------------------|-----------------------|---------------------------------------------------------------|--|
|         |              | DSP Block              | 18 x 19<br>Multiplier            | 27 x 27<br>Multiplier | Adder Sum<br>Mode     |                                                               |  |
|         | SX 320       | 984                    | 1,968                            | 984                   | 984                   | 984                                                           |  |
|         | SX 480       | 1,368                  | 2,736                            | 1,368                 | 1,368                 | 1,368                                                         |  |
|         | SX 570       | 1,523                  | 3,046                            | 1,523                 | 1,523                 | 1,523                                                         |  |
|         | SX 660       | 1,687                  | 3,374                            | 1,687                 | 1,687                 | 1,687                                                         |  |

Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices

The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device.

| Variant        | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak Giga Floating- Point Operations per Second (GFLOPs) |
|----------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------|
| Intel Arria 10 | GX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                      |
| GX             | GX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                      |
|                | GX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                      |
|                | GX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                      |
|                | GX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                    |
|                | GX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                    |
|                | GX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                    |
|                | GX 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
|                | GX 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| Intel Arria 10 | GT 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| GT             | GT 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| Intel Arria 10 | SX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                      |
| SX             | SX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                      |
|                | SX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                      |
|                | SX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                      |
|                | SX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                    |
|                | SX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                    |
|                | SX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                    |

# **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.



# **Types of Embedded Memory**

The Intel Arria 10 devices contain two types of memory blocks:

- 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

# **Embedded Memory Capacity in Intel Arria 10 Devices**

Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices

|                   | Product | M2    | .0K          | ML     | .AB          | Total RAM Bit |
|-------------------|---------|-------|--------------|--------|--------------|---------------|
| Variant           | Line    | Block | RAM Bit (Kb) | Block  | RAM Bit (Kb) | (Kb)          |
| Intel Arria 10 GX | GX 160  | 440   | 8,800        | 1,680  | 1,050        | 9,850         |
|                   | GX 220  | 587   | 11,740       | 2,703  | 1,690        | 13,430        |
|                   | GX 270  | 750   | 15,000       | 3,922  | 2,452        | 17,452        |
|                   | GX 320  | 891   | 17,820       | 4,363  | 2,727        | 20,547        |
|                   | GX 480  | 1,431 | 28,620       | 6,662  | 4,164        | 32,784        |
|                   | GX 570  | 1,800 | 36,000       | 8,153  | 5,096        | 41,096        |
|                   | GX 660  | 2,131 | 42,620       | 9,260  | 5,788        | 48,408        |
|                   | GX 900  | 2,423 | 48,460       | 15,017 | 9,386        | 57,846        |
|                   | GX 1150 | 2,713 | 54,260       | 20,774 | 12,984       | 67,244        |
| Intel Arria 10 GT | GT 900  | 2,423 | 48,460       | 15,017 | 9,386        | 57,846        |
|                   | GT 1150 | 2,713 | 54,260       | 20,774 | 12,984       | 67,244        |
| Intel Arria 10 SX | SX 160  | 440   | 8,800        | 1,680  | 1,050        | 9,850         |
|                   | SX 220  | 587   | 11,740       | 2,703  | 1,690        | 13,430        |
|                   | SX 270  | 750   | 15,000       | 3,922  | 2,452        | 17,452        |
|                   | SX 320  | 891   | 17,820       | 4,363  | 2,727        | 20,547        |
|                   | SX 480  | 1,431 | 28,620       | 6,662  | 4,164        | 32,784        |
|                   | SX 570  | 1,800 | 36,000       | 8,153  | 5,096        | 41,096        |
|                   | SX 660  | 2,131 | 42,620       | 9,260  | 5,788        | 48,408        |

#### A10-OVERVIEW | 2018.04.09



The fractional synthesis PLLs support the following features:

- Reference clock frequency synthesis for transceiver CMU and Advanced Transmit (ATX) PLLs
- Clock network delay compensation
- Zero-delay buffering
- Direct transmit clocking for transceivers
- Independently configurable into two modes:
  - Conventional integer mode equivalent to the general purpose PLL
  - Enhanced fractional mode with third order delta-sigma modulation
- PLL cascading

### I/O PLLs

The integer mode I/O PLLs are located in each bank of 48 I/Os. You can use the I/O PLLs to simplify the design of external memory and high-speed LVDS interfaces.

In each I/O bank, the I/O PLLs are adjacent to the hard memory controllers and LVDS SERDES. Because these PLLs are tightly coupled with the I/Os that need to use them, it makes it easier to close timing.

You can use the I/O PLLs for general purpose applications in the core such as clock network delay compensation and zero-delay buffering.

Intel Arria 10 devices support PLL-to-PLL cascading.

# FPGA General Purpose I/O

Intel Arria 10 devices offer highly configurable GPIOs. Each I/O bank contains 48 general purpose I/Os and a high-efficiency hard memory controller.

The following list describes the features of the GPIOs:

- Consist of 3 V I/Os for high-voltage application and LVDS I/Os for differential signaling
  - $-\$  Up to two 3 V I/O banks, available in some devices, that support up to 3 V I/O standards
  - LVDS I/O banks that support up to 1.8 V I/O standards
- Support a wide range of single-ended and differential I/O interfaces
- LVDS speeds up to 1.6 Gbps
- Each LVDS pair of pins has differential input and output buffers, allowing you to configure the LVDS direction for each pair.
- Programmable bus hold and weak pull-up
- Programmable differential output voltage (V<sub>OD</sub>) and programmable pre-emphasis

### A10-OVERVIEW | 2018.04.09



The scalable hard IP supports multiple independent 10GbE ports while using a single PLL for all the 10GBASE-R PCS instantiations, which saves on core logic resources and clock networks:

- Simplifies multiport 10GbE systems compared to XAUI interfaces that require an external XAUI-to-10G PHY.
- Incorporates Electronic Dispersion Compensation (EDC), which enables direct connection to standard 10 Gbps XFP and SFP+ pluggable optical modules.
- Supports backplane Ethernet applications and includes a hard 10GBASE-KR Forward Error Correction (FEC) circuit that you can use for 10 Gbps and 40 Gbps applications.

The 10 Gbps Ethernet PCS hard IP and 10GBASE-KR FEC are present in every transceiver channel.

#### **Related Information**

PCS Features on page 30

### **Low Power Serial Transceivers**

Intel Arria 10 FPGAs and SoCs include lowest power transceivers that deliver high bandwidth, throughput and low latency.

Intel Arria 10 devices deliver the industry's lowest power consumption per transceiver channel:

- 12.5 Gbps transceivers at as low as 242 mW
- 10 Gbps transceivers at as low as 168 mW
- 6 Gbps transceivers at as low as 117 mW

Intel Arria 10 transceivers support various data rates according to application:

- Chip-to-chip and chip-to-module applications—from 1 Gbps up to 25.8 Gbps
- Long reach and backplane applications—from 1 Gbps up to 12.5 with advanced adaptive equalization
- Critical power sensitive applications—from 1 Gbps up to 11.3 Gbps using lower power modes

The combination of 20 nm process technology and architectural advances provide the following benefits:

- Significant reduction in die area and power consumption
- Increase of up to two times in transceiver I/O density compared to previous generation devices while maintaining optimal signal integrity
- Up to 72 total transceiver channels—you can configure up to 6 of these channels to run as fast as 25.8 Gbps
- All channels feature continuous data rate support up to the maximum rated speed



Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices



Figure 8. Device Chip Overview for Intel Arria 10 SX Devices



### **PMA Features**

Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs.



Each transceiver channel contains a channel PLL that can be used as the CMU PLL or clock data recovery (CDR) PLL. In CDR mode, the channel PLL recovers the receiver clock and data in the transceiver channel. Up to 80 independent data rates can be configured on a single Intel Arria 10 device.

Table 23. PMA Features of the Transceivers in Intel Arria 10 Devices

| Feature                                                                                                | Capability                                                                                                                                                                                                             |  |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Chip-to-Chip Data Rates                                                                                | 1 Gbps to 17.4 Gbps (Intel Arria 10 GX devices)<br>1 Gbps to 25.8 Gbps (Intel Arria 10 GT devices)                                                                                                                     |  |
| Backplane Support                                                                                      | Drive backplanes at data rates up to 12.5 Gbps                                                                                                                                                                         |  |
| Optical Module Support                                                                                 | SFP+/SFP, XFP, CXP, QSFP/QSFP28, CFP/CFP2/CFP4                                                                                                                                                                         |  |
| Cable Driving Support                                                                                  | SFP+ Direct Attach, PCI Express over cable, eSATA                                                                                                                                                                      |  |
| Transmit Pre-Emphasis                                                                                  | 4-tap transmit pre-emphasis and de-emphasis to compensate for system channel loss                                                                                                                                      |  |
| Continuous Time Linear<br>Equalizer (CTLE)                                                             | Dual mode, high-gain, and high-data rate, linear receive equalization to compensate for system channel loss                                                                                                            |  |
| Decision Feedback Equalizer (DFE)                                                                      | 7-fixed and 4-floating tap DFE to equalize backplane channel loss in the presence of crosstalk and noisy environments                                                                                                  |  |
| Variable Gain Amplifier                                                                                | n Amplifier Optimizes the signal amplitude prior to the CDR sampling and operates in fixed and adaptive modes                                                                                                          |  |
| Altera Digital Adaptive<br>Parametric Tuning (ADAPT)                                                   | Fully digital adaptation engine to automatically adjust all link equalization parameters—including CTLE, DFE, and variable gain amplifier blocks—that provide optimal link margin without intervention from user logic |  |
| Precision Signal Integrity<br>Calibration Engine (PreSICE)                                             | Hardened calibration controller to quickly calibrate all transceiver control parameters on power-up, which provides the optimal signal integrity and jitter performance                                                |  |
| Advanced Transmit (ATX)<br>PLL                                                                         | Low jitter ATX (LC tank based) PLLs with continuous tuning range to cover a wide range of standard and proprietary protocols                                                                                           |  |
| Fractional PLLs On-chip fractional frequency synthesizers to replace on-board crystal osci system cost |                                                                                                                                                                                                                        |  |
| Digitally Assisted Analog<br>CDR                                                                       | Superior jitter tolerance with fast lock time                                                                                                                                                                          |  |
| Dynamic Partial<br>Reconfiguration                                                                     | Allows independent control of the Avalon memory-mapped interface of each transceiver channel for the highest transceiver flexibility                                                                                   |  |
| Multiple PCS-PMA and PCS-<br>PLD interface widths                                                      | 8-, 10-, 16-, 20-, 32-, 40-, or 64-bit interface widths for flexibility of deserialization width, encoding, and reduced latency                                                                                        |  |

# **PCS Features**

This table summarizes the Intel Arria 10 transceiver PCS features. You can use the transceiver PCS to support a wide range of protocols ranging from 1 Gbps to 25.8 Gbps.





| PCS           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standard PCS  | <ul> <li>Operates at a data rate up to 12 Gbps</li> <li>Supports protocols such as PCI-Express, CPRI 4.2+, GigE, IEEE 1588 in Hard PCS</li> <li>Implements other protocols using Basic/Custom (Standard PCS) transceiver configuration rules.</li> </ul>                                                                                                                                                                                           |
| Enhanced PCS  | <ul> <li>Performs functions common to most serial data industry standards, such as word alignment, encoding/decoding, and framing, before data is sent or received off-chip through the PMA</li> <li>Handles data transfer to and from the FPGA fabric</li> <li>Handles data transfer internally to and from the PMA</li> <li>Provides frequency compensation</li> <li>Performs channel bonding for multi-channel low skew applications</li> </ul> |
| PCIe Gen3 PCS | <ul> <li>Supports the seamless switching of Data and Clock between the Gen1, Gen2, and Gen3 data rates</li> <li>Provides support for PIPE 3.0 features</li> <li>Supports the PIPE interface with the Hard IP enabled, as well as with the Hard IP bypassed</li> </ul>                                                                                                                                                                              |

#### **Related Information**

- PCIe Gen1, Gen2, and Gen3 Hard IP on page 26
- Interlaken Support on page 26
- 10 Gbps Ethernet Support on page 26

# **PCS Protocol Support**

This table lists some of the protocols supported by the Intel Arria 10 transceiver PCS. For more information about the blocks in the transmitter and receiver data paths, refer to the related information.

| Protocol                                     | Data Rate<br>(Gbps) | Transceiver IP              | PCS Support                       |
|----------------------------------------------|---------------------|-----------------------------|-----------------------------------|
| PCIe Gen3 x1, x2, x4, x8                     | 8.0                 | Native PHY (PIPE)           | Standard PCS and PCIe<br>Gen3 PCS |
| PCIe Gen2 x1, x2, x4, x8                     | 5.0                 | Native PHY (PIPE)           | Standard PCS                      |
| PCIe Gen1 x1, x2, x4, x8                     | 2.5                 | Native PHY (PIPE)           | Standard PCS                      |
| 1000BASE-X Gigabit Ethernet                  | 1.25                | Native PHY                  | Standard PCS                      |
| 1000BASE-X Gigabit Ethernet with IEEE 1588v2 | 1.25                | Native PHY                  | Standard PCS                      |
| 10GBASE-R                                    | 10.3125             | Native PHY                  | Enhanced PCS                      |
| 10GBASE-R with IEEE 1588v2                   | 10.3125             | Native PHY                  | Enhanced PCS                      |
| 10GBASE-R with KR FEC                        | 10.3125             | Native PHY                  | Enhanced PCS                      |
| 10GBASE-KR and 1000BASE-X                    | 10.3125             | 1G/10GbE and 10GBASE-KR PHY | Standard PCS and<br>Enhanced PCS  |
| Interlaken (CEI-6G/11G)                      | 3.125 to 17.4       | Native PHY                  | Enhanced PCS                      |
| SFI-S/SFI-5.2                                | 11.2                | Native PHY                  | Enhanced PCS                      |
| 10G SDI                                      | 10.692              | Native PHY                  | Enhanced PCS                      |
|                                              | •                   |                             | continued                         |



#### **System Peripherals and Debug Access Port**

Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals interface with other devices on your PCB.

The debug access port provides interfaces to industry standard JTAG debug probes and supports ARM CoreSight debug and core traces to facilitate software development.

# **HPS-FPGA AXI Bridges**

The HPS-FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA) Advanced eXtensible Interface (AXI $^{\text{\tiny M}}$ ) specifications, consist of the following bridges:

- FPGA-to-HPS AMBA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS.
- HPS-to-FPGA Avalon/AMBA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric.
- Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows
  the HPS to issue transactions to soft peripherals in the FPGA fabric. This bridge is
  primarily used for control and status register (CSR) accesses to peripherals in the
  FPGA fabric.

The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS.

Each HPS-FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS.

## **HPS SDRAM Controller Subsystem**

The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric.

The HPS SDRAM controller supports up to 3 masters (command ports), 3x 64-bit read data ports and 3x 64-bit write data ports.

To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features.



# **FPGA Configuration and HPS Booting**

The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power.

Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or
  partially reconfigure the FPGA fabric at any time under software control. The HPS
  can also configure other FPGAs on the board through the FPGA configuration
  controller.
- Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.

# **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software.

For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team.

You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

# **Dynamic and Partial Reconfiguration**

The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers.

# **Dynamic Reconfiguration**

You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support.

# **Partial Reconfiguration**

Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation.



Instead of placing all device functions in the FPGA fabric, you can store some functions that do not run simultaneously in external memory and load them only when required. This capability increases the effective logic density of the device, and lowers cost and power consumption.

In the Intel solution, you do not have to worry about intricate device architecture to perform a partial reconfiguration. The partial reconfiguration capability is built into the Intel Quartus Prime design software, making such time-intensive task simple.

Intel Arria 10 devices support partial reconfiguration in the following configuration options:

- Using an internal host:
  - All supported configuration modes where the FPGA has access to external memory devices such as serial and parallel flash memory.
  - Configuration via Protocol [CvP (PCIe)]
- Using an external host—passive serial (PS), fast passive parallel (FPP) x8, FPP x16, and FPP x32 I/O interface.

# **Enhanced Configuration and Configuration via Protocol**

Table 25. Configuration Schemes and Features of Intel Arria 10 Devices

Intel Arria 10 devices support 1.8 V programming voltage and several configuration schemes.

| Scheme                                                                 | Data<br>Width    | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps)<br>(13) | Decompression | Design<br>Security <sup>(1</sup><br>4) | Partial<br>Reconfiguration<br>(15) | Remote<br>System<br>Update                      |
|------------------------------------------------------------------------|------------------|----------------------------|------------------------------------|---------------|----------------------------------------|------------------------------------|-------------------------------------------------|
| JTAG                                                                   | 1 bit            | 33                         | 33                                 | _             | _                                      | Yes <sup>(16)</sup>                | _                                               |
| Active Serial (AS)<br>through the<br>EPCQ-L<br>configuration<br>device | 1 bit,<br>4 bits | 100                        | 400                                | Yes           | Yes                                    | Yes <sup>(16)</sup>                | Yes                                             |
| Passive serial (PS)<br>through CPLD or<br>external<br>microcontroller  | 1 bit            | 100                        | 100                                | Yes           | Yes                                    | Yes <sup>(16)</sup>                | Parallel<br>Flash<br>Loader<br>(PFL) IP<br>core |
|                                                                        | !                | ,                          |                                    |               | ,                                      | со                                 | ntinued                                         |

<sup>(13)</sup> Enabling either compression or design security features affects the maximum data rate. Refer to the Intel Arria 10 Device Datasheet for more information.

<sup>(14)</sup> Encryption and compression cannot be used simultaneously.

<sup>(15)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Intel for support.

<sup>(16)</sup> Partial configuration can be performed only when it is configured as internal host.



The optional power reduction techniques in Intel Arria 10 devices include:

- SmartVID—a code is programmed into each device during manufacturing that allows a smart regulator to operate the device at lower core V<sub>CC</sub> while maintaining performance
- **Programmable Power Technology**—non-critical timing paths are identified by the Intel Quartus Prime software and the logic in these paths is biased for low power instead of high performance
- **Low Static Power Options**—devices are available with either standard static power or low static power while maintaining performance

Furthermore, Intel Arria 10 devices feature Intel's industry-leading low power transceivers and include a number of hard IP blocks that not only reduce logic resources but also deliver substantial power savings compared to soft implementations. In general, hard IP blocks consume up to 90% less power than the equivalent soft logic implementations.

# **Incremental Compilation**

The Intel Quartus Prime software incremental compilation feature reduces compilation time and helps preserve performance to ease timing closure. The incremental compilation feature enables the partial reconfiguration flow for Intel Arria 10 devices.

Incremental compilation supports top-down, bottom-up, and team-based design flows. This feature facilitates modular, hierarchical, and team-based design flows where different designers compile their respective design sections in parallel. Furthermore, different designers or IP providers can develop and optimize different blocks of the design independently. These blocks can then be imported into the top level project.

# **Document Revision History for Intel Arria 10 Device Overview**

| Document<br>Version |            | Changes                                                                                                  |
|---------------------|------------|----------------------------------------------------------------------------------------------------------|
|                     | 2018.04.09 | Updated the lowest $V_{CC}$ from 0.83 V to 0.82 V in the topic listing a summary of the device features. |

| Date         | Version    | Changes                                                                                                                                                        |
|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2018 | 2018.01.17 | Updated the maximum data rate for HPS (Intel Arria 10 SX devices external memory interface DDR3 controller from 2,166 Mbps to 2,133 Mbps.                      |
|              |            | Updated maximum frequency supported for half rate QDRII and QDRII     + SRAM to 633 MHz in Memory Standards Supported by the Soft     Memory Controller table. |
|              |            | Updated transceiver backplane capability to 12.5 Gbps.                                                                                                         |
|              |            | Removed transceiver speed grade 5 in Sample Ordering Core and<br>Available Options for Intel Arria 10 GX Devices figure.                                       |
|              | ı          | continued                                                                                                                                                      |