# E·XFL

# Intel - 10AT115U2F45E2SGE2 Datasheet



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Details                        |                                                               |
|--------------------------------|---------------------------------------------------------------|
| Product Status                 | Obsolete                                                      |
| Number of LABs/CLBs            | 427200                                                        |
| Number of Logic Elements/Cells | 1150000                                                       |
| Total RAM Bits                 | 68857856                                                      |
| Number of I/O                  | 624                                                           |
| Number of Gates                | -                                                             |
| Voltage - Supply               | 0.87V ~ 0.93V                                                 |
| Mounting Type                  | Surface Mount                                                 |
| Operating Temperature          | 0°C ~ 100°C (TJ)                                              |
| Package / Case                 | 1932-BBGA, FCBGA                                              |
| Supplier Device Package        | 1932-FCBGA (45x45)                                            |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/10at115u2f45e2sge2 |
|                                |                                                               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





# Contents

|                                                          | _              |
|----------------------------------------------------------|----------------|
| Intel <sup>®</sup> Arria <sup>®</sup> 10 Device Overview |                |
| Key Advantages of Intel Arria 10 Devices                 |                |
| Summary of Intel Arria 10 Features                       |                |
| Intel Arria 10 Device Variants and Packages              |                |
| Intel Arria 10 GX                                        | 7              |
|                                                          |                |
|                                                          |                |
| I/O Vertical Migration for Intel Arria 10 Devices        |                |
| Adaptive Logic Module                                    |                |
| Variable-Precision DSP Block                             |                |
| Embedded Memory Blocks                                   |                |
|                                                          |                |
| Embedded Memory Capacity in Intel Arria 1                | 0 Devices      |
| Embedded Memory Configurations for Single                | e-port Mode 22 |
| Clock Networks and PLL Clock Sources                     |                |
| Clock Networks                                           |                |
|                                                          |                |
| FPGA General Purpose I/O                                 |                |
| External Memory Interface                                |                |
|                                                          | 10 Devices 24  |
| PCIe Gen1, Gen2, and Gen3 Hard IP                        |                |
| Enhanced PCS Hard IP for Interlaken and 10 Gbps          | Ethernet26     |
| Interlaken Support                                       |                |
| 10 Gbps Ethernet Support                                 |                |
| Low Power Serial Transceivers                            | 27             |
| Transceiver Channels                                     |                |
| PMA Features                                             |                |
| PCS Features                                             |                |
| SoC with Hard Processor System                           |                |
| Key Advantages of 20-nm HPS                              |                |
| Features of the HPS                                      |                |
| FPGA Configuration and HPS Booting                       |                |
| Hardware and Software Development                        |                |
| Dynamic and Partial Reconfiguration                      |                |
| Dynamic Reconfiguration                                  |                |
| Partial Reconfiguration                                  |                |
| Enhanced Configuration and Configuration via Prot        | ocol           |
| SEU Error Detection and Correction                       |                |
| Power Management                                         |                |
| Incremental Compilation                                  |                |
| Document Revision History for Intel Arria 10 Devic       | e Overview40   |



# Intel<sup>®</sup> Arria<sup>®</sup> 10 Device Overview

The Intel<sup>®</sup> Arria<sup>®</sup> 10 device family consists of high-performance and power-efficient 20 nm mid-range FPGAs and SoCs.

Intel Arria 10 device family delivers:

- Higher performance than the previous generation of mid-range and high-end FPGAs.
- Power efficiency attained through a comprehensive set of power-saving technologies.

The Intel Arria 10 devices are ideal for high performance, power-sensitive, midrange applications in diverse markets.

| Market                | Applications                                                                                                                        |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Wireless              | <ul><li>Channel and switch cards in remote radio heads</li><li>Mobile backhaul</li></ul>                                            |
| Wireline              | <ul> <li>40G/100G muxponders and transponders</li> <li>100G line cards</li> <li>Bridging</li> <li>Aggregation</li> </ul>            |
| Broadcast             | <ul> <li>Studio switches</li> <li>Servers and transport</li> <li>Videoconferencing</li> <li>Professional audio and video</li> </ul> |
| Computing and Storage | <ul><li>Flash cache</li><li>Cloud computing servers</li><li>Server acceleration</li></ul>                                           |
| Medical               | <ul><li>Diagnostic scanners</li><li>Diagnostic imaging</li></ul>                                                                    |
| Military              | <ul> <li>Missile guidance and control</li> <li>Radar</li> <li>Electronic warfare</li> <li>Secure communications</li> </ul>          |

#### Table 1. Sample Markets and Ideal Applications for Intel Arria 10 Devices

#### **Related Information**

Intel Arria 10 Device Handbook: Known Issues Lists the planned updates to the *Intel Arria 10 Device Handbook* chapters.

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.





| Feature                                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |  |  |  |  |  |  |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|--|
| Low-power serial<br>transceivers           | <ul> <li>Continuous operating range: <ul> <li>Intel Arria 10 GX-1 Gbps to 17.4 Gbps</li> <li>Intel Arria 10 GT-1 Gbps to 25.8 Gbps</li> </ul> </li> <li>Backplane support: <ul> <li>Intel Arria 10 GX-up to 12.5</li> <li>Intel Arria 10 GT-up to 12.5</li> </ul> </li> <li>Extended range down to 125 Mbps with oversampling</li> <li>ATX transmit PLLs with user-configurable fractional synthesis capability</li> <li>Electronic Dispersion Compensation (EDC) support for XFP, SFP+, QSFP, and CFP optical module</li> <li>Adaptive linear and decision feedback equalization</li> <li>Transmitter pre-emphasis and de-emphasis</li> <li>Dynamic partial reconfiguration of individual transceiver channels</li> </ul> |         |  |  |  |  |  |  |
| HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system       • Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability         • 256 KB on-chip RAM and 64 KB on-chip ROM         • System peripherals—general-purpose timers, watchdog timers, di memory access (DMA) controller, FPGA configuration manager, ar clock and reset managers         • Security features—anti-tamper, secure boot, Advanced Encryptior Standard (AES) and authentication (SHA)         • ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage                                                                                                                                                                           | nd<br>n |  |  |  |  |  |  |
|                                            | <ul> <li>External interfaces</li> <li>Hard memory interface—Hard memory controller (2,400 Mbps DE and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) fl controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller</li> <li>Communication interface—10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I<sup>2</sup>C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os)</li> </ul>                                                                                                                                                            | lash    |  |  |  |  |  |  |
|                                            | Interconnects to core       • High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write         • HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to iss transactions to slaves in the HPS, and vice versa         • Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port         • FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller                                                                                                                         |         |  |  |  |  |  |  |
| Configuration                              | <ul> <li>Tamper protection—comprehensive design protection to protect your valuable IP investment</li> <li>Enhanced 256-bit advanced encryption standard (AES) design security with authentication</li> <li>Configuration via protocol (CvP) using PCIe Gen1, Gen2, or Gen3</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |  |  |  |  |  |  |
|                                            | continue                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | d       |  |  |  |  |  |  |

 $<sup>^{(2)}\,</sup>$  Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller.



| Feature            | Description                                                                                                                                                                                                                                                       |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | <ul> <li>Dynamic reconfiguration of the transceivers and PLLs</li> <li>Fine-grained partial reconfiguration of the core fabric</li> <li>Active Serial x4 Interface</li> </ul>                                                                                     |
| Power management   | <ul> <li>SmartVID</li> <li>Low static power device options</li> <li>Programmable Power Technology</li> <li>Intel Quartus Prime integrated power analysis</li> </ul>                                                                                               |
| Software and tools | <ul> <li>Intel Quartus Prime design suite</li> <li>Transceiver toolkit</li> <li>Platform Designer system integration tool</li> <li>DSP Builder for Intel FPGAs</li> <li>OpenCL<sup>™</sup> support</li> <li>Intel SoC FPGA Embedded Design Suite (EDS)</li> </ul> |

#### **Related Information**

#### Intel Arria 10 Transceiver PHY Overview Provides details on Intel Arria 10 transceivers.

# **Intel Arria 10 Device Variants and Packages**

#### Table 4. Device Variants for the Intel Arria 10 Device Family

| Variant           | Description                                                                                                                                                                                                                                         |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intel Arria 10 GX | FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                                                          |
| Intel Arria 10 GT | <ul> <li>FPGA featuring:</li> <li>17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.</li> <li>25.8 Gbps transceivers for supporting CAUI-4 and CEI-25G applications with CFP2 and CFP4 modules.</li> </ul> |
| Intel Arria 10 SX | SoC integrating ARM-based HPS and FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                        |

# **Intel Arria 10 GX**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

#### **Related Information**

#### Intel FPGA Product Selector

Provides the latest information on Intel products.



#### Table 8. Package Plan for Intel Arria 10 GX Devices (F34, F35, NF40, and KF40)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | roduct Line F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) |             |      | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) |             |      | KF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |             |      | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |             |      |
|--------------|------------------------------------------------------|-------------|------|------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|
|              | 3 V<br>I/O                                           | LVDS<br>I/O | XCVR | 3 V<br>I/O                               | LVDS<br>I/O | XCVR | 3 V<br>I/O                                | LVDS<br>I/O | XCVR | 3 V<br>I/O                                | LVDS<br>I/O | XCVR |
| GX 270       | 48                                                   | 336         | 24   | 48                                       | 336         | 24   | _                                         | _           | _    | _                                         | -           | -    |
| GX 320       | 48                                                   | 336         | 24   | 48                                       | 336         | 24   | _                                         | -           | _    | _                                         | -           | -    |
| GX 480       | 48                                                   | 444         | 24   | 48                                       | 348         | 36   | _                                         | -           | -    | _                                         | -           | -    |
| GX 570       | 48                                                   | 444         | 24   | 48                                       | 348         | 36   | 96                                        | 600         | 36   | 48                                        | 540         | 48   |
| GX 660       | 48                                                   | 444         | 24   | 48                                       | 348         | 36   | 96                                        | 600         | 36   | 48                                        | 540         | 48   |
| GX 900       | -                                                    | 504         | 24   | -                                        | -           | -    | _                                         | -           | -    | _                                         | 600         | 48   |
| GX 1150      | -                                                    | 504         | 24   | -                                        | -           | -    | _                                         | -           | -    | _                                         | 600         | 48   |

#### Table 9. Package Plan for Intel Arria 10 GX Devices (RF40, NF45, SF45, and UF45)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | RF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |             |      | NF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) |             |      | SF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) |             |      | UF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) |             |      |
|--------------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|
|              | 3 V<br>I/O                                | LVDS<br>I/O | XCVR |
| GX 900       | _                                         | 342         | 66   | _                                         | 768         | 48   | _                                         | 624         | 72   | _                                         | 480         | 96   |
| GX 1150      | _                                         | 342         | 66   | _                                         | 768         | 48   | _                                         | 624         | 72   | _                                         | 480         | 96   |

#### **Related Information**

I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook

Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package.

# **Intel Arria 10 GT**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

#### **Related Information**

#### Intel FPGA Product Selector

Provides the latest information on Intel products.



ES : Engineering sample

RoHS

**FPGA Fabric** 

Speed Grade

1 (fastest)

2 3

G : RoHS6 N : RoHS5 Contact Intel P : Leaded for availability

# **Available Options**

Family Variant .....

090 : 900K logic elements 115 : 1,150K logic elements

25.8 Gbps transceivers

Transceiver

1 (fastest)

2

Speed Grade

T : GT variant

Logic Density



Package Code

45 : 1,932 pins, 45 mm x 45 mm

#### Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices



#### **Maximum Resources**

#### Table 10. Maximum Resource Counts for Intel Arria 10 GT Devices

| Reso                         | urce                 | Produ     | ct Line           |  |
|------------------------------|----------------------|-----------|-------------------|--|
|                              |                      | GT 900    | GT 1150           |  |
| Logic Elements (LE) (K)      |                      | 900       | 1,150             |  |
| ALM                          |                      | 339,620   | 427,200           |  |
| Register                     |                      | 1,358,480 | 1,708,800         |  |
| Memory (Kb)                  | M20K                 | 48,460    | 54,260            |  |
|                              | MLAB                 | 9,386     | 12,984            |  |
| Variable-precision DSP Block |                      | 1,518     | 1,518             |  |
| 18 x 19 Multiplier           |                      | 3,036     | 3,036             |  |
| PLL                          | Fractional Synthesis | 32        | 32                |  |
|                              | I/O                  | 16        | 16                |  |
| Transceiver                  | 17.4 Gbps            | 72 (5)    | 72 <sup>(5)</sup> |  |
|                              | 25.8 Gbps            | 6         | 6                 |  |
| GPIO <sup>(6)</sup>          |                      | 624       | 624               |  |
| LVDS Pair <sup>(7)</sup>     |                      | 312       | 312               |  |
| PCIe Hard IP Block           |                      | 4         | 4                 |  |
| Hard Memory Controller       |                      | 16        | 16                |  |

#### **Related Information**

#### Intel Arria 10 GT Channel Usage

Configuring GT/GX channels in Intel Arria 10 GT devices.

# Package Plan

#### Table 11.Package Plan for Intel Arria 10 GT Devices

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | SF45<br>(45 mm × 45 mm, 1932-pin FBGA) |          |      |  |  |  |  |
|--------------|----------------------------------------|----------|------|--|--|--|--|
|              | 3 V I/O                                | LVDS I/O | XCVR |  |  |  |  |
| GT 900       | —                                      | 624      | 72   |  |  |  |  |
| GT 1150      | _                                      | 624      | 72   |  |  |  |  |

<sup>&</sup>lt;sup>(5)</sup> If all 6 GT channels are in use, 12 of the GX channels are not usable.

<sup>&</sup>lt;sup>(6)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>&</sup>lt;sup>(7)</sup> Each LVDS I/O pair can be used as differential input or output.



#### **Maximum Resources**

#### Table 12. Maximum Resource Counts for Intel Arria 10 SX Devices

| Resource                          |                         |         |         | I       | Product Line |         |         |           |
|-----------------------------------|-------------------------|---------|---------|---------|--------------|---------|---------|-----------|
|                                   |                         | SX 160  | SX 220  | SX 270  | SX 320       | SX 480  | SX 570  | SX 660    |
| Logic Elements                    | s (LE) (K)              | 160     | 220     | 270     | 320          | 480     | 570     | 660       |
| ALM                               |                         | 61,510  | 80,330  | 101,620 | 119,900      | 183,590 | 217,080 | 251,680   |
| Register                          |                         | 246,040 | 321,320 | 406,480 | 479,600      | 734,360 | 868,320 | 1,006,720 |
| Memory (Kb)                       | M20K                    | 8,800   | 11,740  | 15,000  | 17,820       | 28,620  | 36,000  | 42,620    |
|                                   | MLAB                    | 1,050   | 1,690   | 2,452   | 2,727        | 4,164   | 5,096   | 5,788     |
| Variable-precision DSP Block      |                         | 156     | 192     | 830     | 985          | 1,368   | 1,523   | 1,687     |
| 18 x 19 Multiplier                |                         | 312     | 384     | 1,660   | 1,970        | 2,736   | 3,046   | 3,374     |
| PLL                               | Fractional<br>Synthesis | 6       | 6       | 8       | 8            | 12      | 16      | 16        |
|                                   | I/O                     | 6       | 6       | 8       | 8            | 12      | 16      | 16        |
| 17.4 Gbps Tra                     | nsceiver                | 12      | 12      | 24      | 24           | 36      | 48      | 48        |
| GPIO <sup>(8)</sup>               |                         | 288     | 288     | 384     | 384          | 492     | 696     | 696       |
| LVDS Pair <sup>(9)</sup>          |                         | 120     | 120     | 168     | 168          | 174     | 324     | 324       |
| PCIe Hard IP Block                |                         | 1       | 1       | 2       | 2            | 2       | 2       | 2         |
| Hard Memory Controller            |                         | 6       | 6       | 8       | 8            | 12      | 16      | 16        |
| ARM Cortex-A9 MPCore<br>Processor |                         | Yes     | Yes     | Yes     | Yes          | Yes     | Yes     | Yes       |

#### Package Plan

# Table 13.Package Plan for Intel Arria 10 SX Devices (U19, F27, F29, and F34)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | roduct Line U19<br>(19 mm × 19 mm,<br>484-pin UBGA) |             | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) |            |             | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |            |             | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) |            |             |      |  |  |  |  |  |
|--------------|-----------------------------------------------------|-------------|-----------------------------------------|------------|-------------|-----------------------------------------|------------|-------------|------------------------------------------|------------|-------------|------|--|--|--|--|--|
|              | 3 V<br>I/O                                          | LVDS<br>I/O | XCVR                                    | 3 V<br>I/O | LVDS<br>I/O | XCVR                                    | 3 V<br>I/O | LVDS<br>I/O | XCVR                                     | 3 V<br>I/O | LVDS<br>I/O | XCVR |  |  |  |  |  |
| SX 160       | 48                                                  | 144         | 6                                       | 48         | 192         | 12                                      | 48         | 240         | 12                                       | _          | -           | -    |  |  |  |  |  |
| SX 220       | 48                                                  | 144         | 6                                       | 48         | 192         | 12                                      | 48         | 240         | 12                                       | _          | -           | -    |  |  |  |  |  |
| SX 270       | -                                                   | -           | _                                       | 48         | 192         | 12                                      | 48         | 312         | 12                                       | 48         | 336         | 24   |  |  |  |  |  |
| SX 320       | -                                                   | -           | _                                       | 48         | 192         | 12                                      | 48         | 312         | 12                                       | 48         | 336         | 24   |  |  |  |  |  |
|              |                                                     |             |                                         |            |             |                                         | continued  |             |                                          |            |             |      |  |  |  |  |  |

<sup>&</sup>lt;sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os.

<sup>(9)</sup> Each LVDS I/O pair can be used as differential input or output.



| Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) |             | (19 mm × 19 mm, (27 mm × 27 mm, (29 |            |             | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |            | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) |      |            |             |      |
|--------------|-----------------------------------------|-------------|-------------------------------------|------------|-------------|-----------------------------------------|------------|------------------------------------------|------|------------|-------------|------|
|              | 3 V<br>I/O                              | LVDS<br>I/O | XCVR                                | 3 V<br>I/O | LVDS<br>I/O | XCVR                                    | 3 V<br>I/O | LVDS<br>I/O                              | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR |
| SX 480       | -                                       | -           | -                                   | _          | -           | -                                       | 48         | 312                                      | 12   | 48         | 444         | 24   |
| SX 570       | -                                       | -           | _                                   | _          | -           | -                                       | _          | _                                        | -    | 48         | 444         | 24   |
| SX 660       | -                                       | -           | -                                   | -          | -           | -                                       | _          | -                                        | -    | 48         | 444         | 24   |

#### Table 14. Package Plan for Intel Arria 10 SX Devices (F35, KF40, and NF40)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) |          |      |         | KF40<br>0 mm × 40 mm,<br>517-pin FBGA) |      | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |          |      |
|--------------|------------------------------------------|----------|------|---------|----------------------------------------|------|-------------------------------------------|----------|------|
|              | 3 V I/O                                  | LVDS I/O | XCVR | 3 V I/O | LVDS I/O                               | XCVR | 3 V I/O                                   | LVDS I/O | XCVR |
| SX 270       | 48                                       | 336      | 24   | -       | _                                      | _    | -                                         | -        | _    |
| SX 320       | 48                                       | 336      | 24   | -       | _                                      | _    | _                                         | _        | _    |
| SX 480       | 48                                       | 348      | 36   | -       | _                                      | _    | -                                         | -        | _    |
| SX 570       | 48                                       | 348      | 36   | 96      | 600                                    | 36   | 48                                        | 540      | 48   |
| SX 660       | 48                                       | 348      | 36   | 96      | 600                                    | 36   | 48                                        | 540      | 48   |

#### **Related Information**

I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook

Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package.



# I/O Vertical Migration for Intel Arria 10 Devices

#### Figure 4. Migration Capability Across Intel Arria 10 Product Lines

- The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades.
- To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts.
- An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use
  memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to
  banks that are LVDS I/O in both devices.
- There may be nominal 0.15 mm package height difference between some product lines in the same package type.
  - Package Product Variant Line U19 F27 KF40 NF40 RF40 NF45 SF45 UF45 F29 F34 F35 GX 160 GX 220 GX 270 GX 320 Intel® Arria® 10 GX GX 480 GX 570 GX 660 GX 900 GX 1150 GT 900 Intel Arria 10 GT GT 1150 SX 160 SX 220 SX 270 Intel Arria 10 SX SX 320 SX 480 SX 570 SX 660
- Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

*Note:* To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner.

# **Adaptive Logic Module**

Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric.

The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture.



#### Figure 5. ALM for Intel Arria 10 Devices



The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture.

# **Variable-Precision DSP Block**

The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic.

Features for fixed-point arithmetic:

- High-performance, power-optimized, and fully registered multiplication operations
- 18-bit and 27-bit word lengths
- Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block
- Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results
- Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications
- Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support
- Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters
- Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation
- 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder
- Biased rounding support



Features for floating-point arithmetic:

- A completely hardened architecture that supports multiplication, addition, subtraction, multiply-add, and multiply-subtract
- Multiplication with accumulation capability and a dynamic accumulator reset control
- Multiplication with cascade summation capability
- Multiplication with cascade subtraction capability
- Complex multiplication
- Direct vector dot product
- Systolic FIR filter

#### Table 15. Variable-Precision DSP Block Configurations for Intel Arria 10 Devices

| Usage Example                                           | Multiplier Size (Bit)           | DSP Block Resources |
|---------------------------------------------------------|---------------------------------|---------------------|
| Medium precision fixed point                            | Two 18 x 19                     | 1                   |
| High precision fixed or Single precision floating point | One 27 x 27                     | 1                   |
| Fixed point FFTs                                        | One 19 x 36 with external adder | 1                   |
| Very high precision fixed point                         | One 36 x 36 with external adder | 2                   |
| Double precision floating point                         | One 54 x 54 with external adder | 4                   |

#### Table 16. Resources for Fixed-Point Arithmetic in Intel Arria 10 Devices

The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device.

| Variant               | Product Line |           |                       | dependent Input and Output<br>Multiplications Operator |                   | 18 x 18<br>Multiplier<br>Adder |
|-----------------------|--------------|-----------|-----------------------|--------------------------------------------------------|-------------------|--------------------------------|
|                       |              | DSP BIOCK | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier                                  | Adder Sum<br>Mode | Summed with<br>36 bit Input    |
| AIntel Arria 10<br>GX | GX 160       | 156       | 312                   | 156                                                    | 156               | 156                            |
| GX                    | GX 220       | 192       | 384                   | 192                                                    | 192               | 192                            |
|                       | GX 270       | 830       | 1,660                 | 830                                                    | 830               | 830                            |
|                       | GX 320       | 984       | 1,968                 | 984                                                    | 984               | 984                            |
|                       | GX 480       | 1,368     | 2,736                 | 1,368                                                  | 1,368             | 1,368                          |
|                       | GX 570       | 1,523     | 3,046                 | 1,523                                                  | 1,523             | 1,523                          |
|                       | GX 660       | 1,687     | 3,374                 | 1,687                                                  | 1,687             | 1,687                          |
|                       | GX 900       | 1,518     | 3,036                 | 1,518                                                  | 1,518             | 1,518                          |
|                       | GX 1150      | 1,518     | 3,036                 | 1,518                                                  | 1,518             | 1,518                          |
| Intel Arria 10        | GT 900       | 1,518     | 3,036                 | 1,518                                                  | 1,518             | 1,518                          |
| GT                    | GT 1150      | 1,518     | 3,036                 | 1,518                                                  | 1,518             | 1,518                          |
| Intel Arria 10        | SX 160       | 156       | 312                   | 156                                                    | 156               | 156                            |
| SX                    | SX 220       | 192       | 384                   | 192                                                    | 192               | 192                            |
|                       | SX 270       | 830       | 1,660                 | 830                                                    | 830               | 830                            |
|                       |              |           |                       |                                                        |                   | continued                      |



| Variant | Product Line | precision |                       | put and Output<br>ns Operator | 18 x 19<br>Multiplier | 18 x 18<br>Multiplier                |
|---------|--------------|-----------|-----------------------|-------------------------------|-----------------------|--------------------------------------|
|         |              | DSP Block | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier         | Adder Sum<br>Mode     | Adder<br>Summed with<br>36 bit Input |
|         | SX 320       | 984       | 1,968                 | 984                           | 984                   | 984                                  |
|         | SX 480       | 1,368     | 2,736                 | 1,368                         | 1,368                 | 1,368                                |
|         | SX 570       | 1,523     | 3,046                 | 1,523                         | 1,523                 | 1,523                                |
|         | SX 660       | 1,687     | 3,374                 | 1,687                         | 1,687                 | 1,687                                |

## Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices

The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device.

| Variant              | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak<br>Giga Floating-<br>Point<br>Operations<br>per Second<br>(GFLOPs) |
|----------------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Intel Arria 10<br>GX | GX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                                     |
| GA                   | GX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                                     |
|                      | GX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                                     |
|                      | GX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                                     |
|                      | GX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                                   |
|                      | GX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                                   |
|                      | GX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                                   |
|                      | GX 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                                   |
|                      | GX 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                                   |
| Intel Arria 10       | GT 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                                   |
| GT                   | GT 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                                   |
| Intel Arria 10       | SX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                                     |
| SX                   | SX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                                     |
|                      | SX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                                     |
|                      | SX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                                     |
|                      | SX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                                   |
|                      | SX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                                   |
|                      | SX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                                   |

# **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.



# **Types of Embedded Memory**

The Intel Arria 10 devices contain two types of memory blocks:

- 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports.
- 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB.

# **Embedded Memory Capacity in Intel Arria 10 Devices**

|                   | Product | M2    | :0K          | ML     | AB           | Total RAM Bit |
|-------------------|---------|-------|--------------|--------|--------------|---------------|
| Variant           | Line    | Block | RAM Bit (Kb) | Block  | RAM Bit (Kb) | (Kb)          |
| Intel Arria 10 GX | GX 160  | 440   | 8,800        | 1,680  | 1,050        | 9,850         |
|                   | GX 220  | 587   | 11,740       | 2,703  | 1,690        | 13,430        |
|                   | GX 270  | 750   | 15,000       | 3,922  | 2,452        | 17,452        |
|                   | GX 320  | 891   | 17,820       | 4,363  | 2,727        | 20,547        |
|                   | GX 480  | 1,431 | 28,620       | 6,662  | 4,164        | 32,784        |
|                   | GX 570  | 1,800 | 36,000       | 8,153  | 5,096        | 41,096        |
|                   | GX 660  | 2,131 | 42,620       | 9,260  | 5,788        | 48,408        |
|                   | GX 900  | 2,423 | 48,460       | 15,017 | 9,386        | 57,846        |
|                   | GX 1150 | 2,713 | 54,260       | 20,774 | 12,984       | 67,244        |
| Intel Arria 10 GT | GT 900  | 2,423 | 48,460       | 15,017 | 9,386        | 57,846        |
|                   | GT 1150 | 2,713 | 54,260       | 20,774 | 12,984       | 67,244        |
| Intel Arria 10 SX | SX 160  | 440   | 8,800        | 1,680  | 1,050        | 9,850         |
|                   | SX 220  | 587   | 11,740       | 2,703  | 1,690        | 13,430        |
|                   | SX 270  | 750   | 15,000       | 3,922  | 2,452        | 17,452        |
|                   | SX 320  | 891   | 17,820       | 4,363  | 2,727        | 20,547        |
|                   | SX 480  | 1,431 | 28,620       | 6,662  | 4,164        | 32,784        |
|                   | SX 570  | 1,800 | 36,000       | 8,153  | 5,096        | 41,096        |
|                   | SX 660  | 2,131 | 42,620       | 9,260  | 5,788        | 48,408        |

#### Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices



#### Table 20. Memory Standards Supported by the Hard Memory Controller

This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator and Intel Arria 10 Device Datasheet.

| Memory Standard | Rate Support | Ping Pong PHY Support | Maximum Frequency<br>(MHz) |
|-----------------|--------------|-----------------------|----------------------------|
| DDR4 SDRAM      | Quarter rate | Yes                   | 1,067                      |
|                 |              | _                     | 1,200                      |
| DDR3 SDRAM      | Half rate    | Yes                   | 533                        |
|                 |              | _                     | 667                        |
|                 | Quarter rate | Yes                   | 1,067                      |
|                 |              | _                     | 1,067                      |
| DDR3L SDRAM     | Half rate    | Yes                   | 533                        |
|                 |              | _                     | 667                        |
|                 | Quarter rate | Yes                   | 933                        |
|                 |              | _                     | 933                        |
| LPDDR3 SDRAM    | Half rate    | -                     | 533                        |
|                 | Quarter rate | _                     | 800                        |

#### Table 21. Memory Standards Supported by the Soft Memory Controller

| Memory Standard             | Rate Support | Maximum Frequency<br>(MHz) |
|-----------------------------|--------------|----------------------------|
| RLDRAM 3 (11)               | Quarter rate | 1,200                      |
| QDR IV SRAM <sup>(11)</sup> | Quarter rate | 1,067                      |
| QDR II SRAM                 | Full rate    | 333                        |
|                             | Half rate    | 633                        |
| QDR II+ SRAM                | Full rate    | 333                        |
|                             | Half rate    | 633                        |
| QDR II+ Xtreme SRAM         | Full rate    | 333                        |
|                             | Half rate    | 633                        |

#### Table 22. Memory Standards Supported by the HPS Hard Memory Controller

The hard processor system (HPS) is available in Intel Arria 10 SoC devices only.

| Memory Standard | Rate Support | Maximum Frequency<br>(MHz) |
|-----------------|--------------|----------------------------|
| DDR4 SDRAM      | Half rate    | 1,200                      |
| DDR3 SDRAM      | Half rate    | 1,067                      |
| DDR3L SDRAM     | Half rate    | 933                        |

<sup>&</sup>lt;sup>(11)</sup> Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller.



The scalable hard IP supports multiple independent 10GbE ports while using a single PLL for all the 10GBASE-R PCS instantiations, which saves on core logic resources and clock networks:

- Simplifies multiport 10GbE systems compared to XAUI interfaces that require an external XAUI-to-10G PHY.
- Incorporates Electronic Dispersion Compensation (EDC), which enables direct connection to standard 10 Gbps XFP and SFP+ pluggable optical modules.
- Supports backplane Ethernet applications and includes a hard 10GBASE-KR Forward Error Correction (FEC) circuit that you can use for 10 Gbps and 40 Gbps applications.

The 10 Gbps Ethernet PCS hard IP and 10GBASE-KR FEC are present in every transceiver channel.

#### **Related Information**

PCS Features on page 30

# **Low Power Serial Transceivers**

Intel Arria 10 FPGAs and SoCs include lowest power transceivers that deliver high bandwidth, throughput and low latency.

Intel Arria 10 devices deliver the industry's lowest power consumption per transceiver channel:

- 12.5 Gbps transceivers at as low as 242 mW
- 10 Gbps transceivers at as low as 168 mW
- 6 Gbps transceivers at as low as 117 mW

Intel Arria 10 transceivers support various data rates according to application:

- Chip-to-chip and chip-to-module applications—from 1 Gbps up to 25.8 Gbps
- Long reach and backplane applications—from 1 Gbps up to 12.5 with advanced adaptive equalization
- Critical power sensitive applications—from 1 Gbps up to 11.3 Gbps using lower power modes

The combination of 20 nm process technology and architectural advances provide the following benefits:

- Significant reduction in die area and power consumption
- Increase of up to two times in transceiver I/O density compared to previous generation devices while maintaining optimal signal integrity
- Up to 72 total transceiver channels—you can configure up to 6 of these channels to run as fast as 25.8 Gbps
- All channels feature continuous data rate support up to the maximum rated speed



#### Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices



Figure 8. Device Chip Overview for Intel Arria 10 SX Devices



#### **PMA Features**

Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs.



# **FPGA Configuration and HPS Booting**

The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power.

Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller.
- Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.

#### **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software.

For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team.

You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

# **Dynamic and Partial Reconfiguration**

The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers.

#### **Dynamic Reconfiguration**

You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support.

# **Partial Reconfiguration**

Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation.



The optional power reduction techniques in Intel Arria 10 devices include:

- SmartVID—a code is programmed into each device during manufacturing that allows a smart regulator to operate the device at lower core V<sub>CC</sub> while maintaining performance
- **Programmable Power Technology**—non-critical timing paths are identified by the Intel Quartus Prime software and the logic in these paths is biased for low power instead of high performance
- Low Static Power Options—devices are available with either standard static power or low static power while maintaining performance

Furthermore, Intel Arria 10 devices feature Intel's industry-leading low power transceivers and include a number of hard IP blocks that not only reduce logic resources but also deliver substantial power savings compared to soft implementations. In general, hard IP blocks consume up to 90% less power than the equivalent soft logic implementations.

# **Incremental Compilation**

The Intel Quartus Prime software incremental compilation feature reduces compilation time and helps preserve performance to ease timing closure. The incremental compilation feature enables the partial reconfiguration flow for Intel Arria 10 devices.

Incremental compilation supports top-down, bottom-up, and team-based design flows. This feature facilitates modular, hierarchical, and team-based design flows where different designers compile their respective design sections in parallel. Furthermore, different designers or IP providers can develop and optimize different blocks of the design independently. These blocks can then be imported into the top level project.

# **Document Revision History for Intel Arria 10 Device Overview**

| Document<br>Version | Changes                                                                                                  |
|---------------------|----------------------------------------------------------------------------------------------------------|
| 2018.04.09          | Updated the lowest $V_{CC}$ from 0.83 V to 0.82 V in the topic listing a summary of the device features. |

| Date         | Version    | Changes                                                                                                                                                                                          |
|--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2018 | 2018.01.17 | • Updated the maximum data rate for HPS (Intel Arria 10 SX devices external memory interface DDR3 controller from 2,166 Mbps to 2,133 Mbps.                                                      |
|              |            | <ul> <li>Updated maximum frequency supported for half rate QDRII and QDRII<br/>+ SRAM to 633 MHz in <i>Memory Standards Supported by the Soft</i><br/><i>Memory Controller</i> table.</li> </ul> |
|              |            | Updated transceiver backplane capability to 12.5 Gbps.                                                                                                                                           |
|              |            | • Removed transceiver speed grade 5 in <i>Sample Ordering Core and Available Options for Intel Arria 10 GX Devices</i> figure.                                                                   |
|              | 1          | continued                                                                                                                                                                                        |

#### Intel<sup>®</sup> Arria<sup>®</sup> 10 Device Overview A10-OVERVIEW | 2018.04.09



| Date           | Version    | Changes                                                                                                                                                                                                                             |
|----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December 2015  | 2015.12.14 | • Updated the number of M20K memory blocks for Arria 10 GX 660 from 2133 to 2131 and corrected the total RAM bit from 48,448 Kb to 48,408 Kb.                                                                                       |
|                |            | Corrected the number of DSP blocks for Arria 10 GX 660 from 1688 to 1687 in the table listing floating-point arithmetic resources.                                                                                                  |
| November 2015  | 2015.11.02 | • Updated the maximum resources for Arria 10 GX 220, GX 320, GX 480, GX 660, SX 220, SX 320, SX 480, and SX 660.                                                                                                                    |
|                |            | Updated resource count for Arria 10 GX 320, GX 480, GX 660, SX 320,<br>SX 480, a SX 660 devices in <b>Number of Multipliers in Intel Arria 10</b><br><b>Devices</b> table.                                                          |
|                |            | <ul><li>Updated the available options for Arria 10 GX, GT, and SX.</li><li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li></ul>                                                                                |
| June 2015      | 2015.06.15 | Corrected label for Intel Arria 10 GT product lines in the vertical migration figure.                                                                                                                                               |
| May 2015       | 2015.05.15 | Corrected the DDR3 half rate and quarter rate maximum frequencies in the table that lists the memory standards supported by the Intel Arria 10 hard memory controller.                                                              |
| May 2015       | 2015.05.04 | <ul> <li>Added support for 13.5G JESD204b in the Summary of Features table.</li> <li>Added a link to Arria 10 GT Channel Usage in the Arria 10 GT Package<br/>Plan topic.</li> </ul>                                                |
|                |            | Added a note to the table, Maximum Resource Counts for Arria 10 GT devices.                                                                                                                                                         |
|                |            | Updated the power requirements of the transceivers in the Low Power<br>Serial Transceivers topic.                                                                                                                                   |
| January 2015   | 2015.01.23 | Added floating point arithmetic features in the Summary of Features table.                                                                                                                                                          |
|                |            | • Updated the total embedded memory from 38.38 megabits (Mb) to 65.6 Mb.                                                                                                                                                            |
|                |            | Updated the table that lists the memory standards supported by Intel<br>Arria 10 devices.                                                                                                                                           |
|                |            | <ul> <li>Removed support for DDR3U, LPDDR3 SDRAM, RLDRAM 2, and DDR2.</li> <li>Moved RLDRAM 3 support from hard memory controller to soft memory controller. RLDRAM 3 support uses hard PHY with soft memory controller.</li> </ul> |
|                |            | Added soft memory controller support for QDR IV.                                                                                                                                                                                    |
|                |            | • Updated the maximum resource count table to include the number of hard memory controllers available in each device variant.                                                                                                       |
|                |            | • Updated the transceiver PCS data rate from 12.5 Gbps to 12 Gbps.                                                                                                                                                                  |
|                |            | Updated the max clock rate of PS, FPP x8, FPP x16, and Configuration via HPS from 125 MHz to 100 MHz.                                                                                                                               |
|                |            | Added a feature for fractional synthesis PLLs: PLL cascading.                                                                                                                                                                       |
|                |            | Updated the HPS programmable general-purpose I/Os from 54 to 62.                                                                                                                                                                    |
| September 2014 | 2014.09.30 | • Corrected the 3 V I/O and LVDS I/O counts for F35 and F36 packages of Arria 10 GX.                                                                                                                                                |
|                |            | • Corrected the 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 570 and 660.                                                                                                                         |
|                |            | <ul> <li>Removed 3 V I/O, LVDS I/O, and transceiver counts for the NF40<br/>package of the Arria GX 900 and 1150. The NF40 package is not<br/>available for Arria 10 GX 900 and 1150.</li> </ul>                                    |
|                |            | continued                                                                                                                                                                                                                           |