Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 101620 | | Number of Logic Elements/Cells | 270000 | | Total RAM Bits | 17870848 | | Number of I/O | 384 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.98V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1152-BBGA, FCBGA | | Supplier Device Package | 1152-FBGA, FC (35x35) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/10ax027h4f34i3sg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Contents** | Inte | I <sup>®</sup> Arria <sup>®</sup> 10 Device Overview | 3 | |------|--------------------------------------------------------------|------| | | Key Advantages of Intel Arria 10 Devices | 4 | | | Summary of Intel Arria 10 Features | | | | Intel Arria 10 Device Variants and Packages | 7 | | | Intel Arria 10 GX | 7 | | | Intel Arria 10 GT | . 11 | | | Intel Arria 10 SX | . 14 | | | I/O Vertical Migration for Intel Arria 10 Devices | . 17 | | | Adaptive Logic Module | | | | Variable-Precision DSP Block | . 18 | | | Embedded Memory Blocks | . 20 | | | Types of Embedded Memory | 21 | | | Embedded Memory Capacity in Intel Arria 10 Devices | 21 | | | Embedded Memory Configurations for Single-port Mode | | | | Clock Networks and PLL Clock Sources | . 22 | | | Clock Networks | | | | Fractional Synthesis and I/O PLLs | | | | FPGA General Purpose I/O | | | | External Memory Interface | | | | Memory Standards Supported by Intel Arria 10 Devices | | | | PCIe Gen1, Gen2, and Gen3 Hard IP | | | | Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet | | | | Interlaken Support | | | | 10 Gbps Ethernet Support | | | | Low Power Serial Transceivers | | | | Transceiver Channels | | | | PMA Features | | | | PCS Features | | | | SoC with Hard Processor System | | | | Key Advantages of 20-nm HPS | | | | Features of the HPS | | | | FPGA Configuration and HPS Booting | 37 | | | Hardware and Software Development | | | | Dynamic and Partial Reconfiguration | | | | Dynamic Reconfiguration | | | | Partial Reconfiguration | | | | Enhanced Configuration and Configuration via Protocol | | | | SEU Error Detection and Correction | | | | Power Management | | | | Incremental Compilation | | | | Document Revision History for Intel Arria 10 Device Overview | 40 | ### A10-OVERVIEW | 2018.04.09 | Feature | | Description | |--------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Embedded Hard IP<br>blocks | Variable-precision DSP | <ul> <li>Native support for signal processing precision levels from 18 x 19 to 54 x 54</li> <li>Native support for 27 x 27 multiplier mode</li> <li>64-bit accumulator and cascade for systolic finite impulse responses (FIRs)</li> <li>Internal coefficient memory banks</li> <li>Preadder/subtractor for improved efficiency</li> <li>Additional pipeline register to increase performance and reduce power</li> <li>Supports floating point arithmetic: <ul> <li>Perform multiplication, addition, subtraction, multiply-add, multiply-subtract, and complex multiplication.</li> <li>Supports multiplication with accumulation capability, cascade summation, and cascade subtraction capability.</li> <li>Dynamic accumulator reset control.</li> <li>Support direct vector dot and complex multiplication chaining multiply floating point DSP blocks.</li> </ul> </li> </ul> | | | Memory controller | DDR4, DDR3, and DDR3L | | | PCI Express* | PCI Express (PCIe*) Gen3 (x1, x2, x4, or x8), Gen2 (x1, x2, x4, or x8) and Gen1 (x1, x2, x4, or x8) hard IP with complete protocol stack, endpoint, and root port | | | Transceiver I/O | 10GBASE-KR/40GBASE-KR4 Forward Error Correction (FEC) PCS hard IPs that support: | | Core clock networks | <ul> <li>667 MHz external</li> <li>800 MHz LVDS in</li> <li>Global, regional, and</li> </ul> | c clocking, depending on the application:<br>I memory interface clocking with 2,400 Mbps DDR4 interface<br>terface clocking with 1,600 Mbps LVDS interface<br>I peripheral clock networks<br>are not used can be gated to reduce dynamic power | | Phase-locked loops<br>(PLLs) | Support integer n Fractional mode s Integer PLLs: Adjacent to generated. | rnthesis, clock delay compensation, and zero delay buffering (ZDB) mode and fractional mode support with third-order delta-sigma modulation | | FPGA General-purpose<br>I/Os (GPIOs) | On-chip termination | ry pair can be configured as receiver or transmitter<br>(OCT)<br>-ended LVTTL/LVCMOS interfacing | | External Memory<br>Interface | <ul><li>DDR4—speeds up</li><li>DDR3—speeds up</li></ul> | oller— DDR4, DDR3, and DDR3L support to 1,200 MHz/2,400 Mbps to 1,067 MHz/2,133 Mbps ler—provides support for RLDRAM 3 <sup>(2)</sup> , QDR IV <sup>(2)</sup> , and QDR II+ continued | | Feature | | Description | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Low-power serial<br>transceivers | - Intel Arria 10 GT- Backplane support: - Intel Arria 10 GX- Intel Arria 10 GT- Extended range dow ATX transmit PLLs w Electronic Dispersion module Adaptive linear and of | —1 Gbps to 17.4 Gbps —1 Gbps to 25.8 Gbps —up to 12.5 | | HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system | Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability 256 KB on-chip RAM and 64 KB on-chip ROM System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers Security features—anti-tamper, secure boot, Advanced Encryption Standard (AES) and authentication (SHA) ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage | | | External interfaces | Hard memory interface—Hard memory controller (2,400 Mbps DDR4, and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) flash controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller Communication interface— 10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I²C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os) | | | Interconnects to core | High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller | | Configuration | Enhanced 256-bit ad | comprehensive design protection to protect your valuable IP investments dvanced encryption standard (AES) design security with authentication obtocol (CvP) using PCIe Gen1, Gen2, or Gen3 | | | | continued | $<sup>^{(2)}</sup>$ Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. ### **Maximum Resources** Table 5. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 160, GX 220, GX 270, GX 320, and GX 480) | Resc | ource | | | <b>Product Line</b> | | | |------------------------------|-------------------------|---------|---------------|---------------------|---------|---------| | | | GX 160 | GX 220 | GX 270 | GX 320 | GX 480 | | Logic Elements | (LE) (K) | 160 | 220 | 270 | 320 | 480 | | ALM | | 61,510 | 80,330 | 101,620 | 119,900 | 183,590 | | Register | | 246,040 | 321,320 | 406,480 | 479,600 | 734,360 | | Memory (Kb) | M20K | 8,800 | 11,740 | 15,000 | 17,820 | 28,620 | | | MLAB | 1,050 | 1,690 | 2,452 | 2,727 | 4,164 | | Variable-precision DSP Block | | 156 | 192 | 192 830 | | 1,368 | | 18 x 19 Multipli | er | 312 | 312 384 1,660 | | 1,970 | 2,736 | | PLL | Fractional<br>Synthesis | 6 | 6 | 8 | 8 | 12 | | | I/O | 6 | 6 | 8 | 8 | 12 | | 17.4 Gbps Trans | sceiver | 12 | 12 | 24 | 24 | 36 | | GPIO (3) | | 288 | 288 | 384 | 384 | 492 | | LVDS Pair (4) | | 120 | 120 | 168 | 168 | 222 | | PCIe Hard IP Block | | 1 | 1 | 2 | 2 | 2 | | Hard Memory C | ontroller | 6 | 6 | 8 | 8 | 12 | $<sup>^{(3)}</sup>$ The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(4)</sup> Each LVDS I/O pair can be used as differential input or output. Table 6. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 570, GX 660, GX 900, and GX 1150) | Re | source | | Produc | t Line | | |------------------------------|-------------------------|---------|-----------|-----------|-----------| | | | GX 570 | GX 660 | GX 900 | GX 1150 | | Logic Elements (LE) (K) | | 570 | 660 | 900 | 1,150 | | ALM | | 217,080 | 251,680 | 339,620 | 427,200 | | Register | | 868,320 | 1,006,720 | 1,358,480 | 1,708,800 | | Memory (Kb) | M20K | 36,000 | 42,620 | 48,460 | 54,260 | | | MLAB | 5,096 | 5,788 | 9,386 | 12,984 | | Variable-precision DSP Block | | 1,523 | 1,687 | 1,518 | 1,518 | | 18 x 19 Multip | lier | 3,046 | 3,374 | 3,036 | 3,036 | | PLL | Fractional<br>Synthesis | 16 | 16 | 32 | 32 | | | I/O | 16 | 16 | 16 | 16 | | 17.4 Gbps Trai | nsceiver | 48 | 48 | 96 | 96 | | GPIO (3) | | 696 | 696 | 768 | 768 | | LVDS Pair (4) | | 324 | 324 | 384 | 384 | | PCIe Hard IP Block | | 2 | 2 | 4 | 4 | | Hard Memory | Controller | 16 | 16 | 16 | 16 | ## **Package Plan** ## Table 7. Package Plan for Intel Arria 10 GX Devices (U19, F27, and F29) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) | | | | F27<br>mm × 27 n<br>72-pin FBG/ | | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) | | | | |--------------|-----------------------------------------|----------|------|---------|---------------------------------|------|-----------------------------------------|----------|------|--| | | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | | | GX 160 | 48 | 192 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | | | GX 220 | 48 | 192 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | | | GX 270 | _ | _ | _ | 48 | 192 | 12 | 48 | 312 | 12 | | | GX 320 | _ | | | 48 | 192 | 12 | 48 | 312 | 12 | | | GX 480 | _ | _ | _ | _ | _ | _ | 48 | 312 | 12 | | ## **Available Options** Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices #### **Maximum Resources** Table 10. Maximum Resource Counts for Intel Arria 10 GT Devices | Reso | urce | Produc | ct Line | |------------------------------|----------------------|-------------------|-------------------| | | | GT 900 | GT 1150 | | Logic Elements (LE) (K) | | 900 | 1,150 | | ALM | | 339,620 | 427,200 | | Register | | 1,358,480 | 1,708,800 | | Memory (Kb) | M20K | 48,460 | 54,260 | | | MLAB | 9,386 | 12,984 | | Variable-precision DSP Block | | 1,518 | 1,518 | | 18 x 19 Multiplier | | 3,036 | 3,036 | | PLL | Fractional Synthesis | 32 | 32 | | | I/O | 16 | 16 | | Transceiver | 17.4 Gbps | 72 <sup>(5)</sup> | 72 <sup>(5)</sup> | | | 25.8 Gbps | 6 | 6 | | GPIO <sup>(6)</sup> | | 624 | 624 | | LVDS Pair <sup>(7)</sup> | | 312 | 312 | | PCIe Hard IP Block | | 4 | 4 | | Hard Memory Controller | | 16 | 16 | #### **Related Information** Intel Arria 10 GT Channel Usage Configuring GT/GX channels in Intel Arria 10 GT devices. ## **Package Plan** ## Table 11. Package Plan for Intel Arria 10 GT Devices Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | SF45<br>(45 mm × 45 mm, 1932-pin FBGA) | | | | | | | |--------------|----------------------------------------|----------|------|--|--|--|--| | | 3 V I/O | LVDS I/O | XCVR | | | | | | GT 900 | _ | 624 | 72 | | | | | | GT 1150 | _ | 624 | 72 | | | | | <sup>(5)</sup> If all 6 GT channels are in use, 12 of the GX channels are not usable. <sup>(6)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(7)</sup> Each LVDS I/O pair can be used as differential input or output. | Product Line | | U19<br>nm × 19<br>-pin UB | | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) | | | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) | | | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | |--------------|--------------------------------|---------------------------|-------------|-----------------------------------------|------------|-------------|-----------------------------------------|------------|-------------|------------------------------------------|-----|----| | | 3 V LVDS XCVR 3 V LVDS I/O I/O | | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | | | SX 480 | _ | _ | _ | _ | _ | _ | 48 | 312 | 12 | 48 | 444 | 24 | | SX 570 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 48 | 444 | 24 | | SX 660 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 48 | 444 | 24 | ## Table 14. Package Plan for Intel Arria 10 SX Devices (F35, KF40, and NF40) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | <b>Product Line</b> | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | | KF40<br>mm × 40 n<br>17-pin FBG | | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | | |---------------------|------------------------------------------|----------|------|---------|---------------------------------|------|-------------------------------------------|----------|------|--| | | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | | | SX 270 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | | SX 320 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | | SX 480 | 48 | 348 | 36 | _ | _ | _ | _ | _ | _ | | | SX 570 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | | SX 660 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | ### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ## I/O Vertical Migration for Intel Arria 10 Devices ### Figure 4. Migration Capability Across Intel Arria 10 Product Lines - The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades. - To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts. - An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to banks that are LVDS I/O in both devices. - There may be nominal 0.15 mm package height difference between some product lines in the same package type. - Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View. | Variant | Product | | | | | | Package | e | | | | | |---------------------|---------|----------|----------|----------|----------|----------|----------|----------|------|------|----------|----------| | Varialit | Line | U19 | F27 | F29 | F34 | F35 | KF40 | NF40 | RF40 | NF45 | SF45 | UF45 | | | GX 160 | <b>1</b> | <b>1</b> | <b>1</b> | | | | | | | | | | | GX 220 | <b>+</b> | | | | | | | | | | | | | GX 270 | | | | 1 | <b>1</b> | | | | | | | | | GX 320 | | <b>V</b> | | | | | | | | | | | Intel® Arria® 10 GX | GX 480 | | | <b>V</b> | | | | | | | | | | | GX 570 | | | | | | <b>1</b> | 1 | | | | | | | GX 660 | | | | | <b>V</b> | <b>\</b> | | | | | | | | GX 900 | | | | | | | | 1 | 1 | <b></b> | 1 | | | GX 1150 | | | | <b>V</b> | | | <b>+</b> | + | + | | <b>+</b> | | Intel Arria 10 GT | GT 900 | | | | | | | | | | | | | intel Afria 10 G1 | GT 1150 | | | | | | | | | | <b>V</b> | | | | SX 160 | 1 | 1 | 1 | | | | | | | | | | | SX 220 | + | | | | | | | | | | | | | SX 270 | | | | 1 | <b>†</b> | | | | | | | | Intel Arria 10 SX | SX 320 | | <b>V</b> | | | | | | | | | | | | SX 480 | | | <b>V</b> | | | | | | | | | | | SX 570 | | | | | | <b>†</b> | <b>†</b> | | | | | | | SX 660 | | | | <b>V</b> | | | | | | | | Note: To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner. ## **Adaptive Logic Module** Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric. The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture. Figure 5. ALM for Intel Arria 10 Devices The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture. ## **Variable-Precision DSP Block** The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic. Features for fixed-point arithmetic: - High-performance, power-optimized, and fully registered multiplication operations - 18-bit and 27-bit word lengths - Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block - Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results - Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications - Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support - Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters - Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation - 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder - Biased rounding support | Variant | Product Line | Variable-<br>precision<br>DSP Block | Independent In<br>Multiplication | put and Output<br>ons Operator | 18 x 19<br>Multiplier<br>Adder Sum<br>Mode | 18 x 18<br>Multiplier<br>Adder<br>Summed with<br>36 bit Input | |---------|--------------|-------------------------------------|----------------------------------|--------------------------------|--------------------------------------------|---------------------------------------------------------------| | | | | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier | | | | | SX 320 | 984 | 1,968 | 984 | 984 | 984 | | | SX 480 | 1,368 | 2,736 | 1,368 | 1,368 | 1,368 | | | SX 570 | 1,523 | 3,046 | 1,523 | 1,523 | 1,523 | | | SX 660 | 1,687 | 3,374 | 1,687 | 1,687 | 1,687 | Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device. | Variant | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak Giga Floating- Point Operations per Second (GFLOPs) | |----------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------| | Intel Arria 10 | GX 160 | 156 | 156 | 156 | 156 | 140 | | GX | GX 220 | 192 | 192 | 192 | 192 | 173 | | | GX 270 | 830 | 830 | 830 | 830 | 747 | | | GX 320 | 984 | 984 | 984 | 984 | 886 | | | GX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | GX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | GX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | | | GX 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | | GX 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | GT 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | GT | GT 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | SX 160 | 156 | 156 | 156 | 156 | 140 | | SX | SX 220 | 192 | 192 | 192 | 192 | 173 | | | SX 270 | 830 | 830 | 830 | 830 | 747 | | | SX 320 | 984 | 984 | 984 | 984 | 886 | | | SX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | SX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | SX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | ## **Embedded Memory Blocks** The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements. ## **Types of Embedded Memory** The Intel Arria 10 devices contain two types of memory blocks: - 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports. - 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB. ## **Embedded Memory Capacity in Intel Arria 10 Devices** Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices | | Product | М20К | | ML | Total RAM Bit | | |-------------------|---------|-------|--------------|--------|---------------|--------| | Variant | Line | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | Intel Arria 10 GX | GX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | GX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | GX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | GX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | GX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | GX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | GX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | | | GX 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GX 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 GT | GT 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GT 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 SX | SX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | SX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | SX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | SX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | SX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | SX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | SX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | - Series (R<sub>S</sub>) and parallel (R<sub>T</sub>) on-chip termination (OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ## **External Memory Interface** Intel Arria 10 devices offer massive external memory bandwidth, with up to seven 32-bit DDR4 memory interfaces running at up to 2,400 Mbps. This bandwidth provides additional ease of design, lower power, and resource efficiencies of hardened high-performance memory controllers. The memory interface within Intel Arria 10 FPGAs and SoCs delivers the highest performance and ease of use. You can configure up to a maximum width of 144 bits when using the hard or soft memory controllers. If required, you can bypass the hard memory controller and use a soft controller implemented in the user logic. Each I/O contains a hardened DDR read/write path (PHY) capable of performing key memory interface functionality such as read/write leveling, FIFO buffering to lower latency and improve margin, timing calibration, and on-chip termination. The timing calibration is aided by the inclusion of hard microcontrollers based on Intel's Nios® II technology, specifically tailored to control the calibration of multiple memory interfaces. This calibration allows the Intel Arria 10 device to compensate for any changes in process, voltage, or temperature either within the Intel Arria 10 device itself, or within the external memory device. The advanced calibration algorithms ensure maximum bandwidth and robust timing margin across all operating conditions. In addition to parallel memory interfaces, Intel Arria 10 devices support serial memory technologies such as the Hybrid Memory Cube (HMC). The HMC is supported by the Intel Arria 10 high-speed serial transceivers which connect up to four HMC links, with each link running at data rates up to 15 Gbps. #### **Related Information** ## External Memory Interface Spec Estimator Provides a parametric tool that allows you to find and compare the performance of the supported external memory interfaces in IntelFPGAs. ## **Memory Standards Supported by Intel Arria 10 Devices** The I/Os are designed to provide high performance support for existing and emerging external memory standards. ## **Transceiver Channels** All transceiver channels feature a dedicated Physical Medium Attachment (PMA) and a hardened Physical Coding Sublayer (PCS). - The PMA provides primary interfacing capabilities to physical channels. - The PCS typically handles encoding/decoding, word alignment, and other preprocessing functions before transferring data to the FPGA core fabric. A transceiver channel consists of a PMA and a PCS block. Most transceiver banks have 6 channels. There are some transceiver banks that contain only 3 channels. A wide variety of bonded and non-bonded data rate configurations is possible using a highly configurable clock distribution network. Up to 80 independent transceiver data rates can be configured. The following figures are graphical representations of top views of the silicon die, which correspond to reverse views for flip chip packages. Different Intel Arria 10 devices may have different floorplans than the ones shown in the figures. Figure 9. HPS Block Diagram This figure shows a block diagram of the HPS with the dual ARM Cortex-A9 MPCore processor. ## **Key Advantages of 20-nm HPS** The 20-nm HPS strikes a balance between enabling maximum software compatibility with 28-nm SoCs while still improving upon the 28-nm HPS architecture. These improvements address the requirements of the next generation target markets such as wireless and wireline communications, compute and storage equipment, broadcast and military in terms of performance, memory bandwidth, connectivity via backplane and security. #### Features of the HPS The HPS has the following features: - 1.2-GHz, dual-core ARM Cortex-A9 MPCore processor with up to 1.5-GHz via overdrive - ARMv7-A architecture that runs 32-bit ARM instructions, 16-bit and 32-bit Thumb instructions, and 8-bit Java byte codes in Jazelle style - Superscalar, variable length, out-of-order pipeline with dynamic branch prediction - Instruction Efficiency 2.5 MIPS/MHz, which provides total performance of 7500 MIPS at 1.5 GHz - · Each processor core includes: - 32 KB of L1 instruction cache, 32 KB of L1 data cache - Single- and double-precision floating-point unit and NEON media engine - CoreSight debug and trace technology - Snoop Control Unit (SCU) and Acceleration Coherency Port (ACP) - 512 KB of shared L2 cache - 256 KB of scratch RAM - Hard memory controller with support for DDR3, DDR4 and optional error correction code (ECC) support - Multiport Front End (MPFE) Scheduler interface to the hard memory controller - 8-channel direct memory access (DMA) controller - QSPI flash controller with SIO, DIO, QIO SPI Flash support - NAND flash controller (ONFI 1.0 or later) with DMA and ECC support, updated to support 8 and 16-bit Flash devices and new command DMA to offload CPU for fast power down recovery - Updated SD/SDIO/MMC controller to eMMC 4.5 with DMA with CE-ATA digital command support - 3 10/100/1000 Ethernet media access control (MAC) with DMA - 2 USB On-the-Go (OTG) controllers with DMA - 5 I<sup>2</sup>C controllers (3 can be used by EMAC for MIO to external PHY) - 2 UART 16550 Compatible controllers - 4 serial peripheral interfaces (SPI) (2 Master, 2 Slaves) - 62 programmable general-purpose I/Os, which includes 48 direct share I/Os that allows the HPS peripherals to connect directly to the FPGA I/Os - 7 general-purpose timers - 4 watchdog timers - Anti-tamper, Secure Boot, Encryption (AES) and Authentication (SHA) #### **System Peripherals and Debug Access Port** Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals interface with other devices on your PCB. The debug access port provides interfaces to industry standard JTAG debug probes and supports ARM CoreSight debug and core traces to facilitate software development. ## **HPS-FPGA AXI Bridges** The HPS-FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA) Advanced eXtensible Interface (AXI $^{\text{\tiny M}}$ ) specifications, consist of the following bridges: - FPGA-to-HPS AMBA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS. - HPS-to-FPGA Avalon/AMBA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric. - Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows the HPS to issue transactions to soft peripherals in the FPGA fabric. This bridge is primarily used for control and status register (CSR) accesses to peripherals in the FPGA fabric. The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS. Each HPS-FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS. ## **HPS SDRAM Controller Subsystem** The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric. The HPS SDRAM controller supports up to 3 masters (command ports), 3x 64-bit read data ports and 3x 64-bit write data ports. To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. Instead of placing all device functions in the FPGA fabric, you can store some functions that do not run simultaneously in external memory and load them only when required. This capability increases the effective logic density of the device, and lowers cost and power consumption. In the Intel solution, you do not have to worry about intricate device architecture to perform a partial reconfiguration. The partial reconfiguration capability is built into the Intel Quartus Prime design software, making such time-intensive task simple. Intel Arria 10 devices support partial reconfiguration in the following configuration options: - Using an internal host: - All supported configuration modes where the FPGA has access to external memory devices such as serial and parallel flash memory. - Configuration via Protocol [CvP (PCIe)] - Using an external host—passive serial (PS), fast passive parallel (FPP) x8, FPP x16, and FPP x32 I/O interface. ## **Enhanced Configuration and Configuration via Protocol** Table 25. Configuration Schemes and Features of Intel Arria 10 Devices Intel Arria 10 devices support 1.8 V programming voltage and several configuration schemes. | Scheme | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps)<br>(13) | Decompression | Design<br>Security <sup>(1</sup><br>4) | Partial<br>Reconfiguration<br>(15) | Remote<br>System<br>Update | |------------------------------------------------------------------------|------------------|----------------------------|------------------------------------|---------------|----------------------------------------|------------------------------------|-------------------------------------------------| | JTAG | 1 bit | 33 | 33 | _ | _ | Yes <sup>(16)</sup> | _ | | Active Serial (AS)<br>through the<br>EPCQ-L<br>configuration<br>device | 1 bit,<br>4 bits | 100 | 400 | Yes | Yes | Yes <sup>(16)</sup> | Yes | | Passive serial (PS)<br>through CPLD or<br>external<br>microcontroller | 1 bit | 100 | 100 | Yes | Yes | Yes <sup>(16)</sup> | Parallel<br>Flash<br>Loader<br>(PFL) IP<br>core | | | ! | , | | | , | со | ntinued | <sup>(13)</sup> Enabling either compression or design security features affects the maximum data rate. Refer to the Intel Arria 10 Device Datasheet for more information. <sup>(14)</sup> Encryption and compression cannot be used simultaneously. <sup>(15)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Intel for support. <sup>(16)</sup> Partial configuration can be performed only when it is configured as internal host. ### A10-OVERVIEW | 2018.04.09 | Date | Version | Changes | |----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Removed package code 40, low static power, SmartVID, industrial, and military operating temperature support from Sample Ordering Core and Available Options for Intel Arria 10 GT Devices figure.</li> <li>Updated short reach transceiver rate for Intel Arria 10 GT devices to 25.8 Gbps.</li> <li>Removed On-Die Instrumentation — EyeQ and Jitter Margin Tool support from PMA Features of the Transceivers in Intel Arria 10 Devices table.</li> </ul> | | September 2017 | 2017.09.20 | Updated the maximum speed of the DDR4 external memory interface from 1,333 MHz/2,666 Mbps to 1,200 MHz/2,400 Mbps. | | July 2017 | 2017.07.13 | Corrected the automotive temperature range in the figure showing the available options for the Intel Arria 10 GX devices from "-40°C to 100°C" to "-40°C to 125°C". | | July 2017 | 2017.07.06 | Added automotive temperature option to Intel Arria 10 GX device family. | | May 2017 | 2017.05.08 | <ul> <li>Corrected protocol names with "1588" to "IEEE 1588v2".</li> <li>Updated the vertical migration table to remove vertical migration between Intel Arria 10 GX and Intel Arria 10 SX device variants.</li> <li>Removed all "Preliminary" marks.</li> </ul> | | March 2017 | 2017.03.15 | <ul> <li>Removed the topic about migration from Intel Arria 10 to Intel Stratix<br/>10 devices.</li> <li>Rebranded as Intel.</li> </ul> | | October 2016 | 2016.10.31 | <ul> <li>Removed package F36 from Intel Arria 10 GX devices.</li> <li>Updated Intel Arria 10 GT sample ordering code and maximum GX transceiver count. Intel Arria 10 GT devices are available only in the SF45 package option with a maximum of 72 transceivers.</li> </ul> | | May 2016 | 2016.05.02 | <ul> <li>Updated the FPGA Configuration and HPS Booting topic.</li> <li>Remove V<sub>CC</sub> PowerManager from the Summary of Features, Power Management and Arria 10 Device Variants and packages topics. This feature is no longer supported in Arria 10 devices.</li> <li>Removed LPDDR3 from the Memory Standards Supported by the HPS Hard Memory Controller table in the Memory Standards Supported by Intel Arria 10 Devices topic. This standard is only supported by the FPGA.</li> <li>Removed transceiver speed grade 5 from the Device Variants and Packages topic for Arria 10 GX and SX devices.</li> </ul> | | February 2016 | 2016.02.11 | <ul> <li>Changed the maximum Arria 10 GT datarate to 25.8 Gbps and the minimum datarate to 1 Gbps globally.</li> <li>Revised the state for Core clock networks in the Summary of Features topic.</li> <li>Changed the transceiver parameters in the "Summary of Features for Arria 10 Devices" table.</li> <li>Changed the transceiver parameters in the "Maximum Resource Counts for Arria 10 GT Devices" table.</li> <li>Changed the package availability for GT devices in the "Package Plan for Arria 10 GT Devices" table.</li> <li>Changed the package configurations for GT devices in the "Migration Capability Across Arria 10 Product Lines" figure.</li> <li>Changed transceiver parameters in the "Low Power Serial Transceivers" section.</li> <li>Changed the transceiver descriptions in the "Device Variants for the Arria 10 Device Family" table.</li> <li>Changed the "Sample Ordering Code and Available Options for Arria 10 GT Devices" figure.</li> <li>Changed the datarates for GT devices in the "PMA Features" section.</li> <li>Changed the datarates for GT devices in the "PCS Features" section.</li> </ul> | ### Intel® Arria® 10 Device Overview ### A10-OVERVIEW | 2018.04.09 | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | August 2014 | 2014.08.18 | Updated Memory (Kb) M20K maximum resources for Arria 10 GX 660 devices from 42,660 to 42,620. | | | | Added GPIO columns consisting of LVDS I/O Bank and 3V I/O Bank in<br>the Package Plan table. | | | | Added how to use memory interface clock frequency higher than 533 MHz in the I/O vertical migration. | | | | Added information to clarify that RLDRAM3 support uses hard PHY with soft memory controller. | | | | Added variable precision DSP blocks support for floating-point arithmetic. | | June 2014 | 2014.06.19 | Updated number of dedicated I/Os in the HPS block to 17. | | February 2014 | 2014.02.21 | Updated transceiver speed grade options for GT devices in Figure 2. | | February 2014 | 2014.02.06 | Updated data rate for Arria 10 GT devices from 28.1 Gbps to 28.3 Gbps. | | December 2013 | 2013.12.10 | Updated the HPS memory standards support from LPDDR2 to LPDDR3. Updated HPS block diagram to include dedicated HPS I/O and FPGA Configuration blocks as well as repositioned SD/SDIO/MMC, DMA, SPI and NAND Flash with ECC blocks . | | December 2013 | 2013.12.02 | Initial release. |