



Welcome to **E-XFL.COM** 

# Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                             |
|--------------------------------|-------------------------------------------------------------|
| Product Status                 | Active                                                      |
| Number of LABs/CLBs            | 217080                                                      |
| Number of Logic Elements/Cells | 570000                                                      |
| Total RAM Bits                 | 42082304                                                    |
| Number of I/O                  | 696                                                         |
| Number of Gates                | -                                                           |
| Voltage - Supply               | 0.87V ~ 0.98V                                               |
| Mounting Type                  | Surface Mount                                               |
| Operating Temperature          | 0°C ~ 100°C (TJ)                                            |
| Package / Case                 | 1517-BBGA, FCBGA                                            |
| Supplier Device Package        | 1517-FCBGA (40x40)                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/intel/10ax057k2f40e2sg |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Contents**

| Inte | I <sup>®</sup> Arria <sup>®</sup> 10 Device Overview         | 3    |
|------|--------------------------------------------------------------|------|
|      | Key Advantages of Intel Arria 10 Devices                     | 4    |
|      | Summary of Intel Arria 10 Features                           |      |
|      | Intel Arria 10 Device Variants and Packages                  | 7    |
|      | Intel Arria 10 GX                                            | 7    |
|      | Intel Arria 10 GT                                            | . 11 |
|      | Intel Arria 10 SX                                            | . 14 |
|      | I/O Vertical Migration for Intel Arria 10 Devices            | . 17 |
|      | Adaptive Logic Module                                        |      |
|      | Variable-Precision DSP Block                                 | . 18 |
|      | Embedded Memory Blocks                                       | . 20 |
|      | Types of Embedded Memory                                     | 21   |
|      | Embedded Memory Capacity in Intel Arria 10 Devices           | 21   |
|      | Embedded Memory Configurations for Single-port Mode          |      |
|      | Clock Networks and PLL Clock Sources                         | . 22 |
|      | Clock Networks                                               |      |
|      | Fractional Synthesis and I/O PLLs                            |      |
|      | FPGA General Purpose I/O                                     |      |
|      | External Memory Interface                                    |      |
|      | Memory Standards Supported by Intel Arria 10 Devices         |      |
|      | PCIe Gen1, Gen2, and Gen3 Hard IP                            |      |
|      | Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet     |      |
|      | Interlaken Support                                           |      |
|      | 10 Gbps Ethernet Support                                     |      |
|      | Low Power Serial Transceivers                                |      |
|      | Transceiver Channels                                         |      |
|      | PMA Features                                                 |      |
|      | PCS Features                                                 |      |
|      | SoC with Hard Processor System                               |      |
|      | Key Advantages of 20-nm HPS                                  |      |
|      | Features of the HPS                                          |      |
|      | FPGA Configuration and HPS Booting                           | 37   |
|      | Hardware and Software Development                            |      |
|      | Dynamic and Partial Reconfiguration                          |      |
|      | Dynamic Reconfiguration                                      |      |
|      | Partial Reconfiguration                                      |      |
|      | Enhanced Configuration and Configuration via Protocol        |      |
|      | SEU Error Detection and Correction                           |      |
|      | Power Management                                             |      |
|      | Incremental Compilation                                      |      |
|      | Document Revision History for Intel Arria 10 Device Overview | 40   |



# Intel® Arria® 10 Device Overview

The Intel® Arria® 10 device family consists of high-performance and power-efficient 20 nm mid-range FPGAs and SoCs.

Intel Arria 10 device family delivers:

- Higher performance than the previous generation of mid-range and high-end FPGAs.
- Power efficiency attained through a comprehensive set of power-saving technologies.

The Intel Arria 10 devices are ideal for high performance, power-sensitive, midrange applications in diverse markets.

Table 1. Sample Markets and Ideal Applications for Intel Arria 10 Devices

| Market                | Applications                                                                                                                        |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Wireless              | Channel and switch cards in remote radio heads     Mobile backhaul                                                                  |
| Wireline              | <ul> <li>40G/100G muxponders and transponders</li> <li>100G line cards</li> <li>Bridging</li> <li>Aggregation</li> </ul>            |
| Broadcast             | <ul> <li>Studio switches</li> <li>Servers and transport</li> <li>Videoconferencing</li> <li>Professional audio and video</li> </ul> |
| Computing and Storage | Flash cache     Cloud computing servers     Server acceleration                                                                     |
| Medical               | Diagnostic scanners     Diagnostic imaging                                                                                          |
| Military              | Missile guidance and control     Radar     Electronic warfare     Secure communications                                             |

### **Related Information**

Intel Arria 10 Device Handbook: Known Issues

Lists the planned updates to the *Intel Arria 10 Device Handbook* chapters.

Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services.

ISO 9001:2008 Registered



### **Key Advantages of Intel Arria 10 Devices**

Table 2. Key Advantages of the Intel Arria 10 Device Family

| Advantage                                                                                                 | Supporting Feature                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Enhanced core architecture                                                                                | Built on TSMC's 20 nm process technology     60% higher performance than the previous generation of mid-range FPGAs     15% higher performance than the fastest previous-generation FPGA                                                                                                                            |
| High-bandwidth integrated transceivers                                                                    | <ul> <li>Short-reach rates up to 25.8 Gigabits per second (Gbps)</li> <li>Backplane capability up to 12.5 Gbps</li> <li>Integrated 10GBASE-KR and 40GBASE-KR4 Forward Error Correction (FEC)</li> </ul>                                                                                                             |
| Improved logic integration and hard IP blocks                                                             | 8-input adaptive logic module (ALM)     Up to 65.6 megabits (Mb) of embedded memory     Variable-precision digital signal processing (DSP) blocks     Fractional synthesis phase-locked loops (PLLs)     Hard PCI Express Gen3 IP blocks     Hard memory controllers and PHY up to 2,400 Megabits per second (Mbps) |
| Second generation hard<br>processor system (HPS) with<br>integrated ARM* Cortex*-A9*<br>MPCore* processor | Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Intel Arria 10 system-on-a-chip (SoC)  Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric                                                             |
| Advanced power savings                                                                                    | Comprehensive set of advanced power saving features Power-optimized MultiTrack routing and core architecture Up to 40% lower power compared to previous generation of mid-range FPGAs Up to 60% lower power compared to previous generation of high-end FPGAs                                                       |

## **Summary of Intel Arria 10 Features**

**Table 3.** Summary of Features for Intel Arria 10 Devices

| Feature                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Technology                      | <ul> <li>TSMC's 20-nm SoC process technology</li> <li>Allows operation at a lower V<sub>CC</sub> level of 0.82 V instead of the 0.9 V standard V<sub>CC</sub> core voltage</li> </ul>                                                                                                                                                                                                                                             |
| Packaging                       | <ul> <li>1.0 mm ball-pitch Fineline BGA packaging</li> <li>0.8 mm ball-pitch Ultra Fineline BGA packaging</li> <li>Multiple devices with identical package footprints for seamless migration between different FPGA densities</li> <li>Devices with compatible package footprints allow migration to next generation high-end Stratix® 10 devices</li> <li>RoHS, leaded<sup>(1)</sup>, and lead-free (Pb-free) options</li> </ul> |
| High-performance<br>FPGA fabric | <ul> <li>Enhanced 8-input ALM with four registers</li> <li>Improved multi-track routing architecture to reduce congestion and improve compilation time</li> <li>Hierarchical core clocking architecture</li> <li>Fine-grained partial reconfiguration</li> </ul>                                                                                                                                                                  |
| Internal memory blocks          | M20K—20-Kb memory blocks with hard error correction code (ECC)     Memory logic array block (MLAB)—640-bit memory                                                                                                                                                                                                                                                                                                                 |
|                                 | continued                                                                                                                                                                                                                                                                                                                                                                                                                         |

<sup>(1)</sup> Contact Intel for availability.



| Feature            | Description                                                                                                                                                                                                                                            |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | <ul> <li>Dynamic reconfiguration of the transceivers and PLLs</li> <li>Fine-grained partial reconfiguration of the core fabric</li> <li>Active Serial x4 Interface</li> </ul>                                                                          |
| Power management   | SmartVID     Low static power device options     Programmable Power Technology     Intel Quartus Prime integrated power analysis                                                                                                                       |
| Software and tools | <ul> <li>Intel Quartus Prime design suite</li> <li>Transceiver toolkit</li> <li>Platform Designer system integration tool</li> <li>DSP Builder for Intel FPGAs</li> <li>OpenCL™ support</li> <li>Intel SoC FPGA Embedded Design Suite (EDS)</li> </ul> |

### **Related Information**

Intel Arria 10 Transceiver PHY Overview

Provides details on Intel Arria 10 transceivers.

### **Intel Arria 10 Device Variants and Packages**

#### Table 4. **Device Variants for the Intel Arria 10 Device Family**

| Variant           | Description                                                                                                                                                                                                                                         |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Intel Arria 10 GX | FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                                                          |
| Intel Arria 10 GT | <ul> <li>FPGA featuring:</li> <li>17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.</li> <li>25.8 Gbps transceivers for supporting CAUI-4 and CEI-25G applications with CFP2 and CFP4 modules.</li> </ul> |
| Intel Arria 10 SX | SoC integrating ARM-based HPS and FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.                                                                                                        |

### **Intel Arria 10 GX**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

### **Related Information**

Intel FPGA Product Selector

Provides the latest information on Intel products.



### **Available Options**

Figure 1. Sample Ordering Code and Available Options for Intel Arria 10 GX Devices



### **Related Information**

Transceiver Performance for Intel Arria 10 GX/SX Devices

Provides more information about the transceiver speed grade.



Table 6. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 570, GX 660, GX 900, and GX 1150)

| Re              | source                  |         | Produc    | t Line    |           |
|-----------------|-------------------------|---------|-----------|-----------|-----------|
|                 |                         | GX 570  | GX 660    | GX 900    | GX 1150   |
| Logic Elements  | s (LE) (K)              | 570     | 660       | 900       | 1,150     |
| ALM             |                         | 217,080 | 251,680   | 339,620   | 427,200   |
| Register        |                         | 868,320 | 1,006,720 | 1,358,480 | 1,708,800 |
| Memory (Kb)     | M20K                    | 36,000  | 42,620    | 48,460    | 54,260    |
|                 | MLAB                    | 5,096   | 5,788     | 9,386     | 12,984    |
| Variable-precis | sion DSP Block          | 1,523   | 1,687     | 1,518     | 1,518     |
| 18 x 19 Multip  | lier                    | 3,046   | 3,374     | 3,036     | 3,036     |
| PLL             | Fractional<br>Synthesis | 16      | 16        | 32        | 32        |
|                 | I/O                     | 16      | 16        | 16        | 16        |
| 17.4 Gbps Trai  | nsceiver                | 48      | 48        | 96        | 96        |
| GPIO (3)        |                         | 696     | 696       | 768       | 768       |
| LVDS Pair (4)   |                         | 324     | 324       | 384       | 384       |
| PCIe Hard IP E  | Block                   | 2       | 2         | 4         | 4         |
| Hard Memory     | Controller              | 16      | 16        | 16        | 16        |

### **Package Plan**

### Table 7. Package Plan for Intel Arria 10 GX Devices (U19, F27, and F29)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line |         | U19<br>mm × 19 n<br>34-pin UBG/ |      |         | F27<br>mm × 27 n<br>72-pin FBG/ |      | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) |          |      |  |
|--------------|---------|---------------------------------|------|---------|---------------------------------|------|-----------------------------------------|----------|------|--|
|              | 3 V I/O | LVDS I/O                        | XCVR | 3 V I/O | LVDS I/O                        | XCVR | 3 V I/O                                 | LVDS I/O | XCVR |  |
| GX 160       | 48      | 192                             | 6    | 48      | 192                             | 12   | 48                                      | 240      | 12   |  |
| GX 220       | 48      | 192                             | 6    | 48      | 192                             | 12   | 48                                      | 240      | 12   |  |
| GX 270       | _       | _                               | _    | 48      | 192                             | 12   | 48                                      | 312      | 12   |  |
| GX 320       | _       |                                 |      | 48      | 192                             | 12   | 48                                      | 312      | 12   |  |
| GX 480       | _       | _                               | _    | _       | _                               | _    | 48                                      | 312      | 12   |  |



### Table 8. Package Plan for Intel Arria 10 GX Devices (F34, F35, NF40, and KF40)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) |     |            | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) |      |            |             | KF40<br>nm × 40<br>7-pin FB |            | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |      |    |
|--------------|------------------------------------------|-----|------------|------------------------------------------|------|------------|-------------|-----------------------------|------------|-------------------------------------------|------|----|
|              | 3 V LVDS XCVR I/O I/O                    |     | 3 V<br>I/O | LVDS<br>I/O                              | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR                        | 3 V<br>I/O | LVDS<br>I/O                               | XCVR |    |
| GX 270       | 48                                       | 336 | 24         | 48                                       | 336  | 24         | _           | _                           | _          | _                                         | _    | _  |
| GX 320       | 48                                       | 336 | 24         | 48                                       | 336  | 24         | _           | _                           | _          | _                                         | _    | _  |
| GX 480       | 48                                       | 444 | 24         | 48                                       | 348  | 36         | _           | _                           | _          | _                                         | _    | -  |
| GX 570       | 48                                       | 444 | 24         | 48                                       | 348  | 36         | 96          | 600                         | 36         | 48                                        | 540  | 48 |
| GX 660       | 48                                       | 444 | 24         | 48                                       | 348  | 36         | 96          | 600                         | 36         | 48                                        | 540  | 48 |
| GX 900       | _                                        | 504 | 24         | _                                        | _    | _          | _           | _                           | _          | _                                         | 600  | 48 |
| GX 1150      | _                                        | 504 | 24         | _                                        | _    | _          | _           | _                           | _          | _                                         | 600  | 48 |

### Table 9. Package Plan for Intel Arria 10 GX Devices (RF40, NF45, SF45, and UF45)

Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package.

| Product Line | RF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) |             |      | NF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) |             |      | SF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) |             |      | UF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) |             |      |
|--------------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|
|              | 3 V<br>I/O                                | LVDS<br>I/O | XCVR |
| GX 900       | _                                         | 342         | 66   | _                                         | 768         | 48   | -                                         | 624         | 72   | _                                         | 480         | 96   |
| GX 1150      | _                                         | 342         | 66   | _                                         | 768         | 48   | ı                                         | 624         | 72   | ı                                         | 480         | 96   |

### **Related Information**

I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook

Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package.

### **Intel Arria 10 GT**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GT devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

#### **Related Information**

Intel FPGA Product Selector

Provides the latest information on Intel products.



### **Available Options**

Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices





#### **Related Information**

I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook

Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package.

### **Intel Arria 10 SX**

This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector.

#### **Related Information**

Intel FPGA Product Selector

Provides the latest information on Intel products.

### **Available Options**

Figure 3. Sample Ordering Code and Available Options for Intel Arria 10 SX Devices



#### **Related Information**

Transceiver Performance for Intel Arria 10 GX/SX Devices

Provides more information about the transceiver speed grade.



### I/O Vertical Migration for Intel Arria 10 Devices

### Figure 4. Migration Capability Across Intel Arria 10 Product Lines

- The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades.
- To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts.
- An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use
  memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to
  banks that are LVDS I/O in both devices.
- There may be nominal 0.15 mm package height difference between some product lines in the same package type.
- Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View.

| Variant             | Product |          |          |          |          |          | Package  | e        |      |      |          |          |
|---------------------|---------|----------|----------|----------|----------|----------|----------|----------|------|------|----------|----------|
| Variant             | Line    | U19      | F27      | F29      | F34      | F35      | KF40     | NF40     | RF40 | NF45 | SF45     | UF45     |
|                     | GX 160  | <b>1</b> | <b>1</b> | <b>1</b> |          |          |          |          |      |      |          |          |
|                     | GX 220  | <b>+</b> |          |          |          |          |          |          |      |      |          |          |
|                     | GX 270  |          |          |          | 1        | <b>1</b> |          |          |      |      |          |          |
|                     | GX 320  |          | <b>V</b> |          |          |          |          |          |      |      |          |          |
| Intel® Arria® 10 GX | GX 480  |          |          | <b>V</b> |          |          |          |          |      |      |          |          |
|                     | GX 570  |          |          |          |          |          | <b>1</b> | 1        |      |      |          |          |
|                     | GX 660  |          |          |          |          | <b>V</b> | <b>\</b> |          |      |      |          |          |
|                     | GX 900  |          |          |          |          |          |          |          | 1    | 1    | <b></b>  | 1        |
|                     | GX 1150 |          |          |          | <b>V</b> |          |          | <b>+</b> | +    | +    |          | <b>+</b> |
| Intel Arria 10 GT   | GT 900  |          |          |          |          |          |          |          |      |      |          |          |
| intel Afria 10 G1   | GT 1150 |          |          |          |          |          |          |          |      |      | <b>V</b> |          |
|                     | SX 160  | 1        | 1        | 1        |          |          |          |          |      |      |          |          |
|                     | SX 220  | +        |          |          |          |          |          |          |      |      |          |          |
|                     | SX 270  |          |          |          | 1        | <b>†</b> |          |          |      |      |          |          |
| Intel Arria 10 SX   | SX 320  |          | <b>V</b> |          |          |          |          |          |      |      |          |          |
|                     | SX 480  |          |          | <b>V</b> |          |          |          |          |      |      |          |          |
|                     | SX 570  |          |          |          |          |          | <b>†</b> | <b>†</b> |      |      |          |          |
|                     | SX 660  |          |          |          | <b>V</b> |          |          |          |      |      |          |          |

Note:

To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner.

### **Adaptive Logic Module**

Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric.

The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture.



| Variant | Product Line | precision | Independent Input and Output<br>Multiplications Operator |                       | 18 x 19<br>Multiplier | 18 x 18<br>Multiplier<br>Adder |
|---------|--------------|-----------|----------------------------------------------------------|-----------------------|-----------------------|--------------------------------|
|         | DSP Block    | DSP BIOCK | 18 x 19<br>Multiplier                                    | 27 x 27<br>Multiplier | Adder Sum<br>Mode     | Summed with<br>36 bit Input    |
|         | SX 320       | 984       | 1,968                                                    | 984                   | 984                   | 984                            |
|         | SX 480       | 1,368     | 2,736                                                    | 1,368                 | 1,368                 | 1,368                          |
|         | SX 570       | 1,523     | 3,046                                                    | 1,523                 | 1,523                 | 1,523                          |
|         | SX 660       | 1,687     | 3,374                                                    | 1,687                 | 1,687                 | 1,687                          |

Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices

The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device.

| Variant        | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak Giga Floating- Point Operations per Second (GFLOPs) |
|----------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------|
| Intel Arria 10 | GX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                      |
| GX             | GX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                      |
|                | GX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                      |
|                | GX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                      |
|                | GX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                    |
|                | GX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                    |
|                | GX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                    |
|                | GX 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
|                | GX 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| Intel Arria 10 | GT 900       | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| GT             | GT 1150      | 1,518                               | 1,518                                                           | 1,518                                            | 1,518                                                                    | 1,366                                                    |
| Intel Arria 10 | SX 160       | 156                                 | 156                                                             | 156                                              | 156                                                                      | 140                                                      |
| SX             | SX 220       | 192                                 | 192                                                             | 192                                              | 192                                                                      | 173                                                      |
|                | SX 270       | 830                                 | 830                                                             | 830                                              | 830                                                                      | 747                                                      |
|                | SX 320       | 984                                 | 984                                                             | 984                                              | 984                                                                      | 886                                                      |
|                | SX 480       | 1,369                               | 1,368                                                           | 1,368                                            | 1,368                                                                    | 1,231                                                    |
|                | SX 570       | 1,523                               | 1,523                                                           | 1,523                                            | 1,523                                                                    | 1,371                                                    |
|                | SX 660       | 1,687                               | 1,687                                                           | 1,687                                            | 1,687                                                                    | 1,518                                                    |

### **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.



### Table 20. Memory Standards Supported by the Hard Memory Controller

This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator and Intel Arria 10 Device Datasheet.

| Memory Standard | Rate Support | Ping Pong PHY Support | Maximum Frequency (MHz) |
|-----------------|--------------|-----------------------|-------------------------|
| DDR4 SDRAM      | Quarter rate | Yes                   | 1,067                   |
|                 |              | _                     | 1,200                   |
| DDR3 SDRAM      | Half rate    | Yes                   | 533                     |
|                 |              | _                     | 667                     |
|                 | Quarter rate | Yes                   | 1,067                   |
|                 |              | _                     | 1,067                   |
| DDR3L SDRAM     | Half rate    | Yes                   | 533                     |
|                 |              | _                     | 667                     |
|                 | Quarter rate | Yes                   | 933                     |
|                 |              | _                     | 933                     |
| LPDDR3 SDRAM    | Half rate    | _                     | 533                     |
|                 | Quarter rate | _                     | 800                     |

### Table 21. Memory Standards Supported by the Soft Memory Controller

| Memory Standard             | Rate Support | Maximum Frequency<br>(MHz) |
|-----------------------------|--------------|----------------------------|
| RLDRAM 3 (11)               | Quarter rate | 1,200                      |
| QDR IV SRAM <sup>(11)</sup> | Quarter rate | 1,067                      |
| QDR II SRAM                 | Full rate    | 333                        |
|                             | Half rate    | 633                        |
| QDR II+ SRAM                | Full rate    | 333                        |
|                             | Half rate    | 633                        |
| QDR II+ Xtreme SRAM         | Full rate    | 333                        |
|                             | Half rate    | 633                        |

### Table 22. Memory Standards Supported by the HPS Hard Memory Controller

The hard processor system (HPS) is available in Intel Arria 10 SoC devices only.

| Memory Standard | Rate Support | Maximum Frequency<br>(MHz) |
|-----------------|--------------|----------------------------|
| DDR4 SDRAM      | Half rate    | 1,200                      |
| DDR3 SDRAM      | Half rate    | 1,067                      |
| DDR3L SDRAM     | Half rate    | 933                        |

<sup>(11)</sup> Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller.



#### **Related Information**

#### Intel Arria 10 Device Datasheet

Lists the memory interface performance according to memory interface standards, rank or chip select configurations, and Intel Arria 10 device speed grades.

### PCIe Gen1, Gen2, and Gen3 Hard IP

Intel Arria 10 devices contain PCIe hard IP that is designed for performance and ease-of-use:

- Includes all layers of the PCIe stack—transaction, data link and physical layers.
- Supports PCIe Gen3, Gen2, and Gen1 Endpoint and Root Port in x1, x2, x4, or x8 lane configuration.
- Operates independently from the core logic—optional configuration via protocol (CvP) allows the PCIe link to power up and complete link training in less than 100 ms while the Intel Arria 10 device completes loading the programming file for the rest of the FPGA.
- Provides added functionality that makes it easier to support emerging features such as Single Root I/O Virtualization (SR-IOV) and optional protocol extensions.
- Provides improved end-to-end datapath protection using ECC.
- Supports FPGA configuration via protocol (CvP) using PCIe at Gen3, Gen2, or Gen1 speed.

#### **Related Information**

PCS Features on page 30

### **Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet**

### **Interlaken Support**

The Intel Arria 10 enhanced PCS hard IP provides integrated Interlaken PCS supporting rates up to 25.8 Gbps per lane.

The Interlaken PCS is based on the proven functionality of the PCS developed for Intel's previous generation FPGAs, which demonstrated interoperability with Interlaken ASSP vendors and third-party IP suppliers. The Interlaken PCS is present in every transceiver channel in Intel Arria 10 devices.

#### **Related Information**

PCS Features on page 30

### **10 Gbps Ethernet Support**

The Intel Arria 10 enhanced PCS hard IP supports 10GBASE-R PCS compliant with IEEE 802.3 10 Gbps Ethernet (10GbE). The integrated hard IP support for 10GbE and the 10 Gbps transceivers save external PHY cost, board space, and system power.



Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices



Figure 8. Device Chip Overview for Intel Arria 10 SX Devices



### **PMA Features**

Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs.





| PCS           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Standard PCS  | <ul> <li>Operates at a data rate up to 12 Gbps</li> <li>Supports protocols such as PCI-Express, CPRI 4.2+, GigE, IEEE 1588 in Hard PCS</li> <li>Implements other protocols using Basic/Custom (Standard PCS) transceiver configuration rules.</li> </ul>                                                                                                                                                                                           |
| Enhanced PCS  | <ul> <li>Performs functions common to most serial data industry standards, such as word alignment, encoding/decoding, and framing, before data is sent or received off-chip through the PMA</li> <li>Handles data transfer to and from the FPGA fabric</li> <li>Handles data transfer internally to and from the PMA</li> <li>Provides frequency compensation</li> <li>Performs channel bonding for multi-channel low skew applications</li> </ul> |
| PCIe Gen3 PCS | <ul> <li>Supports the seamless switching of Data and Clock between the Gen1, Gen2, and Gen3 data rates</li> <li>Provides support for PIPE 3.0 features</li> <li>Supports the PIPE interface with the Hard IP enabled, as well as with the Hard IP bypassed</li> </ul>                                                                                                                                                                              |

### **Related Information**

- PCIe Gen1, Gen2, and Gen3 Hard IP on page 26
- Interlaken Support on page 26
- 10 Gbps Ethernet Support on page 26

### **PCS Protocol Support**

This table lists some of the protocols supported by the Intel Arria 10 transceiver PCS. For more information about the blocks in the transmitter and receiver data paths, refer to the related information.

| Protocol                                     | Data Rate<br>(Gbps) | Transceiver IP              | PCS Support                       |
|----------------------------------------------|---------------------|-----------------------------|-----------------------------------|
| PCIe Gen3 x1, x2, x4, x8                     | 8.0                 | Native PHY (PIPE)           | Standard PCS and PCIe<br>Gen3 PCS |
| PCIe Gen2 x1, x2, x4, x8                     | 5.0                 | Native PHY (PIPE)           | Standard PCS                      |
| PCIe Gen1 x1, x2, x4, x8                     | 2.5                 | Native PHY (PIPE)           | Standard PCS                      |
| 1000BASE-X Gigabit Ethernet                  | 1.25                | Native PHY                  | Standard PCS                      |
| 1000BASE-X Gigabit Ethernet with IEEE 1588v2 | 1.25                | Native PHY                  | Standard PCS                      |
| 10GBASE-R                                    | 10.3125             | Native PHY                  | Enhanced PCS                      |
| 10GBASE-R with IEEE 1588v2                   | 10.3125             | Native PHY                  | Enhanced PCS                      |
| 10GBASE-R with KR FEC                        | 10.3125             | Native PHY                  | Enhanced PCS                      |
| 10GBASE-KR and 1000BASE-X                    | 10.3125             | 1G/10GbE and 10GBASE-KR PHY | Standard PCS and<br>Enhanced PCS  |
| Interlaken (CEI-6G/11G)                      | 3.125 to 17.4       | Native PHY                  | Enhanced PCS                      |
| SFI-S/SFI-5.2                                | 11.2                | Native PHY                  | Enhanced PCS                      |
| 10G SDI                                      | 10.692              | Native PHY                  | Enhanced PCS                      |
|                                              | •                   |                             | continued                         |



#### Table 24. **Improvements in 20 nm HPS**

This table lists the key improvements of the 20 nm HPS compared to the 28 nm HPS.

| Advantages/<br>Improvements                           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Increased performance and overdrive capability        | While the nominal processor frequency is 1.2 GHz, the 20 nm HPS offers an "overdrive" feature which enables a higher processor operating frequency. This requires a higher supply voltage value that is unique to the HPS and may require a separate regulator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Increased processor memory bandwidth and DDR4 support | Up to 64-bit DDR4 memory at 2,400 Mbps support is available for the processor. The hard memory controller for the HPS comprises a multi-port front end that manages connections to a single port memory controller. The multi-port front end allows logic core and the HPS to share ports and thereby the available bandwidth of the memory controller.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Flexible I/O sharing                                  | <ul> <li>An advanced I/O pin muxing scheme allows improved sharing of I/O between the HPS and the core logic. The following types of I/O are available for SoC:</li> <li>17 dedicated I/Os—physically located inside the HPS block and are not accessible to logic within the core. The 17 dedicated I/Os are used for HPS clock, resets, and interfacing with boot devices, QSPI, and SD/MMC.</li> <li>48 direct shared I/O—located closest to the HPS block and are ideal for high speed HPS peripherals such as EMAC, USB, and others. There is one bank of 48 I/Os that supports direct sharing where the 48 I/Os can be shared 12 I/Os at a time.</li> <li>Standard (shared) I/O—all standard I/Os can be shared by the PPS peripherals and any logic within the core. For designs where more than 48 I/Os are required to fully use all the peripherals in the HPS, these I/Os can be connected through the core logic.</li> </ul> |
| EMAC core                                             | Three EMAC cores are available in the HPS. The EMAC cores enable an application to support two redundant Ethernet connections; for example, backplane, or two EMAC cores for managing IEEE 1588 time stamp information while allowing a third EMAC core for debug and configuration. All three EMACs can potentially share the same time stamps, simplifying the 1588 time stamping implementation. A new serial time stamp interface allows core logic to access and read the time stamp values. The integrated EMAC controllers can be connected to external Ethernet PHY through the provided MDIO or I <sup>2</sup> C interface.                                                                                                                                                                                                                                                                                                     |
| On-chip memory                                        | The on-chip memory is updated to 256 KB support and can support larger data sets and real time algorithms.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ECC enhancements                                      | Improvements in L2 Cache ECC management allow identification of errors down to the address level. ECC enhancements also enable improved error injection and status reporting via the introduction of new memory mapped access to syndrome and data signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| HPS to FPGA Interconnect<br>Backbone                  | Although the HPS and the Logic Core can operate independently, they are tightly coupled via a high-bandwidth system interconnect built from high-performance ARM AMBA AXI bus bridges. IP bus masters in the FPGA fabric have access to HPS bus slaves via the FPGA-to-HPS interconnect. Similarly, HPS bus masters have access to bus slaves in the core fabric via the HPS-to-FPGA bridge. Both bridges are AMBA AXI-3 compliant and support simultaneous read and write transactions. Up to three masters within the core fabric can share the HPS SDRAM controller with the processor. Additionally, the processor can be used to configure the core fabric under program control via a dedicated 32-bit configuration port.                                                                                                                                                                                                         |
| FPGA configuration and HPS booting                    | The FPGA fabric and HPS in the SoCs are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power.  You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Security                                              | New security features have been introduced for anti-tamper management, secure boot, encryption (AES), and authentication (SHA).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



#### Features of the HPS

The HPS has the following features:

- 1.2-GHz, dual-core ARM Cortex-A9 MPCore processor with up to 1.5-GHz via overdrive
  - ARMv7-A architecture that runs 32-bit ARM instructions, 16-bit and 32-bit
     Thumb instructions, and 8-bit Java byte codes in Jazelle style
  - Superscalar, variable length, out-of-order pipeline with dynamic branch prediction
  - Instruction Efficiency 2.5 MIPS/MHz, which provides total performance of 7500 MIPS at 1.5 GHz
- Each processor core includes:
  - 32 KB of L1 instruction cache, 32 KB of L1 data cache
  - Single- and double-precision floating-point unit and NEON media engine
  - CoreSight debug and trace technology
  - Snoop Control Unit (SCU) and Acceleration Coherency Port (ACP)
- 512 KB of shared L2 cache
- 256 KB of scratch RAM
- Hard memory controller with support for DDR3, DDR4 and optional error correction code (ECC) support
- Multiport Front End (MPFE) Scheduler interface to the hard memory controller
- 8-channel direct memory access (DMA) controller
- QSPI flash controller with SIO, DIO, QIO SPI Flash support
- NAND flash controller (ONFI 1.0 or later) with DMA and ECC support, updated to support 8 and 16-bit Flash devices and new command DMA to offload CPU for fast power down recovery
- Updated SD/SDIO/MMC controller to eMMC 4.5 with DMA with CE-ATA digital command support
- 3 10/100/1000 Ethernet media access control (MAC) with DMA
- 2 USB On-the-Go (OTG) controllers with DMA
- 5 I<sup>2</sup>C controllers (3 can be used by EMAC for MIO to external PHY)
- 2 UART 16550 Compatible controllers
- 4 serial peripheral interfaces (SPI) (2 Master, 2 Slaves)
- 62 programmable general-purpose I/Os, which includes 48 direct share I/Os that allows the HPS peripherals to connect directly to the FPGA I/Os
- 7 general-purpose timers
- 4 watchdog timers
- Anti-tamper, Secure Boot, Encryption (AES) and Authentication (SHA)



### **FPGA Configuration and HPS Booting**

The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power.

Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or
  partially reconfigure the FPGA fabric at any time under software control. The HPS
  can also configure other FPGAs on the board through the FPGA configuration
  controller.
- Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.

### **Hardware and Software Development**

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software.

For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team.

You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

### **Dynamic and Partial Reconfiguration**

The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers.

### **Dynamic Reconfiguration**

You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support.

### **Partial Reconfiguration**

Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation.



The optional power reduction techniques in Intel Arria 10 devices include:

- SmartVID—a code is programmed into each device during manufacturing that allows a smart regulator to operate the device at lower core V<sub>CC</sub> while maintaining performance
- **Programmable Power Technology**—non-critical timing paths are identified by the Intel Quartus Prime software and the logic in these paths is biased for low power instead of high performance
- **Low Static Power Options**—devices are available with either standard static power or low static power while maintaining performance

Furthermore, Intel Arria 10 devices feature Intel's industry-leading low power transceivers and include a number of hard IP blocks that not only reduce logic resources but also deliver substantial power savings compared to soft implementations. In general, hard IP blocks consume up to 90% less power than the equivalent soft logic implementations.

### **Incremental Compilation**

The Intel Quartus Prime software incremental compilation feature reduces compilation time and helps preserve performance to ease timing closure. The incremental compilation feature enables the partial reconfiguration flow for Intel Arria 10 devices.

Incremental compilation supports top-down, bottom-up, and team-based design flows. This feature facilitates modular, hierarchical, and team-based design flows where different designers compile their respective design sections in parallel. Furthermore, different designers or IP providers can develop and optimize different blocks of the design independently. These blocks can then be imported into the top level project.

## **Document Revision History for Intel Arria 10 Device Overview**

| Document<br>Version | Changes                                                                                                  |
|---------------------|----------------------------------------------------------------------------------------------------------|
| 2018.04.09          | Updated the lowest $V_{CC}$ from 0.83 V to 0.82 V in the topic listing a summary of the device features. |

| Date         | Version    | Changes                                                                                                                                                        |
|--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| January 2018 | 2018.01.17 | Updated the maximum data rate for HPS (Intel Arria 10 SX devices external memory interface DDR3 controller from 2,166 Mbps to 2,133 Mbps.                      |
|              |            | Updated maximum frequency supported for half rate QDRII and QDRII     + SRAM to 633 MHz in Memory Standards Supported by the Soft     Memory Controller table. |
|              |            | Updated transceiver backplane capability to 12.5 Gbps.                                                                                                         |
|              |            | Removed transceiver speed grade 5 in Sample Ordering Core and<br>Available Options for Intel Arria 10 GX Devices figure.                                       |
|              | ı          | continued                                                                                                                                                      |

### A10-OVERVIEW | 2018.04.09



| Date           | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                |            | <ul> <li>Removed package code 40, low static power, SmartVID, industrial, and military operating temperature support from Sample Ordering Core and Available Options for Intel Arria 10 GT Devices figure.</li> <li>Updated short reach transceiver rate for Intel Arria 10 GT devices to 25.8 Gbps.</li> <li>Removed On-Die Instrumentation — EyeQ and Jitter Margin Tool support from PMA Features of the Transceivers in Intel Arria 10 Devices table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| September 2017 | 2017.09.20 | Updated the maximum speed of the DDR4 external memory interface from 1,333 MHz/2,666 Mbps to 1,200 MHz/2,400 Mbps.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| July 2017      | 2017.07.13 | Corrected the automotive temperature range in the figure showing the available options for the Intel Arria 10 GX devices from "-40°C to 100°C" to "-40°C to 125°C".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| July 2017      | 2017.07.06 | Added automotive temperature option to Intel Arria 10 GX device family.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| May 2017       | 2017.05.08 | Corrected protocol names with "1588" to "IEEE 1588v2".  Updated the vertical migration table to remove vertical migration between Intel Arria 10 GX and Intel Arria 10 SX device variants.  Removed all "Preliminary" marks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| March 2017     | 2017.03.15 | <ul> <li>Removed the topic about migration from Intel Arria 10 to Intel Stratix<br/>10 devices.</li> <li>Rebranded as Intel.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| October 2016   | 2016.10.31 | <ul> <li>Removed package F36 from Intel Arria 10 GX devices.</li> <li>Updated Intel Arria 10 GT sample ordering code and maximum GX transceiver count. Intel Arria 10 GT devices are available only in the SF45 package option with a maximum of 72 transceivers.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| May 2016       | 2016.05.02 | <ul> <li>Updated the FPGA Configuration and HPS Booting topic.</li> <li>Remove V<sub>CC</sub> PowerManager from the Summary of Features, Power Management and Arria 10 Device Variants and packages topics. This feature is no longer supported in Arria 10 devices.</li> <li>Removed LPDDR3 from the Memory Standards Supported by the HPS Hard Memory Controller table in the Memory Standards Supported by Intel Arria 10 Devices topic. This standard is only supported by the FPGA.</li> <li>Removed transceiver speed grade 5 from the Device Variants and Packages topic for Arria 10 GX and SX devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| February 2016  | 2016.02.11 | <ul> <li>Changed the maximum Arria 10 GT datarate to 25.8 Gbps and the minimum datarate to 1 Gbps globally.</li> <li>Revised the state for Core clock networks in the Summary of Features topic.</li> <li>Changed the transceiver parameters in the "Summary of Features for Arria 10 Devices" table.</li> <li>Changed the transceiver parameters in the "Maximum Resource Counts for Arria 10 GT Devices" table.</li> <li>Changed the package availability for GT devices in the "Package Plan for Arria 10 GT Devices" table.</li> <li>Changed the package configurations for GT devices in the "Migration Capability Across Arria 10 Product Lines" figure.</li> <li>Changed transceiver parameters in the "Low Power Serial Transceivers" section.</li> <li>Changed the transceiver descriptions in the "Device Variants for the Arria 10 Device Family" table.</li> <li>Changed the "Sample Ordering Code and Available Options for Arria 10 GT Devices" figure.</li> <li>Changed the datarates for GT devices in the "PMA Features" section.</li> </ul> |
|                |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |