Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 427200 | | Number of Logic Elements/Cells | 1150000 | | Total RAM Bits | 68857856 | | Number of I/O | 768 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.93V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1932-BBGA, FCBGA | | Supplier Device Package | 1932-FCBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/10ax115n4f45i3sg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Key Advantages of Intel Arria 10 Devices** Table 2. Key Advantages of the Intel Arria 10 Device Family | Advantage | Supporting Feature | | | | | |-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Enhanced core architecture | Built on TSMC's 20 nm process technology 60% higher performance than the previous generation of mid-range FPGAs 15% higher performance than the fastest previous-generation FPGA | | | | | | High-bandwidth integrated transceivers | <ul> <li>Short-reach rates up to 25.8 Gigabits per second (Gbps)</li> <li>Backplane capability up to 12.5 Gbps</li> <li>Integrated 10GBASE-KR and 40GBASE-KR4 Forward Error Correction (FEC)</li> </ul> | | | | | | Improved logic integration and hard IP blocks | 8-input adaptive logic module (ALM) Up to 65.6 megabits (Mb) of embedded memory Variable-precision digital signal processing (DSP) blocks Fractional synthesis phase-locked loops (PLLs) Hard PCI Express Gen3 IP blocks Hard memory controllers and PHY up to 2,400 Megabits per second (Mbps) | | | | | | Second generation hard<br>processor system (HPS) with<br>integrated ARM* Cortex*-A9*<br>MPCore* processor | <ul> <li>Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Intel Arria 10 system-on-a-chip (SoC)</li> <li>Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric</li> </ul> | | | | | | Advanced power savings | Comprehensive set of advanced power saving features Power-optimized MultiTrack routing and core architecture Up to 40% lower power compared to previous generation of mid-range FPGAs Up to 60% lower power compared to previous generation of high-end FPGAs | | | | | ## **Summary of Intel Arria 10 Features** Table 3. Summary of Features for Intel Arria 10 Devices | Feature | Description | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Technology | <ul> <li>TSMC's 20-nm SoC process technology</li> <li>Allows operation at a lower V<sub>CC</sub> level of 0.82 V instead of the 0.9 V standard V<sub>CC</sub> core voltage</li> </ul> | | Packaging | <ul> <li>1.0 mm ball-pitch Fineline BGA packaging</li> <li>0.8 mm ball-pitch Ultra Fineline BGA packaging</li> <li>Multiple devices with identical package footprints for seamless migration between different FPGA densities</li> <li>Devices with compatible package footprints allow migration to next generation high-end Stratix® 10 devices</li> <li>RoHS, leaded<sup>(1)</sup>, and lead-free (Pb-free) options</li> </ul> | | High-performance<br>FPGA fabric | <ul> <li>Enhanced 8-input ALM with four registers</li> <li>Improved multi-track routing architecture to reduce congestion and improve compilation time</li> <li>Hierarchical core clocking architecture</li> <li>Fine-grained partial reconfiguration</li> </ul> | | Internal memory blocks | M20K—20-Kb memory blocks with hard error correction code (ECC) Memory logic array block (MLAB)—640-bit memory | | | continued | <sup>(1)</sup> Contact Intel for availability. | Feature | | Description | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Low-power serial<br>transceivers | - Intel Arria 10 GT- Backplane support: - Intel Arria 10 GX- Intel Arria 10 GT- Extended range dow ATX transmit PLLs w Electronic Dispersion module Adaptive linear and of | —1 Gbps to 17.4 Gbps —1 Gbps to 25.8 Gbps —up to 12.5 | | HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system | Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability 256 KB on-chip RAM and 64 KB on-chip ROM System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers Security features—anti-tamper, secure boot, Advanced Encryption Standard (AES) and authentication (SHA) ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage | | | External interfaces | Hard memory interface—Hard memory controller (2,400 Mbps DDR4, and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) flash controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller Communication interface— 10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I²C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os) | | | Interconnects to core | High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller | | Configuration | Enhanced 256-bit ad | comprehensive design protection to protect your valuable IP investments dvanced encryption standard (AES) design security with authentication obtocol (CvP) using PCIe Gen1, Gen2, or Gen3 | | | | continued | $<sup>^{(2)}</sup>$ Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. ## **Available Options** Figure 1. Sample Ordering Code and Available Options for Intel Arria 10 GX Devices #### **Related Information** Transceiver Performance for Intel Arria 10 GX/SX Devices Provides more information about the transceiver speed grade. ## **Available Options** Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices #### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ## **Intel Arria 10 SX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 SX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. ## **Available Options** Figure 3. Sample Ordering Code and Available Options for Intel Arria 10 SX Devices #### **Related Information** Transceiver Performance for Intel Arria 10 GX/SX Devices Provides more information about the transceiver speed grade. #### **Maximum Resources** Table 12. Maximum Resource Counts for Intel Arria 10 SX Devices | Reso | urce | | | 1 | Product Line | | | | |-----------------------------------|-------------------------|---------|---------|---------|--------------|---------|---------|-----------| | | | SX 160 | SX 220 | SX 270 | SX 320 | SX 480 | SX 570 | SX 660 | | Logic Elements (LE) (K) | | 160 | 220 | 270 | 320 | 480 | 570 | 660 | | ALM | | 61,510 | 80,330 | 101,620 | 119,900 | 183,590 | 217,080 | 251,680 | | Register | | 246,040 | 321,320 | 406,480 | 479,600 | 734,360 | 868,320 | 1,006,720 | | Memory (Kb) | M20K | 8,800 | 11,740 | 15,000 | 17,820 | 28,620 | 36,000 | 42,620 | | | MLAB | 1,050 | 1,690 | 2,452 | 2,727 | 4,164 | 5,096 | 5,788 | | Variable-precision DSP Block | | 156 | 192 | 830 | 985 | 1,368 | 1,523 | 1,687 | | 18 x 19 Multip | lier | 312 | 384 | 1,660 | 1,970 | 2,736 | 3,046 | 3,374 | | PLL | Fractional<br>Synthesis | 6 | 6 | 8 | 8 | 12 | 16 | 16 | | | I/O | 6 | 6 | 8 | 8 | 12 | 16 | 16 | | 17.4 Gbps Trai | nsceiver | 12 | 12 | 24 | 24 | 36 | 48 | 48 | | GPIO (8) | | 288 | 288 | 384 | 384 | 492 | 696 | 696 | | LVDS Pair (9) | | 120 | 120 | 168 | 168 | 174 | 324 | 324 | | PCIe Hard IP E | Block | 1 | 1 | 2 | 2 | 2 | 2 | 2 | | Hard Memory | Controller | 6 | 6 | 8 | 8 | 12 | 16 | 16 | | ARM Cortex-A9 MPCore<br>Processor | | Yes ## **Package Plan** Table 13. Package Plan for Intel Arria 10 SX Devices (U19, F27, F29, and F34) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | <b>Product Line</b> | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) | | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) | | | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) | | | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | | |---------------------|-----------------------------------------|-------------|-----------------------------------------|------------|-------------|-----------------------------------------|------------|-------------|------------------------------------------|------------|-------------|------| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | SX 160 | 48 | 144 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | _ | _ | _ | | SX 220 | 48 | 144 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | _ | _ | _ | | SX 270 | _ | _ | _ | 48 | 192 | 12 | 48 | 312 | 12 | 48 | 336 | 24 | | SX 320 | _ | _ | _ | 48 | 192 | 12 | 48 | 312 | 12 | 48 | 336 | 24 | | 5,, 320 | | | | | | | | | | | conti | | <sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(9)</sup> Each LVDS I/O pair can be used as differential input or output. | Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) | | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) | | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) | | | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | | | |--------------|-----------------------------------------|-------------|-----------------------------------------|------------|-----------------------------------------|------|------------|------------------------------------------|------|------------|-------------|------| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | SX 480 | _ | _ | _ | _ | _ | _ | 48 | 312 | 12 | 48 | 444 | 24 | | SX 570 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 48 | 444 | 24 | | SX 660 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 48 | 444 | 24 | ## Table 14. Package Plan for Intel Arria 10 SX Devices (F35, KF40, and NF40) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | <b>Product Line</b> | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | | KF40<br>mm × 40 n<br>17-pin FBG | | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | |---------------------|------------------------------------------|----------|------|---------|---------------------------------|------|-------------------------------------------|----------|------| | | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | | SX 270 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | SX 320 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | SX 480 | 48 | 348 | 36 | _ | _ | _ | _ | _ | _ | | SX 570 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | SX 660 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | ## **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ## I/O Vertical Migration for Intel Arria 10 Devices ## Figure 4. Migration Capability Across Intel Arria 10 Product Lines - The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades. - To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts. - An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to banks that are LVDS I/O in both devices. - There may be nominal 0.15 mm package height difference between some product lines in the same package type. - Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View. | Variant | Product | | | | | | Package | e | | | | | |---------------------|---------|----------|----------|----------|----------|----------|----------|----------|------|------|----------|----------| | Varialit | Line | U19 | F27 | F29 | F34 | F35 | KF40 | NF40 | RF40 | NF45 | SF45 | UF45 | | | GX 160 | <b>1</b> | <b>1</b> | <b>1</b> | | | | | | | | | | | GX 220 | <b>+</b> | | | | | | | | | | | | | GX 270 | | | | 1 | <b>1</b> | | | | | | | | | GX 320 | | <b>V</b> | | | | | | | | | | | Intel® Arria® 10 GX | GX 480 | | | <b>V</b> | | | | | | | | | | | GX 570 | | | | | | <b>1</b> | 1 | | | | | | | GX 660 | | | | | <b>V</b> | <b>\</b> | | | | | | | | GX 900 | | | | | | | | 1 | 1 | <b></b> | 1 | | | GX 1150 | | | | <b>V</b> | | | <b>+</b> | + | + | | <b>+</b> | | Intel Arria 10 GT | GT 900 | | | | | | | | | | | | | intel Afria 10 G1 | GT 1150 | | | | | | | | | | <b>V</b> | | | | SX 160 | 1 | 1 | 1 | | | | | | | | | | | SX 220 | + | | | | | | | | | | | | | SX 270 | | | | 1 | <b>†</b> | | | | | | | | Intel Arria 10 SX | SX 320 | | <b>V</b> | | | | | | | | | | | | SX 480 | | | <b>V</b> | | | | | | | | | | | SX 570 | | | | | | <b>†</b> | <b>†</b> | | | | | | | SX 660 | | | | <b>V</b> | | | | | | | | Note: To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner. ## **Adaptive Logic Module** Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric. The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture. Figure 5. ALM for Intel Arria 10 Devices The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture. ## **Variable-Precision DSP Block** The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic. Features for fixed-point arithmetic: - High-performance, power-optimized, and fully registered multiplication operations - 18-bit and 27-bit word lengths - Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block - Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results - Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications - Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support - Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters - Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation - 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder - Biased rounding support | Variant | <b>Product Line</b> | Variable-<br>precision<br>DSP Block | Independent In<br>Multiplication | | 18 x 19<br>Multiplier<br>Adder Sum | 18 x 18<br>Multiplier<br>Adder | | |---------|---------------------|-------------------------------------|----------------------------------|-----------------------|------------------------------------|--------------------------------|--| | | | DSP BIOCK | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier | | Summed with 36 bit Input | | | | SX 320 | 984 | 1,968 | 984 | 984 | 984 | | | | SX 480 | 1,368 | 2,736 | 1,368 | 1,368 | 1,368 | | | | SX 570 | 1,523 | 3,046 | 1,523 | 1,523 | 1,523 | | | | SX 660 | 1,687 | 3,374 | 1,687 | 1,687 | 1,687 | | Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device. | Variant | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak Giga Floating- Point Operations per Second (GFLOPs) | |----------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------| | Intel Arria 10 | GX 160 | 156 | 156 | 156 | 156 | 140 | | GX | GX 220 | 192 | 192 | 192 | 192 | 173 | | | GX 270 | 830 | 830 | 830 | 830 | 747 | | | GX 320 | 984 | 984 | 984 | 984 | 886 | | | GX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | GX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | GX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | | | GX 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | | GX 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | GT 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | GT | GT 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | SX 160 | 156 | 156 | 156 | 156 | 140 | | SX | SX 220 | 192 | 192 | 192 | 192 | 173 | | | SX 270 | 830 | 830 | 830 | 830 | 747 | | | SX 320 | 984 | 984 | 984 | 984 | 886 | | | SX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | SX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | SX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | ## **Embedded Memory Blocks** The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements. - Series (R<sub>S</sub>) and parallel (R<sub>T</sub>) on-chip termination (OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ## **External Memory Interface** Intel Arria 10 devices offer massive external memory bandwidth, with up to seven 32-bit DDR4 memory interfaces running at up to 2,400 Mbps. This bandwidth provides additional ease of design, lower power, and resource efficiencies of hardened high-performance memory controllers. The memory interface within Intel Arria 10 FPGAs and SoCs delivers the highest performance and ease of use. You can configure up to a maximum width of 144 bits when using the hard or soft memory controllers. If required, you can bypass the hard memory controller and use a soft controller implemented in the user logic. Each I/O contains a hardened DDR read/write path (PHY) capable of performing key memory interface functionality such as read/write leveling, FIFO buffering to lower latency and improve margin, timing calibration, and on-chip termination. The timing calibration is aided by the inclusion of hard microcontrollers based on Intel's Nios® II technology, specifically tailored to control the calibration of multiple memory interfaces. This calibration allows the Intel Arria 10 device to compensate for any changes in process, voltage, or temperature either within the Intel Arria 10 device itself, or within the external memory device. The advanced calibration algorithms ensure maximum bandwidth and robust timing margin across all operating conditions. In addition to parallel memory interfaces, Intel Arria 10 devices support serial memory technologies such as the Hybrid Memory Cube (HMC). The HMC is supported by the Intel Arria 10 high-speed serial transceivers which connect up to four HMC links, with each link running at data rates up to 15 Gbps. #### **Related Information** ## External Memory Interface Spec Estimator Provides a parametric tool that allows you to find and compare the performance of the supported external memory interfaces in IntelFPGAs. ## **Memory Standards Supported by Intel Arria 10 Devices** The I/Os are designed to provide high performance support for existing and emerging external memory standards. #### **Related Information** #### Intel Arria 10 Device Datasheet Lists the memory interface performance according to memory interface standards, rank or chip select configurations, and Intel Arria 10 device speed grades. ## PCIe Gen1, Gen2, and Gen3 Hard IP Intel Arria 10 devices contain PCIe hard IP that is designed for performance and ease-of-use: - Includes all layers of the PCIe stack—transaction, data link and physical layers. - Supports PCIe Gen3, Gen2, and Gen1 Endpoint and Root Port in x1, x2, x4, or x8 lane configuration. - Operates independently from the core logic—optional configuration via protocol (CvP) allows the PCIe link to power up and complete link training in less than 100 ms while the Intel Arria 10 device completes loading the programming file for the rest of the FPGA. - Provides added functionality that makes it easier to support emerging features such as Single Root I/O Virtualization (SR-IOV) and optional protocol extensions. - Provides improved end-to-end datapath protection using ECC. - Supports FPGA configuration via protocol (CvP) using PCIe at Gen3, Gen2, or Gen1 speed. #### **Related Information** PCS Features on page 30 ## **Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet** ## **Interlaken Support** The Intel Arria 10 enhanced PCS hard IP provides integrated Interlaken PCS supporting rates up to 25.8 Gbps per lane. The Interlaken PCS is based on the proven functionality of the PCS developed for Intel's previous generation FPGAs, which demonstrated interoperability with Interlaken ASSP vendors and third-party IP suppliers. The Interlaken PCS is present in every transceiver channel in Intel Arria 10 devices. #### **Related Information** PCS Features on page 30 ## **10 Gbps Ethernet Support** The Intel Arria 10 enhanced PCS hard IP supports 10GBASE-R PCS compliant with IEEE 802.3 10 Gbps Ethernet (10GbE). The integrated hard IP support for 10GbE and the 10 Gbps transceivers save external PHY cost, board space, and system power. ## A10-OVERVIEW | 2018.04.09 The scalable hard IP supports multiple independent 10GbE ports while using a single PLL for all the 10GBASE-R PCS instantiations, which saves on core logic resources and clock networks: - Simplifies multiport 10GbE systems compared to XAUI interfaces that require an external XAUI-to-10G PHY. - Incorporates Electronic Dispersion Compensation (EDC), which enables direct connection to standard 10 Gbps XFP and SFP+ pluggable optical modules. - Supports backplane Ethernet applications and includes a hard 10GBASE-KR Forward Error Correction (FEC) circuit that you can use for 10 Gbps and 40 Gbps applications. The 10 Gbps Ethernet PCS hard IP and 10GBASE-KR FEC are present in every transceiver channel. #### **Related Information** PCS Features on page 30 ## **Low Power Serial Transceivers** Intel Arria 10 FPGAs and SoCs include lowest power transceivers that deliver high bandwidth, throughput and low latency. Intel Arria 10 devices deliver the industry's lowest power consumption per transceiver channel: - 12.5 Gbps transceivers at as low as 242 mW - 10 Gbps transceivers at as low as 168 mW - 6 Gbps transceivers at as low as 117 mW Intel Arria 10 transceivers support various data rates according to application: - Chip-to-chip and chip-to-module applications—from 1 Gbps up to 25.8 Gbps - Long reach and backplane applications—from 1 Gbps up to 12.5 with advanced adaptive equalization - Critical power sensitive applications—from 1 Gbps up to 11.3 Gbps using lower power modes The combination of 20 nm process technology and architectural advances provide the following benefits: - Significant reduction in die area and power consumption - Increase of up to two times in transceiver I/O density compared to previous generation devices while maintaining optimal signal integrity - Up to 72 total transceiver channels—you can configure up to 6 of these channels to run as fast as 25.8 Gbps - All channels feature continuous data rate support up to the maximum rated speed ## **Transceiver Channels** All transceiver channels feature a dedicated Physical Medium Attachment (PMA) and a hardened Physical Coding Sublayer (PCS). - The PMA provides primary interfacing capabilities to physical channels. - The PCS typically handles encoding/decoding, word alignment, and other preprocessing functions before transferring data to the FPGA core fabric. A transceiver channel consists of a PMA and a PCS block. Most transceiver banks have 6 channels. There are some transceiver banks that contain only 3 channels. A wide variety of bonded and non-bonded data rate configurations is possible using a highly configurable clock distribution network. Up to 80 independent transceiver data rates can be configured. The following figures are graphical representations of top views of the silicon die, which correspond to reverse views for flip chip packages. Different Intel Arria 10 devices may have different floorplans than the ones shown in the figures. | Protocol | Data Rate<br>(Gbps) | Transceiver IP | PCS Support | |----------------------|----------------------------------|----------------|--------------| | CPRI 6.0 (64B/66B) | 0.6144 to<br>10.1376 | Native PHY | Enhanced PCS | | CPRI 4.2 (8B/10B) | 0.6144 to<br>9.8304 | Native PHY | Standard PCS | | OBSAI RP3 v4.2 | 0.6144 to 6.144 | Native PHY | Standard PCS | | SD-SDI/HD-SDI/3G-SDI | 0.143 <sup>(12)</sup> to<br>2.97 | Native PHY | Standard PCS | #### **Related Information** ## Intel Arria 10 Transceiver PHY User Guide Provides more information about the supported transceiver protocols and PHY IP, the PMA architecture, and the standard, enhanced, and PCIe Gen3 PCS architecture. ## **SoC with Hard Processor System** Each SoC device combines an FPGA fabric and a hard processor system (HPS) in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates <sup>(12)</sup> The 0.143 Gbps data rate is supported using oversampling of user logic that you must implement in the FPGA fabric. #### Table 24. **Improvements in 20 nm HPS** This table lists the key improvements of the 20 nm HPS compared to the 28 nm HPS. | Advantages/<br>Improvements | Description | | | |-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Increased performance and overdrive capability | While the nominal processor frequency is 1.2 GHz, the 20 nm HPS offers an "overdrive" feature which enables a higher processor operating frequency. This requires a higher supply voltage value that is unique to the HPS and may require a separate regulator. | | | | Increased processor memory bandwidth and DDR4 support | Up to 64-bit DDR4 memory at 2,400 Mbps support is available for the processor. The hard memory controller for the HPS comprises a multi-port front end that manages connection to a single port memory controller. The multi-port front end allows logic core and the HPS to share ports and thereby the available bandwidth of the memory controller. | | | | Flexible I/O sharing | An advanced I/O pin muxing scheme allows improved sharing of I/O between the HPS and the core logic. The following types of I/O are available for SoC: 17 dedicated I/Os—physically located inside the HPS block and are not accessible to | | | | | <ul> <li>logic within the core. The 17 dedicated I/Os are used for HPS clock, resets, and interfacing with boot devices, QSPI, and SD/MMC.</li> <li>48 direct shared I/O—located closest to the HPS block and are ideal for high speed HPS peripherals such as EMAC, USB, and others. There is one bank of 48 I/Os that supports direct sharing where the 48 I/Os can be shared 12 I/Os at a time.</li> <li>Standard (shared) I/O—all standard I/Os can be shared by the HPS peripherals and any logic within the core. For designs where more than 48 I/Os are required to fully use all the peripherals in the HPS, these I/Os can be connected through the core logic.</li> </ul> | | | | EMAC core | Three EMAC cores are available in the HPS. The EMAC cores enable an application to support two redundant Ethernet connections; for example, backplane, or two EMAC cores for managing IEEE 1588 time stamp information while allowing a third EMAC core for debug and configuration. All three EMACs can potentially share the same time stamps, simplifying the 1588 time stamping implementation. A new serial time stamp interface allows core logic to access and read the time stamp values. The integrated EMAC controllers can be connected to external Ethernet PHY through the provided MDIO or I <sup>2</sup> C interface. | | | | On-chip memory | The on-chip memory is updated to 256 KB support and can support larger data sets and real time algorithms. | | | | ECC enhancements | Improvements in L2 Cache ECC management allow identification of errors down to the address level. ECC enhancements also enable improved error injection and status reporting via the introduction of new memory mapped access to syndrome and data signals. | | | | HPS to FPGA Interconnect<br>Backbone | | | | | FPGA configuration and HPS booting | The FPGA fabric and HPS in the SoCs are powered independently. You can reduce the clock frequencies or gate the clocks to reduce dynamic power. You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility. | | | | Security | New security features have been introduced for anti-tamper management, secure boot, encryption (AES), and authentication (SHA). | | | | Scheme | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompression | Design<br>Security <sup>(1</sup><br>4) | Partial<br>Reconfiguration<br>(15) | Remote<br>System<br>Update | |------------------------------------------------|----------------------------|----------------------------|----------------------------|---------------|----------------------------------------|------------------------------------|----------------------------| | Fast passive | 8 bits | 100 | 3200 | Yes | Yes | Yes <sup>(17)</sup> | PFL IP | | parallel (FPP)<br>through CPLD or | 16 bits | | | Yes | Yes | | core | | external<br>microcontroller | 32 bits | | | Yes | Yes | | | | Configuration via | 16 bits | 100 | 3200 | Yes | Yes | Yes <sup>(17)</sup> | _ | | HPS | 32 bits | | | Yes | Yes | | | | Configuration via<br>Protocol [CvP<br>(PCIe*)] | x1, x2,<br>x4, x8<br>lanes | _ | 8000 | Yes | Yes | Yes <sup>(16)</sup> | _ | You can configure Intel Arria 10 devices through PCIe using Configuration via Protocol (CvP). The Intel Arria 10 CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. ### **SEU Error Detection and Correction** Intel Arria 10 devices offer robust and easy-to-use single-event upset (SEU) error detection and correction circuitry. The detection and correction circuitry includes protection for Configuration RAM (CRAM) programming bits and user memories. The CRAM is protected by a continuously running CRC error detection circuit with integrated ECC that automatically corrects one or two errors and detects higher order multi-bit errors. When more than two errors occur, correction is available through reloading of the core programming file, providing a complete design refresh while the FPGA continues to operate. The physical layout of the Intel Arria 10 CRAM array is optimized to make the majority of multi-bit upsets appear as independent single-bit or double-bit errors which are automatically corrected by the integrated CRAM ECC circuitry. In addition to the CRAM protection, the M20K memory blocks also include integrated ECC circuitry and are layout-optimized for error detection and correction. The MLAB does not have ECC. ## **Power Management** Intel Arria 10 devices leverage the advanced 20 nm process technology, a low 0.9 V core power supply, an enhanced core architecture, and several optional power reduction techniques to reduce total power consumption by as much as 40% compared to Arria V devices and as much as 60% compared to Stratix V devices. <sup>(13)</sup> Enabling either compression or design security features affects the maximum data rate. Refer to the Intel Arria 10 Device Datasheet for more information. <sup>(14)</sup> Encryption and compression cannot be used simultaneously. <sup>(15)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Intel for support. <sup>(17)</sup> Supported at a maximum clock rate of 100 MHz. The optional power reduction techniques in Intel Arria 10 devices include: - SmartVID—a code is programmed into each device during manufacturing that allows a smart regulator to operate the device at lower core V<sub>CC</sub> while maintaining performance - **Programmable Power Technology**—non-critical timing paths are identified by the Intel Quartus Prime software and the logic in these paths is biased for low power instead of high performance - **Low Static Power Options**—devices are available with either standard static power or low static power while maintaining performance Furthermore, Intel Arria 10 devices feature Intel's industry-leading low power transceivers and include a number of hard IP blocks that not only reduce logic resources but also deliver substantial power savings compared to soft implementations. In general, hard IP blocks consume up to 90% less power than the equivalent soft logic implementations. ## **Incremental Compilation** The Intel Quartus Prime software incremental compilation feature reduces compilation time and helps preserve performance to ease timing closure. The incremental compilation feature enables the partial reconfiguration flow for Intel Arria 10 devices. Incremental compilation supports top-down, bottom-up, and team-based design flows. This feature facilitates modular, hierarchical, and team-based design flows where different designers compile their respective design sections in parallel. Furthermore, different designers or IP providers can develop and optimize different blocks of the design independently. These blocks can then be imported into the top level project. ## **Document Revision History for Intel Arria 10 Device Overview** | Document<br>Version | Changes | |---------------------|----------------------------------------------------------------------------------------------------------| | 2018.04.09 | Updated the lowest $V_{CC}$ from 0.83 V to 0.82 V in the topic listing a summary of the device features. | | Date | Version | Changes | |--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2018 | 2018.01.17 | Updated the maximum data rate for HPS (Intel Arria 10 SX devices external memory interface DDR3 controller from 2,166 Mbps to 2,133 Mbps. | | | | Updated maximum frequency supported for half rate QDRII and QDRII + SRAM to 633 MHz in Memory Standards Supported by the Soft Memory Controller table. | | | | Updated transceiver backplane capability to 12.5 Gbps. | | | | Removed transceiver speed grade 5 in Sample Ordering Core and<br>Available Options for Intel Arria 10 GX Devices figure. | | | · | continued | | Date | Version | Changes | | |----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | December 2015 | 2015.12.14 | Updated the number of M20K memory blocks for Arria 10 GX 660 from 2133 to 2131 and corrected the total RAM bit from 48,448 Kb to 48,408 Kb. | | | | | Corrected the number of DSP blocks for Arria 10 GX 660 from 1688 to 1687 in the table listing floating-point arithmetic resources. | | | November 2015 | 2015.11.02 | • Updated the maximum resources for Arria 10 GX 220, GX 320, GX 480, GX 660, SX 220, SX 320, SX 480, and SX 660. | | | | | Updated resource count for Arria 10 GX 320, GX 480, GX 660, SX 320, SX 480, a SX 660 devices in <b>Number of Multipliers in Intel Arria 10 Devices</b> table. | | | | | <ul> <li>Updated the available options for Arria 10 GX, GT, and SX.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul> | | | June 2015 | 2015.06.15 | Corrected label for Intel Arria 10 GT product lines in the vertical migration figure. | | | May 2015 | 2015.05.15 | Corrected the DDR3 half rate and quarter rate maximum frequencies in the table that lists the memory standards supported by the Intel Arria 10 hard memory controller. | | | May 2015 | 2015.05.04 | Added support for 13.5G JESD204b in the Summary of Features table. | | | | | Added a link to Arria 10 GT Channel Usage in the Arria 10 GT Package Plan topic. | | | | | Added a note to the table, Maximum Resource Counts for Arria 10 GT devices. | | | | | Updated the power requirements of the transceivers in the Low Power Serial Transceivers topic. | | | January 2015 | 2015.01.23 | Added floating point arithmetic features in the Summary of Features table. | | | | | Updated the total embedded memory from 38.38 megabits (Mb) to 65.6 Mb. | | | | | Updated the table that lists the memory standards supported by Intel<br>Arria 10 devices. | | | | | <ul> <li>Removed support for DDR3U, LPDDR3 SDRAM, RLDRAM 2, and DDR2.</li> <li>Moved RLDRAM 3 support from hard memory controller to soft memory controller. RLDRAM 3 support uses hard PHY with soft memory controller.</li> </ul> | | | | | Added soft memory controller support for QDR IV. | | | | | Updated the maximum resource count table to include the number of<br>hard memory controllers available in each device variant. | | | | | Updated the transceiver PCS data rate from 12.5 Gbps to 12 Gbps. | | | | | Updated the max clock rate of PS, FPP x8, FPP x16, and Configuration via HPS from 125 MHz to 100 MHz. | | | | | Added a feature for fractional synthesis PLLs: PLL cascading. | | | | | Updated the HPS programmable general-purpose I/Os from 54 to 62. | | | September 2014 | 2014.09.30 | Corrected the 3 V I/O and LVDS I/O counts for F35 and F36 packages of Arria 10 GX. | | | | | Corrected the 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 570 and 660. | | | | | Removed 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 900 and 1150. The NF40 package is not available for Arria 10 GX 900 and 1150. | | | | | continued | | ## Intel® Arria® 10 Device Overview ## A10-OVERVIEW | 2018.04.09 | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | August 2014 | 2014.08.18 | Updated Memory (Kb) M20K maximum resources for Arria 10 GX 660 devices from 42,660 to 42,620. | | | | Added GPIO columns consisting of LVDS I/O Bank and 3V I/O Bank in<br>the Package Plan table. | | | | Added how to use memory interface clock frequency higher than 533 MHz in the I/O vertical migration. | | | | Added information to clarify that RLDRAM3 support uses hard PHY with soft memory controller. | | | | Added variable precision DSP blocks support for floating-point arithmetic. | | June 2014 | 2014.06.19 | Updated number of dedicated I/Os in the HPS block to 17. | | February 2014 | 2014.02.21 | Updated transceiver speed grade options for GT devices in Figure 2. | | February 2014 | 2014.02.06 | Updated data rate for Arria 10 GT devices from 28.1 Gbps to 28.3 Gbps. | | December 2013 | 2013.12.10 | Updated the HPS memory standards support from LPDDR2 to LPDDR3. Updated HPS block diagram to include dedicated HPS I/O and FPGA Configuration blocks as well as repositioned SD/SDIO/MMC, DMA, SPI and NAND Flash with ECC blocks . | | December 2013 | 2013.12.02 | Initial release. |