Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 427200 | | Number of Logic Elements/Cells | 1150000 | | Total RAM Bits | 68857856 | | Number of I/O | 342 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.93V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 100°C (TJ) | | Package / Case | 1517-BBGA, FCBGA | | Supplier Device Package | 1517-FCBGA (40x40) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/10ax115r4f40e3sg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Intel® Arria® 10 Device Overview The Intel® Arria® 10 device family consists of high-performance and power-efficient 20 nm mid-range FPGAs and SoCs. Intel Arria 10 device family delivers: - Higher performance than the previous generation of mid-range and high-end FPGAs. - Power efficiency attained through a comprehensive set of power-saving technologies. The Intel Arria 10 devices are ideal for high performance, power-sensitive, midrange applications in diverse markets. Table 1. Sample Markets and Ideal Applications for Intel Arria 10 Devices | Market | Applications | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Wireless | Channel and switch cards in remote radio heads Mobile backhaul | | Wireline | <ul> <li>40G/100G muxponders and transponders</li> <li>100G line cards</li> <li>Bridging</li> <li>Aggregation</li> </ul> | | Broadcast | <ul> <li>Studio switches</li> <li>Servers and transport</li> <li>Videoconferencing</li> <li>Professional audio and video</li> </ul> | | Computing and Storage | <ul><li>Flash cache</li><li>Cloud computing servers</li><li>Server acceleration</li></ul> | | Medical | Diagnostic scanners Diagnostic imaging | | Military | Missile guidance and control Radar Electronic warfare Secure communications | ### **Related Information** Intel Arria 10 Device Handbook: Known Issues Lists the planned updates to the *Intel Arria 10 Device Handbook* chapters. Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. 1SO 9001:2008 Registered # **Key Advantages of Intel Arria 10 Devices** Table 2. Key Advantages of the Intel Arria 10 Device Family | Advantage | Supporting Feature | | | |-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Enhanced core architecture | <ul> <li>Built on TSMC's 20 nm process technology</li> <li>60% higher performance than the previous generation of mid-range FPGAs</li> <li>15% higher performance than the fastest previous-generation FPGA</li> </ul> | | | | High-bandwidth integrated transceivers | <ul> <li>Short-reach rates up to 25.8 Gigabits per second (Gbps)</li> <li>Backplane capability up to 12.5 Gbps</li> <li>Integrated 10GBASE-KR and 40GBASE-KR4 Forward Error Correction (FEC)</li> </ul> | | | | Improved logic integration and hard IP blocks | 8-input adaptive logic module (ALM) Up to 65.6 megabits (Mb) of embedded memory Variable-precision digital signal processing (DSP) blocks Fractional synthesis phase-locked loops (PLLs) Hard PCI Express Gen3 IP blocks Hard memory controllers and PHY up to 2,400 Megabits per second (Mbps) | | | | Second generation hard<br>processor system (HPS) with<br>integrated ARM* Cortex*-A9*<br>MPCore* processor | Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Intel Arria 10 system-on-a-chip (SoC) Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric | | | | Advanced power savings | Comprehensive set of advanced power saving features Power-optimized MultiTrack routing and core architecture Up to 40% lower power compared to previous generation of mid-range FPGAs Up to 60% lower power compared to previous generation of high-end FPGAs | | | # **Summary of Intel Arria 10 Features** **Table 3.** Summary of Features for Intel Arria 10 Devices | Feature | Description | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Technology | TSMC's 20-nm SoC process technology Allows operation at a lower V <sub>CC</sub> level of 0.82 V instead of the 0.9 V standard V <sub>CC</sub> core voltage | | Packaging | <ul> <li>1.0 mm ball-pitch Fineline BGA packaging</li> <li>0.8 mm ball-pitch Ultra Fineline BGA packaging</li> <li>Multiple devices with identical package footprints for seamless migration between different FPGA densities</li> <li>Devices with compatible package footprints allow migration to next generation high-end Stratix® 10 devices</li> <li>RoHS, leaded<sup>(1)</sup>, and lead-free (Pb-free) options</li> </ul> | | High-performance<br>FPGA fabric | <ul> <li>Enhanced 8-input ALM with four registers</li> <li>Improved multi-track routing architecture to reduce congestion and improve compilation time</li> <li>Hierarchical core clocking architecture</li> <li>Fine-grained partial reconfiguration</li> </ul> | | Internal memory blocks | M20K—20-Kb memory blocks with hard error correction code (ECC) Memory logic array block (MLAB)—640-bit memory | | | continued | <sup>(1)</sup> Contact Intel for availability. ### A10-OVERVIEW | 2018.04.09 | Feature | | Description | |--------------------------------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Embedded Hard IP<br>blocks | Variable-precision DSP | <ul> <li>Native support for signal processing precision levels from 18 x 19 to 54 x 54</li> <li>Native support for 27 x 27 multiplier mode</li> <li>64-bit accumulator and cascade for systolic finite impulse responses (FIRs)</li> <li>Internal coefficient memory banks</li> <li>Preadder/subtractor for improved efficiency</li> <li>Additional pipeline register to increase performance and reduce power</li> <li>Supports floating point arithmetic: <ul> <li>Perform multiplication, addition, subtraction, multiply-add, multiply-subtract, and complex multiplication.</li> <li>Supports multiplication with accumulation capability, cascade summation, and cascade subtraction capability.</li> <li>Dynamic accumulator reset control.</li> <li>Support direct vector dot and complex multiplication chaining multiply floating point DSP blocks.</li> </ul> </li> </ul> | | | Memory controller | DDR4, DDR3, and DDR3L | | | PCI Express* | PCI Express (PCIe*) Gen3 (x1, x2, x4, or x8), Gen2 (x1, x2, x4, or x8) and Gen1 (x1, x2, x4, or x8) hard IP with complete protocol stack, endpoint, and root port | | | Transceiver I/O | 10GBASE-KR/40GBASE-KR4 Forward Error Correction (FEC) PCS hard IPs that support: | | Core clock networks | <ul> <li>667 MHz external</li> <li>800 MHz LVDS in</li> <li>Global, regional, and</li> </ul> | c clocking, depending on the application:<br>I memory interface clocking with 2,400 Mbps DDR4 interface<br>terface clocking with 1,600 Mbps LVDS interface<br>I peripheral clock networks<br>are not used can be gated to reduce dynamic power | | Phase-locked loops<br>(PLLs) | Support integer n Fractional mode s Integer PLLs: Adjacent to generated. | rnthesis, clock delay compensation, and zero delay buffering (ZDB) mode and fractional mode support with third-order delta-sigma modulation | | FPGA General-purpose<br>I/Os (GPIOs) | On-chip termination | ry pair can be configured as receiver or transmitter<br>(OCT)<br>-ended LVTTL/LVCMOS interfacing | | External Memory<br>Interface | <ul><li>DDR4—speeds up</li><li>DDR3—speeds up</li></ul> | oller— DDR4, DDR3, and DDR3L support to 1,200 MHz/2,400 Mbps to 1,067 MHz/2,133 Mbps ler—provides support for RLDRAM 3 <sup>(2)</sup> , QDR IV <sup>(2)</sup> , and QDR II+ continued | | Feature | Description | | | | | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Low-power serial<br>transceivers | - Intel Arria 10 GT- Backplane support: - Intel Arria 10 GX- Intel Arria 10 GT- Extended range dow ATX transmit PLLs w Electronic Dispersion module Adaptive linear and of | (—1 Gbps to 17.4 Gbps<br>F—1 Gbps to 25.8 Gbps<br>(—up to 12.5 | | | | | HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system | Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability 256 KB on-chip RAM and 64 KB on-chip ROM System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers Security features—anti-tamper, secure boot, Advanced Encryption Standard (AES) and authentication (SHA) ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage | | | | | | External interfaces | Hard memory interface—Hard memory controller (2,400 Mbps DDR4, and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) flash controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller Communication interface— 10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I²C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os) | | | | | | Interconnects to core | High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller | | | | | Configuration | Enhanced 256-bit ad | comprehensive design protection to protect your valuable IP investments dvanced encryption standard (AES) design security with authentication obtocol (CvP) using PCIe Gen1, Gen2, or Gen3 | | | | | | | continued | | | | $<sup>^{(2)}</sup>$ Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. | Feature | Description | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>Dynamic reconfiguration of the transceivers and PLLs</li> <li>Fine-grained partial reconfiguration of the core fabric</li> <li>Active Serial x4 Interface</li> </ul> | | Power management | SmartVID Low static power device options Programmable Power Technology Intel Quartus Prime integrated power analysis | | Software and tools | <ul> <li>Intel Quartus Prime design suite</li> <li>Transceiver toolkit</li> <li>Platform Designer system integration tool</li> <li>DSP Builder for Intel FPGAs</li> <li>OpenCL™ support</li> <li>Intel SoC FPGA Embedded Design Suite (EDS)</li> </ul> | Intel Arria 10 Transceiver PHY Overview Provides details on Intel Arria 10 transceivers. # **Intel Arria 10 Device Variants and Packages** #### Table 4. **Device Variants for the Intel Arria 10 Device Family** | Variant | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Intel Arria 10 GX | FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability. | | Intel Arria 10 GT | <ul> <li>FPGA featuring:</li> <li>17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.</li> <li>25.8 Gbps transceivers for supporting CAUI-4 and CEI-25G applications with CFP2 and CFP4 modules.</li> </ul> | | Intel Arria 10 SX | SoC integrating ARM-based HPS and FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability. | ### **Intel Arria 10 GX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. ### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. ### **Maximum Resources** Table 5. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 160, GX 220, GX 270, GX 320, and GX 480) | Resource | | Product Line | | | | | |------------------------------|-------------------------|--------------|---------|---------|---------|---------| | | | GX 160 | GX 220 | GX 270 | GX 320 | GX 480 | | Logic Elements | (LE) (K) | 160 | 220 | 270 | 320 | 480 | | ALM | | 61,510 | 80,330 | 101,620 | 119,900 | 183,590 | | Register | | 246,040 | 321,320 | 406,480 | 479,600 | 734,360 | | Memory (Kb) | M20K | 8,800 | 11,740 | 15,000 | 17,820 | 28,620 | | | MLAB | 1,050 | 1,690 | 2,452 | 2,727 | 4,164 | | Variable-precision DSP Block | | 156 | 192 | 830 | 985 | 1,368 | | 18 x 19 Multiplier | | 312 | 384 | 1,660 | 1,970 | 2,736 | | PLL | Fractional<br>Synthesis | 6 | 6 | 8 | 8 | 12 | | | I/O | 6 | 6 | 8 | 8 | 12 | | 17.4 Gbps Trans | sceiver | 12 | 12 | 24 | 24 | 36 | | GPIO (3) | | 288 | 288 | 384 | 384 | 492 | | LVDS Pair (4) | | 120 | 120 | 168 | 168 | 222 | | PCIe Hard IP Block | | 1 | 1 | 2 | 2 | 2 | | Hard Memory Controller | | 6 | 6 | 8 | 8 | 12 | $<sup>^{(3)}</sup>$ The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(4)</sup> Each LVDS I/O pair can be used as differential input or output. I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ### **Intel Arria 10 SX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 SX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. ### **Available Options** Figure 3. Sample Ordering Code and Available Options for Intel Arria 10 SX Devices #### **Related Information** Transceiver Performance for Intel Arria 10 GX/SX Devices Provides more information about the transceiver speed grade. Figure 5. ALM for Intel Arria 10 Devices The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture. ### **Variable-Precision DSP Block** The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic. Features for fixed-point arithmetic: - High-performance, power-optimized, and fully registered multiplication operations - 18-bit and 27-bit word lengths - Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block - Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results - Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications - Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support - Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters - Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation - 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder - Biased rounding support ### Features for floating-point arithmetic: - A completely hardened architecture that supports multiplication, addition, subtraction, multiply-add, and multiply-subtract - Multiplication with accumulation capability and a dynamic accumulator reset control - · Multiplication with cascade summation capability - Multiplication with cascade subtraction capability - Complex multiplication - Direct vector dot product - Systolic FIR filter **Table 15.** Variable-Precision DSP Block Configurations for Intel Arria 10 Devices | Usage Example | Multiplier Size (Bit) | <b>DSP Block Resources</b> | | |---------------------------------------------------------|---------------------------------|----------------------------|--| | Medium precision fixed point | Two 18 x 19 | 1 | | | High precision fixed or Single precision floating point | One 27 x 27 | 1 | | | Fixed point FFTs | One 19 x 36 with external adder | 1 | | | Very high precision fixed point | One 36 x 36 with external adder | 2 | | | Double precision floating point | One 54 x 54 with external adder | 4 | | ### Table 16. Resources for Fixed-Point Arithmetic in Intel Arria 10 Devices The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device. | Variant | <b>Product Line</b> | Variable-<br>precision<br>DSP Block | Independent Input and Output<br>Multiplications Operator | | 18 x 19<br>Multiplier | 18 x 18<br>Multiplier<br>Adder | |----------------------|---------------------|-------------------------------------|----------------------------------------------------------|-----------------------|-----------------------|--------------------------------| | | | DSP BIOCK | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier | Adder Sum<br>Mode | Summed with 36 bit Input | | AIntel Arria 10 | GX 160 | 156 | 312 | 156 | 156 | 156 | | GX | GX 220 | 192 | 384 | 192 | 192 | 192 | | | GX 270 | 830 | 1,660 | 830 | 830 | 830 | | | GX 320 | 984 | 1,968 | 984 | 984 | 984 | | | GX 480 | 1,368 | 2,736 | 1,368 | 1,368 | 1,368 | | | GX 570 | 1,523 | 3,046 | 1,523 | 1,523 | 1,523 | | | GX 660 | 1,687 | 3,374 | 1,687 | 1,687 | 1,687 | | | GX 900 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | | GX 1150 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | Intel Arria 10<br>GT | GT 900 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | GI | GT 1150 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | Intel Arria 10<br>SX | SX 160 | 156 | 312 | 156 | 156 | 156 | | | SX 220 | 192 | 384 | 192 | 192 | 192 | | | SX 270 | 830 | 1,660 | 830 | 830 | 830 | | | | | | | | continued | ### **Types of Embedded Memory** The Intel Arria 10 devices contain two types of memory blocks: - 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports. - 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB. ### **Embedded Memory Capacity in Intel Arria 10 Devices** Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices | | Product | M20K | | MLAB | | - Total RAM Bit | |-------------------|---------|-------|--------------|--------|--------------|-----------------| | Variant | Line | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | Intel Arria 10 GX | GX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | GX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | GX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | GX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | GX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | GX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | GX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | | | GX 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GX 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 GT | GT 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GT 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 SX | SX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | SX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | SX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | SX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | SX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | SX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | SX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | ### **Embedded Memory Configurations for Single-port Mode** ### Table 19. Single-port Embedded Memory Configurations for Intel Arria 10 Devices This table lists the maximum configurations supported for single-port RAM and ROM modes. | Memory Block | Depth (bits) | Programmable Width | |--------------|--------------|--------------------| | MLAB | 32 | x16, x18, or x20 | | | 64 (10) | x8, x9, x10 | | M20K | 512 | x40, x32 | | | 1K | x20, x16 | | | 2K | x10, x8 | | | 4K | x5, x4 | | | 8K | x2 | | | 16K | x1 | ### **Clock Networks and PLL Clock Sources** The clock network architecture is based on Intel's global, regional, and peripheral clock structure. This clock structure is supported by dedicated clock input pins, fractional clock synthesis PLLs, and integer I/O PLLs. ### **Clock Networks** The Intel Arria 10 core clock networks are capable of up to 800 MHz fabric operation across the full industrial temperature range. For the external memory interface, the clock network supports the hard memory controller with speeds up to 2,400 Mbps in a quarter-rate transfer. To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down. ### Fractional Synthesis and I/O PLLs Intel Arria 10 devices contain up to 32 fractional synthesis PLLs and up to 16 I/O PLLs that are available for both specific and general purpose uses in the core: - Fractional synthesis PLLs—located in the column adjacent to the transceiver blocks - I/O PLLs-located in each bank of the 48 I/Os ### **Fractional Synthesis PLLs** You can use the fractional synthesis PLLs to: - Reduce the number of oscillators that are required on your board - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source <sup>(10)</sup> Supported through software emulation and consumes additional MLAB blocks. #### Intel Arria 10 Device Datasheet Lists the memory interface performance according to memory interface standards, rank or chip select configurations, and Intel Arria 10 device speed grades. ### PCIe Gen1, Gen2, and Gen3 Hard IP Intel Arria 10 devices contain PCIe hard IP that is designed for performance and ease-of-use: - Includes all layers of the PCIe stack—transaction, data link and physical layers. - Supports PCIe Gen3, Gen2, and Gen1 Endpoint and Root Port in x1, x2, x4, or x8 lane configuration. - Operates independently from the core logic—optional configuration via protocol (CvP) allows the PCIe link to power up and complete link training in less than 100 ms while the Intel Arria 10 device completes loading the programming file for the rest of the FPGA. - Provides added functionality that makes it easier to support emerging features such as Single Root I/O Virtualization (SR-IOV) and optional protocol extensions. - Provides improved end-to-end datapath protection using ECC. - Supports FPGA configuration via protocol (CvP) using PCIe at Gen3, Gen2, or Gen1 speed. #### **Related Information** PCS Features on page 30 ### **Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet** ### **Interlaken Support** The Intel Arria 10 enhanced PCS hard IP provides integrated Interlaken PCS supporting rates up to 25.8 Gbps per lane. The Interlaken PCS is based on the proven functionality of the PCS developed for Intel's previous generation FPGAs, which demonstrated interoperability with Interlaken ASSP vendors and third-party IP suppliers. The Interlaken PCS is present in every transceiver channel in Intel Arria 10 devices. #### **Related Information** PCS Features on page 30 ### **10 Gbps Ethernet Support** The Intel Arria 10 enhanced PCS hard IP supports 10GBASE-R PCS compliant with IEEE 802.3 10 Gbps Ethernet (10GbE). The integrated hard IP support for 10GbE and the 10 Gbps transceivers save external PHY cost, board space, and system power. ### **Transceiver Channels** All transceiver channels feature a dedicated Physical Medium Attachment (PMA) and a hardened Physical Coding Sublayer (PCS). - The PMA provides primary interfacing capabilities to physical channels. - The PCS typically handles encoding/decoding, word alignment, and other preprocessing functions before transferring data to the FPGA core fabric. A transceiver channel consists of a PMA and a PCS block. Most transceiver banks have 6 channels. There are some transceiver banks that contain only 3 channels. A wide variety of bonded and non-bonded data rate configurations is possible using a highly configurable clock distribution network. Up to 80 independent transceiver data rates can be configured. The following figures are graphical representations of top views of the silicon die, which correspond to reverse views for flip chip packages. Different Intel Arria 10 devices may have different floorplans than the ones shown in the figures. Each transceiver channel contains a channel PLL that can be used as the CMU PLL or clock data recovery (CDR) PLL. In CDR mode, the channel PLL recovers the receiver clock and data in the transceiver channel. Up to 80 independent data rates can be configured on a single Intel Arria 10 device. Table 23. PMA Features of the Transceivers in Intel Arria 10 Devices | Feature | Capability | | |------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Chip-to-Chip Data Rates | 1 Gbps to 17.4 Gbps (Intel Arria 10 GX devices) 1 Gbps to 25.8 Gbps (Intel Arria 10 GT devices) | | | Backplane Support | Drive backplanes at data rates up to 12.5 Gbps | | | Optical Module Support | SFP+/SFP, XFP, CXP, QSFP/QSFP28, CFP/CFP2/CFP4 | | | Cable Driving Support | SFP+ Direct Attach, PCI Express over cable, eSATA | | | Transmit Pre-Emphasis | 4-tap transmit pre-emphasis and de-emphasis to compensate for system channel loss | | | Continuous Time Linear<br>Equalizer (CTLE) | Dual mode, high-gain, and high-data rate, linear receive equalization to compensate for system channel loss | | | Decision Feedback Equalizer (DFE) | 7-fixed and 4-floating tap DFE to equalize backplane channel loss in the presence of crosstalk and noisy environments | | | Variable Gain Amplifier | Optimizes the signal amplitude prior to the CDR sampling and operates in fixed and adaptive modes | | | Altera Digital Adaptive<br>Parametric Tuning (ADAPT) | Fully digital adaptation engine to automatically adjust all link equalization parameters—including CTLE, DFE, and variable gain amplifier blocks—that provide optimal link margin without intervention from user logic | | | Precision Signal Integrity<br>Calibration Engine (PreSICE) | Hardened calibration controller to quickly calibrate all transceiver control parameters on power-up, which provides the optimal signal integrity and jitter performance | | | Advanced Transmit (ATX)<br>PLL | Low jitter ATX (LC tank based) PLLs with continuous tuning range to cover a wide range of standard and proprietary protocols | | | Fractional PLLs | On-chip fractional frequency synthesizers to replace on-board crystal oscillators and reduce system cost | | | Digitally Assisted Analog<br>CDR | Superior jitter tolerance with fast lock time | | | Dynamic Partial<br>Reconfiguration | Allows independent control of the Avalon memory-mapped interface of each transceiver channel for the highest transceiver flexibility | | | Multiple PCS-PMA and PCS-<br>PLD interface widths | 8-, 10-, 16-, 20-, 32-, 40-, or 64-bit interface widths for flexibility of deserialization width, encoding, and reduced latency | | ### **PCS Features** This table summarizes the Intel Arria 10 transceiver PCS features. You can use the transceiver PCS to support a wide range of protocols ranging from 1 Gbps to 25.8 Gbps. | Protocol | Data Rate<br>(Gbps) | Transceiver IP | PCS Support | |----------------------|----------------------------------|----------------|--------------| | CPRI 6.0 (64B/66B) | 0.6144 to<br>10.1376 | Native PHY | Enhanced PCS | | CPRI 4.2 (8B/10B) | 0.6144 to<br>9.8304 | Native PHY | Standard PCS | | OBSAI RP3 v4.2 | 0.6144 to 6.144 | Native PHY | Standard PCS | | SD-SDI/HD-SDI/3G-SDI | 0.143 <sup>(12)</sup> to<br>2.97 | Native PHY | Standard PCS | ### Intel Arria 10 Transceiver PHY User Guide Provides more information about the supported transceiver protocols and PHY IP, the PMA architecture, and the standard, enhanced, and PCIe Gen3 PCS architecture. ### **SoC with Hard Processor System** Each SoC device combines an FPGA fabric and a hard processor system (HPS) in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates <sup>(12)</sup> The 0.143 Gbps data rate is supported using oversampling of user logic that you must implement in the FPGA fabric. #### Features of the HPS The HPS has the following features: - 1.2-GHz, dual-core ARM Cortex-A9 MPCore processor with up to 1.5-GHz via overdrive - ARMv7-A architecture that runs 32-bit ARM instructions, 16-bit and 32-bit Thumb instructions, and 8-bit Java byte codes in Jazelle style - Superscalar, variable length, out-of-order pipeline with dynamic branch prediction - Instruction Efficiency 2.5 MIPS/MHz, which provides total performance of 7500 MIPS at 1.5 GHz - · Each processor core includes: - 32 KB of L1 instruction cache, 32 KB of L1 data cache - Single- and double-precision floating-point unit and NEON media engine - CoreSight debug and trace technology - Snoop Control Unit (SCU) and Acceleration Coherency Port (ACP) - 512 KB of shared L2 cache - 256 KB of scratch RAM - Hard memory controller with support for DDR3, DDR4 and optional error correction code (ECC) support - Multiport Front End (MPFE) Scheduler interface to the hard memory controller - 8-channel direct memory access (DMA) controller - QSPI flash controller with SIO, DIO, QIO SPI Flash support - NAND flash controller (ONFI 1.0 or later) with DMA and ECC support, updated to support 8 and 16-bit Flash devices and new command DMA to offload CPU for fast power down recovery - Updated SD/SDIO/MMC controller to eMMC 4.5 with DMA with CE-ATA digital command support - 3 10/100/1000 Ethernet media access control (MAC) with DMA - 2 USB On-the-Go (OTG) controllers with DMA - 5 I<sup>2</sup>C controllers (3 can be used by EMAC for MIO to external PHY) - 2 UART 16550 Compatible controllers - 4 serial peripheral interfaces (SPI) (2 Master, 2 Slaves) - 62 programmable general-purpose I/Os, which includes 48 direct share I/Os that allows the HPS peripherals to connect directly to the FPGA I/Os - 7 general-purpose timers - 4 watchdog timers - Anti-tamper, Secure Boot, Encryption (AES) and Authentication (SHA) ### **System Peripherals and Debug Access Port** Each Ethernet MAC, USB OTG, NAND flash controller, and SD/MMC controller module has an integrated DMA controller. For modules without an integrated DMA controller, an additional DMA controller module provides up to eight channels of high-bandwidth data transfers. Peripherals that communicate off-chip are multiplexed with other peripherals at the HPS pin level. This allows you to choose which peripherals interface with other devices on your PCB. The debug access port provides interfaces to industry standard JTAG debug probes and supports ARM CoreSight debug and core traces to facilitate software development. ### **HPS-FPGA AXI Bridges** The HPS-FPGA bridges, which support the Advanced Microcontroller Bus Architecture (AMBA) Advanced eXtensible Interface (AXI $^{\text{\tiny M}}$ ) specifications, consist of the following bridges: - FPGA-to-HPS AMBA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the FPGA fabric to issue transactions to slaves in the HPS. - HPS-to-FPGA Avalon/AMBA AXI bridge—a high-performance bus supporting 32, 64, and 128 bit data widths that allows the HPS to issue transactions to slaves in the FPGA fabric. - Lightweight HPS-to-FPGA AXI bridge—a lower latency 32 bit width bus that allows the HPS to issue transactions to soft peripherals in the FPGA fabric. This bridge is primarily used for control and status register (CSR) accesses to peripherals in the FPGA fabric. The HPS-FPGA AXI bridges allow masters in the FPGA fabric to communicate with slaves in the HPS logic, and vice versa. For example, the HPS-to-FPGA AXI bridge allows you to share memories instantiated in the FPGA fabric with one or both microprocessors in the HPS, while the FPGA-to-HPS AXI bridge allows logic in the FPGA fabric to access the memory and peripherals in the HPS. Each HPS-FPGA bridge also provides asynchronous clock crossing for data transferred between the FPGA fabric and the HPS. ### **HPS SDRAM Controller Subsystem** The HPS SDRAM controller subsystem contains a multiport SDRAM controller and DDR PHY that are shared between the FPGA fabric (through the FPGA-to-HPS SDRAM interface), the level 2 (L2) cache, and the level 3 (L3) system interconnect. The FPGA-to-HPS SDRAM interface supports AMBA AXI and Avalon® Memory-Mapped (Avalon-MM) interface standards, and provides up to six individual ports for access by masters implemented in the FPGA fabric. The HPS SDRAM controller supports up to 3 masters (command ports), 3x 64-bit read data ports and 3x 64-bit write data ports. To maximize memory performance, the SDRAM controller subsystem supports command and data reordering, deficit round-robin arbitration with aging, and high-priority bypass features. ### **FPGA Configuration and HPS Booting** The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power. Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility: - You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller. - Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric. ### **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software. For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team. You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. ## **Dynamic and Partial Reconfiguration** The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers. ### **Dynamic Reconfiguration** You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support. ### **Partial Reconfiguration** Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation. | Scheme | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompression | Design<br>Security <sup>(1</sup><br>4) | Partial<br>Reconfiguration<br>(15) | Remote<br>System<br>Update | |---------------------------------------------------------|----------------------------|----------------------------|----------------------------|---------------|----------------------------------------|------------------------------------|----------------------------| | Fast passive | 8 bits | 100 | 3200 | Yes | Yes | Yes <sup>(17)</sup> | PFL IP | | parallel (FPP) through CPLD or external microcontroller | 16 bits | | | Yes | Yes | | core | | | 32 bits | | | Yes | Yes | | | | Configuration via | 16 bits | 100 | 3200 | Yes | Yes | Yes <sup>(17)</sup> | _ | | HPS | 32 bits | | | Yes | Yes | | | | Configuration via<br>Protocol [CvP<br>(PCIe*)] | x1, x2,<br>x4, x8<br>lanes | _ | 8000 | Yes | Yes | Yes <sup>(16)</sup> | _ | You can configure Intel Arria 10 devices through PCIe using Configuration via Protocol (CvP). The Intel Arria 10 CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. ### **SEU Error Detection and Correction** Intel Arria 10 devices offer robust and easy-to-use single-event upset (SEU) error detection and correction circuitry. The detection and correction circuitry includes protection for Configuration RAM (CRAM) programming bits and user memories. The CRAM is protected by a continuously running CRC error detection circuit with integrated ECC that automatically corrects one or two errors and detects higher order multi-bit errors. When more than two errors occur, correction is available through reloading of the core programming file, providing a complete design refresh while the FPGA continues to operate. The physical layout of the Intel Arria 10 CRAM array is optimized to make the majority of multi-bit upsets appear as independent single-bit or double-bit errors which are automatically corrected by the integrated CRAM ECC circuitry. In addition to the CRAM protection, the M20K memory blocks also include integrated ECC circuitry and are layout-optimized for error detection and correction. The MLAB does not have ECC. ## **Power Management** Intel Arria 10 devices leverage the advanced 20 nm process technology, a low 0.9 V core power supply, an enhanced core architecture, and several optional power reduction techniques to reduce total power consumption by as much as 40% compared to Arria V devices and as much as 60% compared to Stratix V devices. <sup>(13)</sup> Enabling either compression or design security features affects the maximum data rate. Refer to the Intel Arria 10 Device Datasheet for more information. <sup>(14)</sup> Encryption and compression cannot be used simultaneously. <sup>(15)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Intel for support. <sup>(17)</sup> Supported at a maximum clock rate of 100 MHz. | Date | Version | Changes | |----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2015 | 2015.12.14 | Updated the number of M20K memory blocks for Arria 10 GX 660 from 2133 to 2131 and corrected the total RAM bit from 48,448 Kb to 48,408 Kb. | | | | Corrected the number of DSP blocks for Arria 10 GX 660 from 1688 to 1687 in the table listing floating-point arithmetic resources. | | November 2015 | 2015.11.02 | • Updated the maximum resources for Arria 10 GX 220, GX 320, GX 480, GX 660, SX 220, SX 320, SX 480, and SX 660. | | | | Updated resource count for Arria 10 GX 320, GX 480, GX 660, SX 320, SX 480, a SX 660 devices in <b>Number of Multipliers in Intel Arria 10 Devices</b> table. | | | | <ul> <li>Updated the available options for Arria 10 GX, GT, and SX.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul> | | June 2015 | 2015.06.15 | Corrected label for Intel Arria 10 GT product lines in the vertical migration figure. | | May 2015 | 2015.05.15 | Corrected the DDR3 half rate and quarter rate maximum frequencies in the table that lists the memory standards supported by the Intel Arria 10 hard memory controller. | | May 2015 | 2015.05.04 | Added support for 13.5G JESD204b in the Summary of Features table. Added support for 13.5G JESD204b in the Summary of Features table. | | | | Added a link to Arria 10 GT Channel Usage in the Arria 10 GT Package Plan topic. | | | | Added a note to the table, Maximum Resource Counts for Arria 10 GT devices. | | | | Updated the power requirements of the transceivers in the Low Power Serial Transceivers topic. | | January 2015 | 2015.01.23 | Added floating point arithmetic features in the Summary of Features table. | | | | Updated the total embedded memory from 38.38 megabits (Mb) to 65.6 Mb. | | | | Updated the table that lists the memory standards supported by Intel<br>Arria 10 devices. | | | | <ul> <li>Removed support for DDR3U, LPDDR3 SDRAM, RLDRAM 2, and DDR2.</li> <li>Moved RLDRAM 3 support from hard memory controller to soft memory controller. RLDRAM 3 support uses hard PHY with soft memory controller.</li> </ul> | | | | Added soft memory controller support for QDR IV. | | | | Updated the maximum resource count table to include the number of<br>hard memory controllers available in each device variant. | | | | Updated the transceiver PCS data rate from 12.5 Gbps to 12 Gbps. | | | | Updated the max clock rate of PS, FPP x8, FPP x16, and Configuration via HPS from 125 MHz to 100 MHz. | | | | Added a feature for fractional synthesis PLLs: PLL cascading. | | | | Updated the HPS programmable general-purpose I/Os from 54 to 62. | | September 2014 | 2014.09.30 | Corrected the 3 V I/O and LVDS I/O counts for F35 and F36 packages of Arria 10 GX. | | | | Corrected the 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 570 and 660. | | | | Removed 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 900 and 1150. The NF40 package is not available for Arria 10 GX 900 and 1150. | | | | continued |