Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 427200 | | Number of Logic Elements/Cells | 1150000 | | Total RAM Bits | 68857856 | | Number of I/O | 624 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.98V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 100°C (TJ) | | Package / Case | 1932-BBGA, FCBGA | | Supplier Device Package | 1932-FCBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/10ax115s1f45e1sg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Contents** | Inte | I <sup>®</sup> Arria <sup>®</sup> 10 Device Overview | 3 | |------|--------------------------------------------------------------|------| | | Key Advantages of Intel Arria 10 Devices | 4 | | | Summary of Intel Arria 10 Features | | | | Intel Arria 10 Device Variants and Packages | 7 | | | Intel Arria 10 GX | 7 | | | Intel Arria 10 GT | . 11 | | | Intel Arria 10 SX | . 14 | | | I/O Vertical Migration for Intel Arria 10 Devices | . 17 | | | Adaptive Logic Module | | | | Variable-Precision DSP Block | . 18 | | | Embedded Memory Blocks | . 20 | | | Types of Embedded Memory | 21 | | | Embedded Memory Capacity in Intel Arria 10 Devices | 21 | | | Embedded Memory Configurations for Single-port Mode | | | | Clock Networks and PLL Clock Sources | . 22 | | | Clock Networks | | | | Fractional Synthesis and I/O PLLs | | | | FPGA General Purpose I/O | | | | External Memory Interface | | | | Memory Standards Supported by Intel Arria 10 Devices | | | | PCIe Gen1, Gen2, and Gen3 Hard IP | | | | Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet | | | | Interlaken Support | | | | 10 Gbps Ethernet Support | | | | Low Power Serial Transceivers | | | | Transceiver Channels | | | | PMA Features | | | | PCS Features | | | | SoC with Hard Processor System | | | | Key Advantages of 20-nm HPS | | | | Features of the HPS | | | | FPGA Configuration and HPS Booting | 37 | | | Hardware and Software Development | | | | Dynamic and Partial Reconfiguration | | | | Dynamic Reconfiguration | | | | Partial Reconfiguration | | | | Enhanced Configuration and Configuration via Protocol | | | | SEU Error Detection and Correction | | | | Power Management | | | | Incremental Compilation | | | | Document Revision History for Intel Arria 10 Device Overview | 40 | ## Intel® Arria® 10 Device Overview The Intel® Arria® 10 device family consists of high-performance and power-efficient 20 nm mid-range FPGAs and SoCs. Intel Arria 10 device family delivers: - Higher performance than the previous generation of mid-range and high-end FPGAs. - Power efficiency attained through a comprehensive set of power-saving technologies. The Intel Arria 10 devices are ideal for high performance, power-sensitive, midrange applications in diverse markets. Table 1. Sample Markets and Ideal Applications for Intel Arria 10 Devices | Market | Applications | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Wireless | Channel and switch cards in remote radio heads Mobile backhaul | | Wireline | <ul> <li>40G/100G muxponders and transponders</li> <li>100G line cards</li> <li>Bridging</li> <li>Aggregation</li> </ul> | | Broadcast | <ul> <li>Studio switches</li> <li>Servers and transport</li> <li>Videoconferencing</li> <li>Professional audio and video</li> </ul> | | Computing and Storage | <ul><li>Flash cache</li><li>Cloud computing servers</li><li>Server acceleration</li></ul> | | Medical | Diagnostic scanners Diagnostic imaging | | Military | Missile guidance and control Radar Electronic warfare Secure communications | #### **Related Information** Intel Arria 10 Device Handbook: Known Issues Lists the planned updates to the *Intel Arria 10 Device Handbook* chapters. Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. 1SO 9001:2008 Registered | Feature | | Description | | | | | | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Low-power serial<br>transceivers | - Intel Arria 10 GT- Backplane support: - Intel Arria 10 GX- Intel Arria 10 GT- Extended range dow ATX transmit PLLs w Electronic Dispersion module Adaptive linear and of | GX—1 Gbps to 17.4 Gbps<br>GT—1 Gbps to 25.8 Gbps<br>::<br>GX—up to 12.5 | | | | | | | HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system | Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability 256 KB on-chip RAM and 64 KB on-chip ROM System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers Security features—anti-tamper, secure boot, Advanced Encryption Standard (AES) and authentication (SHA) ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage | | | | | | | | External interfaces | Hard memory interface—Hard memory controller (2,400 Mbps DDR4, and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) flash controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller Communication interface— 10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I²C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os) | | | | | | | | Interconnects to core | High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller | | | | | | | Configuration | Enhanced 256-bit ad | comprehensive design protection to protect your valuable IP investments dvanced encryption standard (AES) design security with authentication obtocol (CvP) using PCIe Gen1, Gen2, or Gen3 | | | | | | | | | continued | | | | | | $<sup>^{(2)}</sup>$ Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. | Feature | Description | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>Dynamic reconfiguration of the transceivers and PLLs</li> <li>Fine-grained partial reconfiguration of the core fabric</li> <li>Active Serial x4 Interface</li> </ul> | | Power management | SmartVID Low static power device options Programmable Power Technology Intel Quartus Prime integrated power analysis | | Software and tools | <ul> <li>Intel Quartus Prime design suite</li> <li>Transceiver toolkit</li> <li>Platform Designer system integration tool</li> <li>DSP Builder for Intel FPGAs</li> <li>OpenCL™ support</li> <li>Intel SoC FPGA Embedded Design Suite (EDS)</li> </ul> | #### **Related Information** Intel Arria 10 Transceiver PHY Overview Provides details on Intel Arria 10 transceivers. ## **Intel Arria 10 Device Variants and Packages** #### Table 4. **Device Variants for the Intel Arria 10 Device Family** | Variant | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Intel Arria 10 GX | FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability. | | Intel Arria 10 GT | <ul> <li>FPGA featuring:</li> <li>17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.</li> <li>25.8 Gbps transceivers for supporting CAUI-4 and CEI-25G applications with CFP2 and CFP4 modules.</li> </ul> | | Intel Arria 10 SX | SoC integrating ARM-based HPS and FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability. | ### **Intel Arria 10 GX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. #### **Maximum Resources** Table 5. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 160, GX 220, GX 270, GX 320, and GX 480) | Resource | | | | <b>Product Line</b> | | | |------------------------------|-------------------------|---------|---------|---------------------|---------|---------| | | | GX 160 | GX 220 | GX 270 | GX 320 | GX 480 | | Logic Elements | (LE) (K) | 160 | 220 | 270 | 320 | 480 | | ALM | | 61,510 | 80,330 | 101,620 | 119,900 | 183,590 | | Register | | 246,040 | 321,320 | 406,480 | 479,600 | 734,360 | | Memory (Kb) | M20K | 8,800 | 11,740 | 15,000 | 17,820 | 28,620 | | | MLAB | 1,050 | 1,690 | 2,452 | 2,727 | 4,164 | | Variable-precision DSP Block | | 156 | 192 | 830 | 985 | 1,368 | | 18 x 19 Multipli | er | 312 | 384 | 1,660 | 1,970 | 2,736 | | PLL | Fractional<br>Synthesis | 6 | 6 | 8 | 8 | 12 | | | I/O | 6 | 6 | 8 | 8 | 12 | | 17.4 Gbps Trans | sceiver | 12 | 12 | 24 | 24 | 36 | | GPIO (3) | | 288 | 288 | 384 | 384 | 492 | | LVDS Pair (4) | | 120 | 120 | 168 | 168 | 222 | | PCIe Hard IP Block | | 1 | 1 | 2 | 2 | 2 | | Hard Memory C | ontroller | 6 | 6 | 8 | 8 | 12 | $<sup>^{(3)}</sup>$ The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(4)</sup> Each LVDS I/O pair can be used as differential input or output. #### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. #### **Intel Arria 10 SX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 SX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. #### **Available Options** Figure 3. Sample Ordering Code and Available Options for Intel Arria 10 SX Devices #### **Related Information** Transceiver Performance for Intel Arria 10 GX/SX Devices Provides more information about the transceiver speed grade. ### I/O Vertical Migration for Intel Arria 10 Devices #### Figure 4. Migration Capability Across Intel Arria 10 Product Lines - The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades. - To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts. - An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to banks that are LVDS I/O in both devices. - There may be nominal 0.15 mm package height difference between some product lines in the same package type. - Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View. | Variant | Product | Package Package | | | | | | | | | | | |---------------------|---------|-----------------|----------|----------|----------|----------|----------|----------|------|------|----------|----------| | Varialit | Line | U19 | F27 | F29 | F34 | F35 | KF40 | NF40 | RF40 | NF45 | SF45 | UF45 | | | GX 160 | <b>1</b> | <b>1</b> | <b>1</b> | | | | | | | | | | | GX 220 | <b>+</b> | | | | | | | | | | | | | GX 270 | | | | 1 | <b>1</b> | | | | | | | | | GX 320 | | <b>V</b> | | | | | | | | | | | Intel® Arria® 10 GX | GX 480 | | | <b>V</b> | | | | | | | | | | | GX 570 | | | | | | <b>1</b> | 1 | | | | | | | GX 660 | | | | | <b>V</b> | <b>\</b> | | | | | | | | GX 900 | | | | | | | | 1 | 1 | <b></b> | 1 | | | GX 1150 | | | | <b>V</b> | | | <b>+</b> | + | + | | <b>+</b> | | Intel Arria 10 GT | GT 900 | | | | | | | | | | | | | intel Afria 10 G1 | GT 1150 | | | | | | | | | | <b>V</b> | | | | SX 160 | 1 | 1 | 1 | | | | | | | | | | | SX 220 | + | | | | | | | | | | | | | SX 270 | | | | 1 | <b>†</b> | | | | | | | | Intel Arria 10 SX | SX 320 | | <b>V</b> | | | | | | | | | | | | SX 480 | | | <b>V</b> | | | | | | | | | | | SX 570 | | | | | | <b>†</b> | <b>†</b> | | | | | | | SX 660 | | | | <b>V</b> | | | | | | | | Note: To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner. ## **Adaptive Logic Module** Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric. The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture. | Variant | <b>Product Line</b> | precision | | put and Output<br>ons Operator | 18 x 19<br>Multiplier | 18 x 18<br>Multiplier | | |---------|---------------------|-----------|-----------------------|--------------------------------|-----------------------|--------------------------------------|--| | | | DSP Block | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier | Adder Sum<br>Mode | Adder<br>Summed with<br>36 bit Input | | | | SX 320 | 984 | 1,968 | 984 | 984 | 984 | | | | SX 480 | 1,368 | 2,736 | 1,368 | 1,368 | 1,368 | | | | SX 570 | 1,523 | 3,046 | 1,523 | 1,523 | 1,523 | | | | SX 660 | 1,687 | 3,374 | 1,687 | 1,687 | 1,687 | | Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device. | Variant | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak Giga Floating- Point Operations per Second (GFLOPs) | |----------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------| | Intel Arria 10 | GX 160 | 156 | 156 | 156 | 156 | 140 | | GX | GX 220 | 192 | 192 | 192 | 192 | 173 | | | GX 270 | 830 | 830 | 830 | 830 | 747 | | | GX 320 | 984 | 984 | 984 | 984 | 886 | | | GX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | GX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | GX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | | | GX 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | | GX 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | GT 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | GT | GT 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | SX 160 | 156 | 156 | 156 | 156 | 140 | | SX | SX 220 | 192 | 192 | 192 | 192 | 173 | | | SX 270 | 830 | 830 | 830 | 830 | 747 | | | SX 320 | 984 | 984 | 984 | 984 | 886 | | | SX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | SX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | SX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | ## **Embedded Memory Blocks** The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements. ### **Types of Embedded Memory** The Intel Arria 10 devices contain two types of memory blocks: - 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports. - 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB. ### **Embedded Memory Capacity in Intel Arria 10 Devices** Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices | | Product | M2 | 20K | ML | Total RAM Bit | | |-------------------|---------|-------|--------------|--------|---------------|--------| | Variant | Line | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | Intel Arria 10 GX | GX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | GX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | GX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | GX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | GX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | GX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | GX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | | | GX 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GX 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 GT | GT 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GT 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 SX | SX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | SX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | SX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | SX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | SX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | SX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | SX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | ### **Embedded Memory Configurations for Single-port Mode** ### Table 19. Single-port Embedded Memory Configurations for Intel Arria 10 Devices This table lists the maximum configurations supported for single-port RAM and ROM modes. | Memory Block | Depth (bits) | Programmable Width | |--------------|--------------|--------------------| | MLAB | 32 | x16, x18, or x20 | | | 64 (10) | x8, x9, x10 | | M20K | 512 | x40, x32 | | | 1K | x20, x16 | | | 2K | x10, x8 | | | 4K | x5, x4 | | | 8K | x2 | | | 16K | x1 | #### **Clock Networks and PLL Clock Sources** The clock network architecture is based on Intel's global, regional, and peripheral clock structure. This clock structure is supported by dedicated clock input pins, fractional clock synthesis PLLs, and integer I/O PLLs. #### **Clock Networks** The Intel Arria 10 core clock networks are capable of up to 800 MHz fabric operation across the full industrial temperature range. For the external memory interface, the clock network supports the hard memory controller with speeds up to 2,400 Mbps in a quarter-rate transfer. To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down. ### Fractional Synthesis and I/O PLLs Intel Arria 10 devices contain up to 32 fractional synthesis PLLs and up to 16 I/O PLLs that are available for both specific and general purpose uses in the core: - Fractional synthesis PLLs—located in the column adjacent to the transceiver blocks - I/O PLLs-located in each bank of the 48 I/Os ### **Fractional Synthesis PLLs** You can use the fractional synthesis PLLs to: - Reduce the number of oscillators that are required on your board - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source <sup>(10)</sup> Supported through software emulation and consumes additional MLAB blocks. #### A10-OVERVIEW | 2018.04.09 The fractional synthesis PLLs support the following features: - Reference clock frequency synthesis for transceiver CMU and Advanced Transmit (ATX) PLLs - Clock network delay compensation - Zero-delay buffering - Direct transmit clocking for transceivers - Independently configurable into two modes: - Conventional integer mode equivalent to the general purpose PLL - Enhanced fractional mode with third order delta-sigma modulation - PLL cascading #### I/O PLLs The integer mode I/O PLLs are located in each bank of 48 I/Os. You can use the I/O PLLs to simplify the design of external memory and high-speed LVDS interfaces. In each I/O bank, the I/O PLLs are adjacent to the hard memory controllers and LVDS SERDES. Because these PLLs are tightly coupled with the I/Os that need to use them, it makes it easier to close timing. You can use the I/O PLLs for general purpose applications in the core such as clock network delay compensation and zero-delay buffering. Intel Arria 10 devices support PLL-to-PLL cascading. ### FPGA General Purpose I/O Intel Arria 10 devices offer highly configurable GPIOs. Each I/O bank contains 48 general purpose I/Os and a high-efficiency hard memory controller. The following list describes the features of the GPIOs: - Consist of 3 V I/Os for high-voltage application and LVDS I/Os for differential signaling - $-\$ Up to two 3 V I/O banks, available in some devices, that support up to 3 V I/O standards - LVDS I/O banks that support up to 1.8 V I/O standards - Support a wide range of single-ended and differential I/O interfaces - LVDS speeds up to 1.6 Gbps - Each LVDS pair of pins has differential input and output buffers, allowing you to configure the LVDS direction for each pair. - Programmable bus hold and weak pull-up - Programmable differential output voltage (V<sub>OD</sub>) and programmable pre-emphasis - Series (R<sub>S</sub>) and parallel (R<sub>T</sub>) on-chip termination (OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ### **External Memory Interface** Intel Arria 10 devices offer massive external memory bandwidth, with up to seven 32-bit DDR4 memory interfaces running at up to 2,400 Mbps. This bandwidth provides additional ease of design, lower power, and resource efficiencies of hardened high-performance memory controllers. The memory interface within Intel Arria 10 FPGAs and SoCs delivers the highest performance and ease of use. You can configure up to a maximum width of 144 bits when using the hard or soft memory controllers. If required, you can bypass the hard memory controller and use a soft controller implemented in the user logic. Each I/O contains a hardened DDR read/write path (PHY) capable of performing key memory interface functionality such as read/write leveling, FIFO buffering to lower latency and improve margin, timing calibration, and on-chip termination. The timing calibration is aided by the inclusion of hard microcontrollers based on Intel's Nios® II technology, specifically tailored to control the calibration of multiple memory interfaces. This calibration allows the Intel Arria 10 device to compensate for any changes in process, voltage, or temperature either within the Intel Arria 10 device itself, or within the external memory device. The advanced calibration algorithms ensure maximum bandwidth and robust timing margin across all operating conditions. In addition to parallel memory interfaces, Intel Arria 10 devices support serial memory technologies such as the Hybrid Memory Cube (HMC). The HMC is supported by the Intel Arria 10 high-speed serial transceivers which connect up to four HMC links, with each link running at data rates up to 15 Gbps. #### **Related Information** ### External Memory Interface Spec Estimator Provides a parametric tool that allows you to find and compare the performance of the supported external memory interfaces in IntelFPGAs. ### **Memory Standards Supported by Intel Arria 10 Devices** The I/Os are designed to provide high performance support for existing and emerging external memory standards. #### Table 20. Memory Standards Supported by the Hard Memory Controller This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator and Intel Arria 10 Device Datasheet. | Memory Standard | Rate Support | Ping Pong PHY Support | Maximum Frequency (MHz) | |-----------------|--------------|-----------------------|-------------------------| | DDR4 SDRAM | Quarter rate | Yes | 1,067 | | | | _ | 1,200 | | DDR3 SDRAM | Half rate | Yes | 533 | | | | _ | 667 | | | Quarter rate | Yes | 1,067 | | | | _ | 1,067 | | DDR3L SDRAM | Half rate | Yes | 533 | | | | _ | 667 | | | Quarter rate | Yes | 933 | | | | _ | 933 | | LPDDR3 SDRAM | Half rate | _ | 533 | | | Quarter rate | _ | 800 | ### **Table 21.** Memory Standards Supported by the Soft Memory Controller | Memory Standard | Rate Support | Maximum Frequency<br>(MHz) | |-----------------------------|--------------|----------------------------| | RLDRAM 3 (11) | Quarter rate | 1,200 | | QDR IV SRAM <sup>(11)</sup> | Quarter rate | 1,067 | | QDR II SRAM | Full rate | 333 | | | Half rate | 633 | | QDR II+ SRAM | Full rate | 333 | | | Half rate | 633 | | QDR II+ Xtreme SRAM | Full rate | 333 | | | Half rate | 633 | ### Table 22. Memory Standards Supported by the HPS Hard Memory Controller The hard processor system (HPS) is available in Intel Arria 10 SoC devices only. | Memory Standard | Rate Support | Maximum Frequency<br>(MHz) | |-----------------|--------------|----------------------------| | DDR4 SDRAM | Half rate | 1,200 | | DDR3 SDRAM | Half rate | 1,067 | | DDR3L SDRAM | Half rate | 933 | <sup>(11)</sup> Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices Figure 8. Device Chip Overview for Intel Arria 10 SX Devices #### **PMA Features** Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs. | PCS | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Standard PCS | Operates at a data rate up to 12 Gbps Supports protocols such as PCI-Express, CPRI 4.2+, GigE, IEEE 1588 in Hard PCS Implements other protocols using Basic/Custom (Standard PCS) transceiver configuration rules. | | Enhanced PCS | Performs functions common to most serial data industry standards, such as word alignment, encoding/decoding, and framing, before data is sent or received off-chip through the PMA Handles data transfer to and from the FPGA fabric Handles data transfer internally to and from the PMA Provides frequency compensation Performs channel bonding for multi-channel low skew applications | | PCIe Gen3 PCS | <ul> <li>Supports the seamless switching of Data and Clock between the Gen1, Gen2, and Gen3 data rates</li> <li>Provides support for PIPE 3.0 features</li> <li>Supports the PIPE interface with the Hard IP enabled, as well as with the Hard IP bypassed</li> </ul> | #### **Related Information** - PCIe Gen1, Gen2, and Gen3 Hard IP on page 26 - Interlaken Support on page 26 - 10 Gbps Ethernet Support on page 26 ### **PCS Protocol Support** This table lists some of the protocols supported by the Intel Arria 10 transceiver PCS. For more information about the blocks in the transmitter and receiver data paths, refer to the related information. | Protocol | Data Rate<br>(Gbps) | Transceiver IP | PCS Support | |----------------------------------------------|---------------------|-----------------------------|-----------------------------------| | PCIe Gen3 x1, x2, x4, x8 | 8.0 | Native PHY (PIPE) | Standard PCS and PCIe<br>Gen3 PCS | | PCIe Gen2 x1, x2, x4, x8 | 5.0 | Native PHY (PIPE) | Standard PCS | | PCIe Gen1 x1, x2, x4, x8 | 2.5 | Native PHY (PIPE) | Standard PCS | | 1000BASE-X Gigabit Ethernet | 1.25 | Native PHY | Standard PCS | | 1000BASE-X Gigabit Ethernet with IEEE 1588v2 | 1.25 | Native PHY | Standard PCS | | 10GBASE-R | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-R with IEEE 1588v2 | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-R with KR FEC | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-KR and 1000BASE-X | 10.3125 | 1G/10GbE and 10GBASE-KR PHY | Standard PCS and<br>Enhanced PCS | | Interlaken (CEI-6G/11G) | 3.125 to 17.4 | Native PHY | Enhanced PCS | | SFI-S/SFI-5.2 | 11.2 | Native PHY | Enhanced PCS | | 10G SDI | 10.692 | Native PHY | Enhanced PCS | | | • | | continued | Figure 9. HPS Block Diagram This figure shows a block diagram of the HPS with the dual ARM Cortex-A9 MPCore processor. ## **Key Advantages of 20-nm HPS** The 20-nm HPS strikes a balance between enabling maximum software compatibility with 28-nm SoCs while still improving upon the 28-nm HPS architecture. These improvements address the requirements of the next generation target markets such as wireless and wireline communications, compute and storage equipment, broadcast and military in terms of performance, memory bandwidth, connectivity via backplane and security. ### **FPGA Configuration and HPS Booting** The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power. Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility: - You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller. - Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric. ### **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software. For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team. You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. ## **Dynamic and Partial Reconfiguration** The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers. ### **Dynamic Reconfiguration** You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support. ### **Partial Reconfiguration** Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation. Instead of placing all device functions in the FPGA fabric, you can store some functions that do not run simultaneously in external memory and load them only when required. This capability increases the effective logic density of the device, and lowers cost and power consumption. In the Intel solution, you do not have to worry about intricate device architecture to perform a partial reconfiguration. The partial reconfiguration capability is built into the Intel Quartus Prime design software, making such time-intensive task simple. Intel Arria 10 devices support partial reconfiguration in the following configuration options: - Using an internal host: - All supported configuration modes where the FPGA has access to external memory devices such as serial and parallel flash memory. - Configuration via Protocol [CvP (PCIe)] - Using an external host—passive serial (PS), fast passive parallel (FPP) x8, FPP x16, and FPP x32 I/O interface. ### **Enhanced Configuration and Configuration via Protocol** Table 25. Configuration Schemes and Features of Intel Arria 10 Devices Intel Arria 10 devices support 1.8 V programming voltage and several configuration schemes. | Scheme | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps)<br>(13) | Decompression | Design<br>Security <sup>(1</sup><br>4) | Partial<br>Reconfiguration<br>(15) | Remote<br>System<br>Update | |------------------------------------------------------------------------|------------------|----------------------------|------------------------------------|---------------|----------------------------------------|------------------------------------|-------------------------------------------------| | JTAG | 1 bit | 33 | 33 | _ | _ | Yes <sup>(16)</sup> | _ | | Active Serial (AS)<br>through the<br>EPCQ-L<br>configuration<br>device | 1 bit,<br>4 bits | 100 | 400 | Yes | Yes | Yes <sup>(16)</sup> | Yes | | Passive serial (PS)<br>through CPLD or<br>external<br>microcontroller | 1 bit | 100 | 100 | Yes | Yes | Yes <sup>(16)</sup> | Parallel<br>Flash<br>Loader<br>(PFL) IP<br>core | | | ! | , | | | , | со | ntinued | <sup>(13)</sup> Enabling either compression or design security features affects the maximum data rate. Refer to the Intel Arria 10 Device Datasheet for more information. <sup>(14)</sup> Encryption and compression cannot be used simultaneously. <sup>(15)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Intel for support. <sup>(16)</sup> Partial configuration can be performed only when it is configured as internal host. The optional power reduction techniques in Intel Arria 10 devices include: - SmartVID—a code is programmed into each device during manufacturing that allows a smart regulator to operate the device at lower core V<sub>CC</sub> while maintaining performance - **Programmable Power Technology**—non-critical timing paths are identified by the Intel Quartus Prime software and the logic in these paths is biased for low power instead of high performance - **Low Static Power Options**—devices are available with either standard static power or low static power while maintaining performance Furthermore, Intel Arria 10 devices feature Intel's industry-leading low power transceivers and include a number of hard IP blocks that not only reduce logic resources but also deliver substantial power savings compared to soft implementations. In general, hard IP blocks consume up to 90% less power than the equivalent soft logic implementations. ### **Incremental Compilation** The Intel Quartus Prime software incremental compilation feature reduces compilation time and helps preserve performance to ease timing closure. The incremental compilation feature enables the partial reconfiguration flow for Intel Arria 10 devices. Incremental compilation supports top-down, bottom-up, and team-based design flows. This feature facilitates modular, hierarchical, and team-based design flows where different designers compile their respective design sections in parallel. Furthermore, different designers or IP providers can develop and optimize different blocks of the design independently. These blocks can then be imported into the top level project. ## **Document Revision History for Intel Arria 10 Device Overview** | Document<br>Version | Changes | |---------------------|----------------------------------------------------------------------------------------------------------| | 2018.04.09 | Updated the lowest $V_{CC}$ from 0.83 V to 0.82 V in the topic listing a summary of the device features. | | Date | Version | Changes | |--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2018 | 2018.01.17 | Updated the maximum data rate for HPS (Intel Arria 10 SX devices external memory interface DDR3 controller from 2,166 Mbps to 2,133 Mbps. | | | | Updated maximum frequency supported for half rate QDRII and QDRII + SRAM to 633 MHz in Memory Standards Supported by the Soft Memory Controller table. | | | | Updated transceiver backplane capability to 12.5 Gbps. | | | | Removed transceiver speed grade 5 in Sample Ordering Core and<br>Available Options for Intel Arria 10 GX Devices figure. | | | · | continued | #### A10-OVERVIEW | 2018.04.09 | Date | Version | Changes | |----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Removed package code 40, low static power, SmartVID, industrial, and military operating temperature support from Sample Ordering Core and Available Options for Intel Arria 10 GT Devices figure.</li> <li>Updated short reach transceiver rate for Intel Arria 10 GT devices to 25.8 Gbps.</li> <li>Removed On-Die Instrumentation — EyeQ and Jitter Margin Tool support from PMA Features of the Transceivers in Intel Arria 10 Devices table.</li> </ul> | | September 2017 | 2017.09.20 | Updated the maximum speed of the DDR4 external memory interface from 1,333 MHz/2,666 Mbps to 1,200 MHz/2,400 Mbps. | | July 2017 | 2017.07.13 | Corrected the automotive temperature range in the figure showing the available options for the Intel Arria 10 GX devices from "-40°C to 100°C" to "-40°C to 125°C". | | July 2017 | 2017.07.06 | Added automotive temperature option to Intel Arria 10 GX device family. | | May 2017 | 2017.05.08 | <ul> <li>Corrected protocol names with "1588" to "IEEE 1588v2".</li> <li>Updated the vertical migration table to remove vertical migration between Intel Arria 10 GX and Intel Arria 10 SX device variants.</li> <li>Removed all "Preliminary" marks.</li> </ul> | | March 2017 | 2017.03.15 | Removed the topic about migration from Intel Arria 10 to Intel Stratix 10 devices. Rebranded as Intel. | | October 2016 | 2016.10.31 | <ul> <li>Removed package F36 from Intel Arria 10 GX devices.</li> <li>Updated Intel Arria 10 GT sample ordering code and maximum GX transceiver count. Intel Arria 10 GT devices are available only in the SF45 package option with a maximum of 72 transceivers.</li> </ul> | | May 2016 | 2016.05.02 | <ul> <li>Updated the FPGA Configuration and HPS Booting topic.</li> <li>Remove V<sub>CC</sub> PowerManager from the Summary of Features, Power Management and Arria 10 Device Variants and packages topics. This feature is no longer supported in Arria 10 devices.</li> <li>Removed LPDDR3 from the Memory Standards Supported by the HPS Hard Memory Controller table in the Memory Standards Supported by Intel Arria 10 Devices topic. This standard is only supported by the FPGA.</li> <li>Removed transceiver speed grade 5 from the Device Variants and Packages topic for Arria 10 GX and SX devices.</li> </ul> | | February 2016 | 2016.02.11 | <ul> <li>Changed the maximum Arria 10 GT datarate to 25.8 Gbps and the minimum datarate to 1 Gbps globally.</li> <li>Revised the state for Core clock networks in the Summary of Features topic.</li> <li>Changed the transceiver parameters in the "Summary of Features for Arria 10 Devices" table.</li> <li>Changed the transceiver parameters in the "Maximum Resource Counts for Arria 10 GT Devices" table.</li> <li>Changed the package availability for GT devices in the "Package Plan for Arria 10 GT Devices" table.</li> <li>Changed the package configurations for GT devices in the "Migration Capability Across Arria 10 Product Lines" figure.</li> <li>Changed transceiver parameters in the "Low Power Serial Transceivers" section.</li> <li>Changed the transceiver descriptions in the "Device Variants for the Arria 10 Device Family" table.</li> <li>Changed the "Sample Ordering Code and Available Options for Arria 10 GT Devices" figure.</li> <li>Changed the datarates for GT devices in the "PMA Features" section.</li> <li>Changed the datarates for GT devices in the "PCS Features" section.</li> </ul> |