Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 427200 | | Number of Logic Elements/Cells | 1150000 | | Total RAM Bits | 68857856 | | Number of I/O | 480 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.98V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 100°C (TJ) | | Package / Case | 1932-BBGA, FCBGA | | Supplier Device Package | 1932-FCBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/10ax115u1f45e1sg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Key Advantages of Intel Arria 10 Devices** Table 2. Key Advantages of the Intel Arria 10 Device Family | Advantage | Supporting Feature | |-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Enhanced core architecture | Built on TSMC's 20 nm process technology 60% higher performance than the previous generation of mid-range FPGAs 15% higher performance than the fastest previous-generation FPGA | | High-bandwidth integrated transceivers | <ul> <li>Short-reach rates up to 25.8 Gigabits per second (Gbps)</li> <li>Backplane capability up to 12.5 Gbps</li> <li>Integrated 10GBASE-KR and 40GBASE-KR4 Forward Error Correction (FEC)</li> </ul> | | Improved logic integration and hard IP blocks | 8-input adaptive logic module (ALM) Up to 65.6 megabits (Mb) of embedded memory Variable-precision digital signal processing (DSP) blocks Fractional synthesis phase-locked loops (PLLs) Hard PCI Express Gen3 IP blocks Hard memory controllers and PHY up to 2,400 Megabits per second (Mbps) | | Second generation hard<br>processor system (HPS) with<br>integrated ARM* Cortex*-A9*<br>MPCore* processor | Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Intel Arria 10 system-on-a-chip (SoC) Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric | | Advanced power savings | Comprehensive set of advanced power saving features Power-optimized MultiTrack routing and core architecture Up to 40% lower power compared to previous generation of mid-range FPGAs Up to 60% lower power compared to previous generation of high-end FPGAs | ## **Summary of Intel Arria 10 Features** **Table 3.** Summary of Features for Intel Arria 10 Devices | Feature | Description | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Technology | TSMC's 20-nm SoC process technology Allows operation at a lower V <sub>CC</sub> level of 0.82 V instead of the 0.9 V standard V <sub>CC</sub> core voltage | | Packaging | <ul> <li>1.0 mm ball-pitch Fineline BGA packaging</li> <li>0.8 mm ball-pitch Ultra Fineline BGA packaging</li> <li>Multiple devices with identical package footprints for seamless migration between different FPGA densities</li> <li>Devices with compatible package footprints allow migration to next generation high-end Stratix® 10 devices</li> <li>RoHS, leaded<sup>(1)</sup>, and lead-free (Pb-free) options</li> </ul> | | High-performance<br>FPGA fabric | <ul> <li>Enhanced 8-input ALM with four registers</li> <li>Improved multi-track routing architecture to reduce congestion and improve compilation time</li> <li>Hierarchical core clocking architecture</li> <li>Fine-grained partial reconfiguration</li> </ul> | | Internal memory blocks | M20K—20-Kb memory blocks with hard error correction code (ECC) Memory logic array block (MLAB)—640-bit memory | | | continued | <sup>(1)</sup> Contact Intel for availability. | Feature | Description | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | <ul> <li>Dynamic reconfiguration of the transceivers and PLLs</li> <li>Fine-grained partial reconfiguration of the core fabric</li> <li>Active Serial x4 Interface</li> </ul> | | Power management | SmartVID Low static power device options Programmable Power Technology Intel Quartus Prime integrated power analysis | | Software and tools | <ul> <li>Intel Quartus Prime design suite</li> <li>Transceiver toolkit</li> <li>Platform Designer system integration tool</li> <li>DSP Builder for Intel FPGAs</li> <li>OpenCL™ support</li> <li>Intel SoC FPGA Embedded Design Suite (EDS)</li> </ul> | #### **Related Information** Intel Arria 10 Transceiver PHY Overview Provides details on Intel Arria 10 transceivers. ## **Intel Arria 10 Device Variants and Packages** #### Table 4. **Device Variants for the Intel Arria 10 Device Family** | Variant | Description | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Intel Arria 10 GX | FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability. | | Intel Arria 10 GT | <ul> <li>FPGA featuring:</li> <li>17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability.</li> <li>25.8 Gbps transceivers for supporting CAUI-4 and CEI-25G applications with CFP2 and CFP4 modules.</li> </ul> | | Intel Arria 10 SX | SoC integrating ARM-based HPS and FPGA featuring 17.4 Gbps transceivers for short reach applications with 12.5 backplane driving capability. | ### **Intel Arria 10 GX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. ### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. ### **Maximum Resources** Table 5. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 160, GX 220, GX 270, GX 320, and GX 480) | Resource | | | | <b>Product Line</b> | | | |------------------------------|-------------------------|---------|---------|---------------------|---------|---------| | | | GX 160 | GX 220 | GX 270 | GX 320 | GX 480 | | Logic Elements | (LE) (K) | 160 | 220 | 270 | 320 | 480 | | ALM | | 61,510 | 80,330 | 101,620 | 119,900 | 183,590 | | Register | | 246,040 | 321,320 | 406,480 | 479,600 | 734,360 | | Memory (Kb) | M20K | 8,800 | 11,740 | 15,000 | 17,820 | 28,620 | | | MLAB | 1,050 | 1,690 | 2,452 | 2,727 | 4,164 | | Variable-precision DSP Block | | 156 | 192 | 830 | 985 | 1,368 | | 18 x 19 Multipli | er | 312 | 384 | 1,660 | 1,970 | 2,736 | | PLL | Fractional<br>Synthesis | 6 | 6 | 8 | 8 | 12 | | | I/O | 6 | 6 | 8 | 8 | 12 | | 17.4 Gbps Trans | sceiver | 12 | 12 | 24 | 24 | 36 | | GPIO (3) | | 288 | 288 | 384 | 384 | 492 | | LVDS Pair (4) | | 120 | 120 | 168 | 168 | 222 | | PCIe Hard IP Block | | 1 | 1 | 2 | 2 | 2 | | Hard Memory Controller | | 6 | 6 | 8 | 8 | 12 | $<sup>^{(3)}</sup>$ The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(4)</sup> Each LVDS I/O pair can be used as differential input or output. ### Table 8. Package Plan for Intel Arria 10 GX Devices (F34, F35, NF40, and KF40) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | KF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | |--------------|------------------------------------------|-------------|------|------------|------------------------------------------|------|------------|-------------------------------------------|------|------------|-------------------------------------------|------|--| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | | GX 270 | 48 | 336 | 24 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | | GX 320 | 48 | 336 | 24 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | | GX 480 | 48 | 444 | 24 | 48 | 348 | 36 | _ | _ | _ | _ | _ | _ | | | GX 570 | 48 | 444 | 24 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | | GX 660 | 48 | 444 | 24 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | | GX 900 | _ | 504 | 24 | _ | _ | _ | _ | _ | _ | _ | 600 | 48 | | | GX 1150 | _ | 504 | 24 | _ | _ | _ | _ | _ | _ | _ | 600 | 48 | | ### Table 9. Package Plan for Intel Arria 10 GX Devices (RF40, NF45, SF45, and UF45) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | RF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | NF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | SF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | UF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | |--------------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | GX 900 | _ | 342 | 66 | _ | 768 | 48 | _ | 624 | 72 | _ | 480 | 96 | | GX 1150 | _ | 342 | 66 | _ | 768 | 48 | _ | 624 | 72 | _ | 480 | 96 | ### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ### **Intel Arria 10 GT** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GT devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. ### **Available Options** Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices ### I/O Vertical Migration for Intel Arria 10 Devices ### Figure 4. Migration Capability Across Intel Arria 10 Product Lines - The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades. - To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts. - An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to banks that are LVDS I/O in both devices. - There may be nominal 0.15 mm package height difference between some product lines in the same package type. - Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View. | Variant | Product | Package | | | | | | | | | | | |---------------------|---------|----------|----------|----------|----------|----------|----------|----------|------|------|----------|----------| | Varialit | Line | U19 | F27 | F29 | F34 | F35 | KF40 | NF40 | RF40 | NF45 | SF45 | UF45 | | | GX 160 | <b>1</b> | <b>1</b> | <b>1</b> | | | | | | | | | | | GX 220 | <b>+</b> | | | | | | | | | | | | | GX 270 | | | | 1 | <b>1</b> | | | | | | | | | GX 320 | | <b>V</b> | | | | | | | | | | | Intel® Arria® 10 GX | GX 480 | | | <b>V</b> | | | | | | | | | | | GX 570 | | | | | | <b>1</b> | 1 | | | | | | | GX 660 | | | | | <b>V</b> | <b>\</b> | | | | | | | | GX 900 | | | | | | | | 1 | 1 | <b></b> | 1 | | | GX 1150 | | | | <b>V</b> | | | <b>+</b> | + | + | | <b>+</b> | | Intel Arria 10 GT | GT 900 | | | | | | | | | | | | | intel Afria 10 G1 | GT 1150 | | | | | | | | | | <b>V</b> | | | | SX 160 | 1 | 1 | 1 | | | | | | | | | | | SX 220 | + | | | | | | | | | | | | | SX 270 | | | | 1 | <b>†</b> | | | | | | | | Intel Arria 10 SX | SX 320 | | <b>V</b> | | | | | | | | | | | | SX 480 | | | <b>V</b> | | | | | | | | | | | SX 570 | | | | | | <b>†</b> | <b>†</b> | | | | | | | SX 660 | | | | <b>V</b> | | | | | | | | Note: To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner. ## **Adaptive Logic Module** Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric. The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture. | Variant | <b>Product Line</b> | Variable-<br>precision<br>DSP Block | Independent In<br>Multiplication | | 18 x 19<br>Multiplier | 18 x 18<br>Multiplier<br>Adder | | |---------|---------------------|-------------------------------------|----------------------------------|-----------------------|-----------------------|--------------------------------|--| | | | 18 x 19<br>Multiplier | | 27 x 27<br>Multiplier | Adder Sum<br>Mode | Summed with 36 bit Input | | | | SX 320 | 984 | 1,968 | 984 | 984 | 984 | | | | SX 480 | 1,368 | 2,736 | 1,368 | 1,368 | 1,368 | | | | SX 570 | 1,523 | 3,046 | 1,523 | 1,523 | 1,523 | | | | SX 660 | 1,687 | 3,374 | 1,687 | 1,687 | 1,687 | | Table 17. Resources for Floating-Point Arithmetic in Intel Arria 10 Devices The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device. | Variant | Product Line | Variable-<br>precision<br>DSP Block | Single<br>Precision<br>Floating-Point<br>Multiplication<br>Mode | Single-Precision<br>Floating-Point<br>Adder Mode | Single-<br>Precision<br>Floating-Point<br>Multiply<br>Accumulate<br>Mode | Peak Giga Floating- Point Operations per Second (GFLOPs) | |----------------|--------------|-------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------| | Intel Arria 10 | GX 160 | 156 | 156 | 156 | 156 | 140 | | GX | GX 220 | 192 | 192 | 192 | 192 | 173 | | | GX 270 | 830 | 830 | 830 | 830 | 747 | | | GX 320 | 984 | 984 | 984 | 984 | 886 | | | GX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | GX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | GX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | | | GX 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | | GX 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | GT 900 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | GT | GT 1150 | 1,518 | 1,518 | 1,518 | 1,518 | 1,366 | | Intel Arria 10 | SX 160 | 156 | 156 | 156 | 156 | 140 | | SX | SX 220 | 192 | 192 | 192 | 192 | 173 | | | SX 270 | 830 | 830 | 830 | 830 | 747 | | | SX 320 | 984 | 984 | 984 | 984 | 886 | | | SX 480 | 1,369 | 1,368 | 1,368 | 1,368 | 1,231 | | | SX 570 | 1,523 | 1,523 | 1,523 | 1,523 | 1,371 | | | SX 660 | 1,687 | 1,687 | 1,687 | 1,687 | 1,518 | ## **Embedded Memory Blocks** The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements. #### A10-OVERVIEW | 2018.04.09 The fractional synthesis PLLs support the following features: - Reference clock frequency synthesis for transceiver CMU and Advanced Transmit (ATX) PLLs - Clock network delay compensation - Zero-delay buffering - Direct transmit clocking for transceivers - Independently configurable into two modes: - Conventional integer mode equivalent to the general purpose PLL - Enhanced fractional mode with third order delta-sigma modulation - PLL cascading ### I/O PLLs The integer mode I/O PLLs are located in each bank of 48 I/Os. You can use the I/O PLLs to simplify the design of external memory and high-speed LVDS interfaces. In each I/O bank, the I/O PLLs are adjacent to the hard memory controllers and LVDS SERDES. Because these PLLs are tightly coupled with the I/Os that need to use them, it makes it easier to close timing. You can use the I/O PLLs for general purpose applications in the core such as clock network delay compensation and zero-delay buffering. Intel Arria 10 devices support PLL-to-PLL cascading. ### FPGA General Purpose I/O Intel Arria 10 devices offer highly configurable GPIOs. Each I/O bank contains 48 general purpose I/Os and a high-efficiency hard memory controller. The following list describes the features of the GPIOs: - Consist of 3 V I/Os for high-voltage application and LVDS I/Os for differential signaling - $-\$ Up to two 3 V I/O banks, available in some devices, that support up to 3 V I/O standards - LVDS I/O banks that support up to 1.8 V I/O standards - Support a wide range of single-ended and differential I/O interfaces - LVDS speeds up to 1.6 Gbps - Each LVDS pair of pins has differential input and output buffers, allowing you to configure the LVDS direction for each pair. - Programmable bus hold and weak pull-up - Programmable differential output voltage (V<sub>OD</sub>) and programmable pre-emphasis - Series (R<sub>S</sub>) and parallel (R<sub>T</sub>) on-chip termination (OCT) for all I/O banks with OCT calibration to limit the termination impedance variation - On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity - Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture ### **External Memory Interface** Intel Arria 10 devices offer massive external memory bandwidth, with up to seven 32-bit DDR4 memory interfaces running at up to 2,400 Mbps. This bandwidth provides additional ease of design, lower power, and resource efficiencies of hardened high-performance memory controllers. The memory interface within Intel Arria 10 FPGAs and SoCs delivers the highest performance and ease of use. You can configure up to a maximum width of 144 bits when using the hard or soft memory controllers. If required, you can bypass the hard memory controller and use a soft controller implemented in the user logic. Each I/O contains a hardened DDR read/write path (PHY) capable of performing key memory interface functionality such as read/write leveling, FIFO buffering to lower latency and improve margin, timing calibration, and on-chip termination. The timing calibration is aided by the inclusion of hard microcontrollers based on Intel's Nios® II technology, specifically tailored to control the calibration of multiple memory interfaces. This calibration allows the Intel Arria 10 device to compensate for any changes in process, voltage, or temperature either within the Intel Arria 10 device itself, or within the external memory device. The advanced calibration algorithms ensure maximum bandwidth and robust timing margin across all operating conditions. In addition to parallel memory interfaces, Intel Arria 10 devices support serial memory technologies such as the Hybrid Memory Cube (HMC). The HMC is supported by the Intel Arria 10 high-speed serial transceivers which connect up to four HMC links, with each link running at data rates up to 15 Gbps. #### **Related Information** ### External Memory Interface Spec Estimator Provides a parametric tool that allows you to find and compare the performance of the supported external memory interfaces in IntelFPGAs. ### **Memory Standards Supported by Intel Arria 10 Devices** The I/Os are designed to provide high performance support for existing and emerging external memory standards. ### Table 20. Memory Standards Supported by the Hard Memory Controller This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator and Intel Arria 10 Device Datasheet. | Memory Standard | Rate Support | Ping Pong PHY Support | Maximum Frequency (MHz) | | |-----------------|--------------|-----------------------|-------------------------|--| | DDR4 SDRAM | Quarter rate | Yes | 1,067 | | | | | _ | 1,200 | | | DDR3 SDRAM | Half rate | Yes | 533 | | | | | _ | 667 | | | | Quarter rate | Yes | 1,067 | | | | | _ | 1,067 | | | DDR3L SDRAM | Half rate | Yes | 533 | | | | | _ | 667 | | | | Quarter rate | Yes | 933 | | | | | _ | 933 | | | LPDDR3 SDRAM | Half rate | _ | 533 | | | | Quarter rate | _ | 800 | | ### **Table 21.** Memory Standards Supported by the Soft Memory Controller | Memory Standard | Rate Support | Maximum Frequency<br>(MHz) | |-----------------------------|--------------|----------------------------| | RLDRAM 3 (11) | Quarter rate | 1,200 | | QDR IV SRAM <sup>(11)</sup> | Quarter rate | 1,067 | | QDR II SRAM | Full rate | 333 | | | Half rate | 633 | | QDR II+ SRAM | Full rate | 333 | | | Half rate | 633 | | QDR II+ Xtreme SRAM | Full rate | 333 | | | Half rate | 633 | ### Table 22. Memory Standards Supported by the HPS Hard Memory Controller The hard processor system (HPS) is available in Intel Arria 10 SoC devices only. | Memory Standard | Rate Support | Maximum Frequency<br>(MHz) | |-----------------|--------------|----------------------------| | DDR4 SDRAM | Half rate | 1,200 | | DDR3 SDRAM | Half rate | 1,067 | | DDR3L SDRAM | Half rate | 933 | <sup>(11)</sup> Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. #### **Related Information** #### Intel Arria 10 Device Datasheet Lists the memory interface performance according to memory interface standards, rank or chip select configurations, and Intel Arria 10 device speed grades. ### PCIe Gen1, Gen2, and Gen3 Hard IP Intel Arria 10 devices contain PCIe hard IP that is designed for performance and ease-of-use: - Includes all layers of the PCIe stack—transaction, data link and physical layers. - Supports PCIe Gen3, Gen2, and Gen1 Endpoint and Root Port in x1, x2, x4, or x8 lane configuration. - Operates independently from the core logic—optional configuration via protocol (CvP) allows the PCIe link to power up and complete link training in less than 100 ms while the Intel Arria 10 device completes loading the programming file for the rest of the FPGA. - Provides added functionality that makes it easier to support emerging features such as Single Root I/O Virtualization (SR-IOV) and optional protocol extensions. - Provides improved end-to-end datapath protection using ECC. - Supports FPGA configuration via protocol (CvP) using PCIe at Gen3, Gen2, or Gen1 speed. #### **Related Information** PCS Features on page 30 ### **Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet** ### **Interlaken Support** The Intel Arria 10 enhanced PCS hard IP provides integrated Interlaken PCS supporting rates up to 25.8 Gbps per lane. The Interlaken PCS is based on the proven functionality of the PCS developed for Intel's previous generation FPGAs, which demonstrated interoperability with Interlaken ASSP vendors and third-party IP suppliers. The Interlaken PCS is present in every transceiver channel in Intel Arria 10 devices. #### **Related Information** PCS Features on page 30 ### **10 Gbps Ethernet Support** The Intel Arria 10 enhanced PCS hard IP supports 10GBASE-R PCS compliant with IEEE 802.3 10 Gbps Ethernet (10GbE). The integrated hard IP support for 10GbE and the 10 Gbps transceivers save external PHY cost, board space, and system power. ### A10-OVERVIEW | 2018.04.09 The scalable hard IP supports multiple independent 10GbE ports while using a single PLL for all the 10GBASE-R PCS instantiations, which saves on core logic resources and clock networks: - Simplifies multiport 10GbE systems compared to XAUI interfaces that require an external XAUI-to-10G PHY. - Incorporates Electronic Dispersion Compensation (EDC), which enables direct connection to standard 10 Gbps XFP and SFP+ pluggable optical modules. - Supports backplane Ethernet applications and includes a hard 10GBASE-KR Forward Error Correction (FEC) circuit that you can use for 10 Gbps and 40 Gbps applications. The 10 Gbps Ethernet PCS hard IP and 10GBASE-KR FEC are present in every transceiver channel. #### **Related Information** PCS Features on page 30 ### **Low Power Serial Transceivers** Intel Arria 10 FPGAs and SoCs include lowest power transceivers that deliver high bandwidth, throughput and low latency. Intel Arria 10 devices deliver the industry's lowest power consumption per transceiver channel: - 12.5 Gbps transceivers at as low as 242 mW - 10 Gbps transceivers at as low as 168 mW - 6 Gbps transceivers at as low as 117 mW Intel Arria 10 transceivers support various data rates according to application: - Chip-to-chip and chip-to-module applications—from 1 Gbps up to 25.8 Gbps - Long reach and backplane applications—from 1 Gbps up to 12.5 with advanced adaptive equalization - Critical power sensitive applications—from 1 Gbps up to 11.3 Gbps using lower power modes The combination of 20 nm process technology and architectural advances provide the following benefits: - Significant reduction in die area and power consumption - Increase of up to two times in transceiver I/O density compared to previous generation devices while maintaining optimal signal integrity - Up to 72 total transceiver channels—you can configure up to 6 of these channels to run as fast as 25.8 Gbps - All channels feature continuous data rate support up to the maximum rated speed ### **Transceiver Channels** All transceiver channels feature a dedicated Physical Medium Attachment (PMA) and a hardened Physical Coding Sublayer (PCS). - The PMA provides primary interfacing capabilities to physical channels. - The PCS typically handles encoding/decoding, word alignment, and other preprocessing functions before transferring data to the FPGA core fabric. A transceiver channel consists of a PMA and a PCS block. Most transceiver banks have 6 channels. There are some transceiver banks that contain only 3 channels. A wide variety of bonded and non-bonded data rate configurations is possible using a highly configurable clock distribution network. Up to 80 independent transceiver data rates can be configured. The following figures are graphical representations of top views of the silicon die, which correspond to reverse views for flip chip packages. Different Intel Arria 10 devices may have different floorplans than the ones shown in the figures. Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices Figure 8. Device Chip Overview for Intel Arria 10 SX Devices ### **PMA Features** Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs. Each transceiver channel contains a channel PLL that can be used as the CMU PLL or clock data recovery (CDR) PLL. In CDR mode, the channel PLL recovers the receiver clock and data in the transceiver channel. Up to 80 independent data rates can be configured on a single Intel Arria 10 device. Table 23. PMA Features of the Transceivers in Intel Arria 10 Devices | Feature | Capability | | | |------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Chip-to-Chip Data Rates | 1 Gbps to 17.4 Gbps (Intel Arria 10 GX devices) 1 Gbps to 25.8 Gbps (Intel Arria 10 GT devices) | | | | Backplane Support | Drive backplanes at data rates up to 12.5 Gbps | | | | Optical Module Support | SFP+/SFP, XFP, CXP, QSFP/QSFP28, CFP/CFP2/CFP4 | | | | Cable Driving Support | SFP+ Direct Attach, PCI Express over cable, eSATA | | | | Transmit Pre-Emphasis | 4-tap transmit pre-emphasis and de-emphasis to compensate for system channel loss | | | | Continuous Time Linear<br>Equalizer (CTLE) | Dual mode, high-gain, and high-data rate, linear receive equalization to compensate for system channel loss | | | | Decision Feedback Equalizer (DFE) | 7-fixed and 4-floating tap DFE to equalize backplane channel loss in the presence of crosstalk and noisy environments | | | | Variable Gain Amplifier | Optimizes the signal amplitude prior to the CDR sampling and operates in fixed and adaptive modes | | | | Altera Digital Adaptive<br>Parametric Tuning (ADAPT) | Fully digital adaptation engine to automatically adjust all link equalization parameters—including CTLE, DFE, and variable gain amplifier blocks—that provide optimal link margin without intervention from user logic | | | | Precision Signal Integrity<br>Calibration Engine (PreSICE) | Hardened calibration controller to quickly calibrate all transceiver control parameters on power-up, which provides the optimal signal integrity and jitter performance | | | | Advanced Transmit (ATX)<br>PLL | Low jitter ATX (LC tank based) PLLs with continuous tuning range to cover a wide range of standard and proprietary protocols | | | | Fractional PLLs | On-chip fractional frequency synthesizers to replace on-board crystal oscillators and reduce system cost | | | | Digitally Assisted Analog<br>CDR | Superior jitter tolerance with fast lock time | | | | Dynamic Partial<br>Reconfiguration | Allows independent control of the Avalon memory-mapped interface of each transceiver channel for the highest transceiver flexibility | | | | Multiple PCS-PMA and PCS-<br>PLD interface widths | 8-, 10-, 16-, 20-, 32-, 40-, or 64-bit interface widths for flexibility of deserialization width, encoding, and reduced latency | | | ### **PCS Features** This table summarizes the Intel Arria 10 transceiver PCS features. You can use the transceiver PCS to support a wide range of protocols ranging from 1 Gbps to 25.8 Gbps. | PCS | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Standard PCS | Operates at a data rate up to 12 Gbps Supports protocols such as PCI-Express, CPRI 4.2+, GigE, IEEE 1588 in Hard PCS Implements other protocols using Basic/Custom (Standard PCS) transceiver configuration rules. | | Enhanced PCS | Performs functions common to most serial data industry standards, such as word alignment, encoding/decoding, and framing, before data is sent or received off-chip through the PMA Handles data transfer to and from the FPGA fabric Handles data transfer internally to and from the PMA Provides frequency compensation Performs channel bonding for multi-channel low skew applications | | PCIe Gen3 PCS | <ul> <li>Supports the seamless switching of Data and Clock between the Gen1, Gen2, and Gen3 data rates</li> <li>Provides support for PIPE 3.0 features</li> <li>Supports the PIPE interface with the Hard IP enabled, as well as with the Hard IP bypassed</li> </ul> | #### **Related Information** - PCIe Gen1, Gen2, and Gen3 Hard IP on page 26 - Interlaken Support on page 26 - 10 Gbps Ethernet Support on page 26 ### **PCS Protocol Support** This table lists some of the protocols supported by the Intel Arria 10 transceiver PCS. For more information about the blocks in the transmitter and receiver data paths, refer to the related information. | Protocol | Data Rate<br>(Gbps) | Transceiver IP | PCS Support | | |----------------------------------------------|---------------------|-----------------------------|-----------------------------------|--| | PCIe Gen3 x1, x2, x4, x8 | 8.0 | Native PHY (PIPE) | Standard PCS and PCIe<br>Gen3 PCS | | | PCIe Gen2 x1, x2, x4, x8 | 5.0 | Native PHY (PIPE) | Standard PCS | | | PCIe Gen1 x1, x2, x4, x8 | 2.5 | Native PHY (PIPE) | Standard PCS | | | 1000BASE-X Gigabit Ethernet | 1.25 | Native PHY | Standard PCS | | | 1000BASE-X Gigabit Ethernet with IEEE 1588v2 | 1.25 | Native PHY | Standard PCS | | | 10GBASE-R | 10.3125 | Native PHY | Enhanced PCS | | | 10GBASE-R with IEEE 1588v2 | 10.3125 | Native PHY | Enhanced PCS | | | 10GBASE-R with KR FEC | 10.3125 | Native PHY | Enhanced PCS | | | 10GBASE-KR and 1000BASE-X | 10.3125 | 1G/10GbE and 10GBASE-KR PHY | Standard PCS and<br>Enhanced PCS | | | Interlaken (CEI-6G/11G) | 3.125 to 17.4 | Native PHY | Enhanced PCS | | | SFI-S/SFI-5.2 | 11.2 | Native PHY | Enhanced PCS | | | 10G SDI | 10.692 | Native PHY | Enhanced PCS | | | | • | | continued | | ### **FPGA Configuration and HPS Booting** The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power. Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility: - You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller. - Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric. ### **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software. For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team. You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. ## **Dynamic and Partial Reconfiguration** The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers. ### **Dynamic Reconfiguration** You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support. ### **Partial Reconfiguration** Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation. | Scheme | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps) | Decompression | Design<br>Security <sup>(1</sup><br>4) | Partial<br>Reconfiguration<br>(15) | Remote<br>System<br>Update | |------------------------------------------------|----------------------------|----------------------------|----------------------------|---------------|----------------------------------------|------------------------------------|----------------------------| | Fast passive | 8 bits | 100 | 3200 | Yes | Yes | Yes <sup>(17)</sup> | PFL IP | | external | 16 bits | | | Yes | Yes | | core | | | 32 bits | | | Yes | Yes | | | | HPS — | 16 bits | 100 | 3200 | Yes | Yes | Yes <sup>(17)</sup> | _ | | | 32 bits | | | Yes | Yes | | | | Configuration via<br>Protocol [CvP<br>(PCIe*)] | x1, x2,<br>x4, x8<br>lanes | _ | 8000 | Yes | Yes | Yes <sup>(16)</sup> | _ | You can configure Intel Arria 10 devices through PCIe using Configuration via Protocol (CvP). The Intel Arria 10 CvP implementation conforms to the PCIe 100 ms power-up-to-active time requirement. ### **SEU Error Detection and Correction** Intel Arria 10 devices offer robust and easy-to-use single-event upset (SEU) error detection and correction circuitry. The detection and correction circuitry includes protection for Configuration RAM (CRAM) programming bits and user memories. The CRAM is protected by a continuously running CRC error detection circuit with integrated ECC that automatically corrects one or two errors and detects higher order multi-bit errors. When more than two errors occur, correction is available through reloading of the core programming file, providing a complete design refresh while the FPGA continues to operate. The physical layout of the Intel Arria 10 CRAM array is optimized to make the majority of multi-bit upsets appear as independent single-bit or double-bit errors which are automatically corrected by the integrated CRAM ECC circuitry. In addition to the CRAM protection, the M20K memory blocks also include integrated ECC circuitry and are layout-optimized for error detection and correction. The MLAB does not have ECC. ## **Power Management** Intel Arria 10 devices leverage the advanced 20 nm process technology, a low 0.9 V core power supply, an enhanced core architecture, and several optional power reduction techniques to reduce total power consumption by as much as 40% compared to Arria V devices and as much as 60% compared to Stratix V devices. <sup>(13)</sup> Enabling either compression or design security features affects the maximum data rate. Refer to the Intel Arria 10 Device Datasheet for more information. <sup>(14)</sup> Encryption and compression cannot be used simultaneously. <sup>(15)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Intel for support. <sup>(17)</sup> Supported at a maximum clock rate of 100 MHz. ### A10-OVERVIEW | 2018.04.09 | Date | Version | Changes | |----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Removed package code 40, low static power, SmartVID, industrial, and military operating temperature support from Sample Ordering Core and Available Options for Intel Arria 10 GT Devices figure.</li> <li>Updated short reach transceiver rate for Intel Arria 10 GT devices to 25.8 Gbps.</li> <li>Removed On-Die Instrumentation — EyeQ and Jitter Margin Tool support from PMA Features of the Transceivers in Intel Arria 10 Devices table.</li> </ul> | | September 2017 | 2017.09.20 | Updated the maximum speed of the DDR4 external memory interface from 1,333 MHz/2,666 Mbps to 1,200 MHz/2,400 Mbps. | | July 2017 | 2017.07.13 | Corrected the automotive temperature range in the figure showing the available options for the Intel Arria 10 GX devices from "-40°C to 100°C" to "-40°C to 125°C". | | July 2017 | 2017.07.06 | Added automotive temperature option to Intel Arria 10 GX device family. | | May 2017 | 2017.05.08 | <ul> <li>Corrected protocol names with "1588" to "IEEE 1588v2".</li> <li>Updated the vertical migration table to remove vertical migration between Intel Arria 10 GX and Intel Arria 10 SX device variants.</li> <li>Removed all "Preliminary" marks.</li> </ul> | | March 2017 | 2017.03.15 | Removed the topic about migration from Intel Arria 10 to Intel Stratix 10 devices. Rebranded as Intel. | | October 2016 | 2016.10.31 | <ul> <li>Removed package F36 from Intel Arria 10 GX devices.</li> <li>Updated Intel Arria 10 GT sample ordering code and maximum GX transceiver count. Intel Arria 10 GT devices are available only in the SF45 package option with a maximum of 72 transceivers.</li> </ul> | | May 2016 | 2016.05.02 | <ul> <li>Updated the FPGA Configuration and HPS Booting topic.</li> <li>Remove V<sub>CC</sub> PowerManager from the Summary of Features, Power Management and Arria 10 Device Variants and packages topics. This feature is no longer supported in Arria 10 devices.</li> <li>Removed LPDDR3 from the Memory Standards Supported by the HPS Hard Memory Controller table in the Memory Standards Supported by Intel Arria 10 Devices topic. This standard is only supported by the FPGA.</li> <li>Removed transceiver speed grade 5 from the Device Variants and Packages topic for Arria 10 GX and SX devices.</li> </ul> | | February 2016 | 2016.02.11 | <ul> <li>Changed the maximum Arria 10 GT datarate to 25.8 Gbps and the minimum datarate to 1 Gbps globally.</li> <li>Revised the state for Core clock networks in the Summary of Features topic.</li> <li>Changed the transceiver parameters in the "Summary of Features for Arria 10 Devices" table.</li> <li>Changed the transceiver parameters in the "Maximum Resource Counts for Arria 10 GT Devices" table.</li> <li>Changed the package availability for GT devices in the "Package Plan for Arria 10 GT Devices" table.</li> <li>Changed the package configurations for GT devices in the "Migration Capability Across Arria 10 Product Lines" figure.</li> <li>Changed transceiver parameters in the "Low Power Serial Transceivers" section.</li> <li>Changed the transceiver descriptions in the "Device Variants for the Arria 10 Device Family" table.</li> <li>Changed the "Sample Ordering Code and Available Options for Arria 10 GT Devices" figure.</li> <li>Changed the datarates for GT devices in the "PMA Features" section.</li> <li>Changed the datarates for GT devices in the "PCS Features" section.</li> </ul> | ### Intel® Arria® 10 Device Overview ### A10-OVERVIEW | 2018.04.09 | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | August 2014 | 2014.08.18 | Updated Memory (Kb) M20K maximum resources for Arria 10 GX 660 devices from 42,660 to 42,620. | | | | Added GPIO columns consisting of LVDS I/O Bank and 3V I/O Bank in<br>the Package Plan table. | | | | Added how to use memory interface clock frequency higher than 533 MHz in the I/O vertical migration. | | | | Added information to clarify that RLDRAM3 support uses hard PHY with soft memory controller. | | | | Added variable precision DSP blocks support for floating-point arithmetic. | | June 2014 | 2014.06.19 | Updated number of dedicated I/Os in the HPS block to 17. | | February 2014 | 2014.02.21 | Updated transceiver speed grade options for GT devices in Figure 2. | | February 2014 | 2014.02.06 | Updated data rate for Arria 10 GT devices from 28.1 Gbps to 28.3 Gbps. | | December 2013 | 2013.12.10 | Updated the HPS memory standards support from LPDDR2 to LPDDR3. Updated HPS block diagram to include dedicated HPS I/O and FPGA Configuration blocks as well as repositioned SD/SDIO/MMC, DMA, SPI and NAND Flash with ECC blocks . | | December 2013 | 2013.12.02 | Initial release. |