Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. # **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 427200 | | Number of Logic Elements/Cells | 1150000 | | Total RAM Bits | 68857856 | | Number of I/O | 480 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.98V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 100°C (TJ) | | Package / Case | 1932-BBGA, FCBGA | | Supplier Device Package | 1932-FCBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/10ax115u1f45i1sg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # Intel® Arria® 10 Device Overview The Intel® Arria® 10 device family consists of high-performance and power-efficient 20 nm mid-range FPGAs and SoCs. Intel Arria 10 device family delivers: - Higher performance than the previous generation of mid-range and high-end FPGAs. - Power efficiency attained through a comprehensive set of power-saving technologies. The Intel Arria 10 devices are ideal for high performance, power-sensitive, midrange applications in diverse markets. Table 1. Sample Markets and Ideal Applications for Intel Arria 10 Devices | Market | Applications | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Wireless | Channel and switch cards in remote radio heads Mobile backhaul | | Wireline | <ul> <li>40G/100G muxponders and transponders</li> <li>100G line cards</li> <li>Bridging</li> <li>Aggregation</li> </ul> | | Broadcast | <ul> <li>Studio switches</li> <li>Servers and transport</li> <li>Videoconferencing</li> <li>Professional audio and video</li> </ul> | | Computing and Storage | <ul><li>Flash cache</li><li>Cloud computing servers</li><li>Server acceleration</li></ul> | | Medical | Diagnostic scanners Diagnostic imaging | | Military | Missile guidance and control Radar Electronic warfare Secure communications | ### **Related Information** Intel Arria 10 Device Handbook: Known Issues Lists the planned updates to the *Intel Arria 10 Device Handbook* chapters. Intel Corporation. All rights reserved. Intel, the Intel logo, Altera, Arria, Cyclone, Enpirion, MAX, Nios, Quartus and Stratix words and logos are trademarks of Intel Corporation or its subsidiaries in the U.S. and/or other countries. Intel warrants performance of its FPGA and semiconductor products to current specifications in accordance with Intel's standard warranty, but reserves the right to make changes to any products and services at any time without notice. Intel assumes no responsibility or liability arising out of the application or use of any information, product, or service described herein except as expressly agreed to in writing by Intel. Intel customers are advised to obtain the latest version of device specifications before relying on any published information and before placing orders for products or services. 1SO 9001:2008 Registered | Feature | | Description | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Low-power serial<br>transceivers | - Intel Arria 10 GT- Backplane support: - Intel Arria 10 GX- Intel Arria 10 GT- Extended range dow ATX transmit PLLs w Electronic Dispersion module Adaptive linear and of | —1 Gbps to 17.4 Gbps —1 Gbps to 25.8 Gbps —up to 12.5 | | HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system | Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability 256 KB on-chip RAM and 64 KB on-chip ROM System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers Security features—anti-tamper, secure boot, Advanced Encryption Standard (AES) and authentication (SHA) ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage | | | External interfaces | Hard memory interface—Hard memory controller (2,400 Mbps DDR4, and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) flash controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller Communication interface— 10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I²C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os) | | | Interconnects to core | High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller | | Configuration | Enhanced 256-bit ad | comprehensive design protection to protect your valuable IP investments dvanced encryption standard (AES) design security with authentication obtocol (CvP) using PCIe Gen1, Gen2, or Gen3 | | | | continued | $<sup>^{(2)}</sup>$ Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. ### **Maximum Resources** Table 5. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 160, GX 220, GX 270, GX 320, and GX 480) | Resc | ource | | | <b>Product Line</b> | | | |-------------------|--------------------------|--------|---------|---------------------|-------------|---------| | | | GX 160 | GX 220 | GX 270 | GX 320 | GX 480 | | Logic Elements | (LE) (K) | 160 | 220 | 270 | 320 | 480 | | ALM | | 61,510 | 80,330 | 101,620 | 119,900 | 183,590 | | Register | Register | | 321,320 | 406,480 | 479,600 | 734,360 | | Memory (Kb) | M20K | 8,800 | 11,740 | 15,000 | 17,820 | 28,620 | | Variable-precisio | MLAB | 1,050 | 1,690 | 2,452 | 2,727 | 4,164 | | Variable-precisi | able-precision DSP Block | | 192 | 830 | 985 | 1,368 | | 18 x 19 Multipli | x 19 Multiplier | | 384 | 1,660 | 1,660 1,970 | | | PLL | Fractional<br>Synthesis | 6 | 6 | 8 | 8 | 12 | | | I/O | 6 | 6 | 8 | 8 | 12 | | 17.4 Gbps Trans | sceiver | 12 | 12 | 24 | 24 | 36 | | GPIO (3) | | 288 | 288 | 384 | 384 | 492 | | LVDS Pair (4) | | 120 | 120 | 168 | 168 | 222 | | PCIe Hard IP Bl | ock | 1 | 1 | 2 | 2 | 2 | | Hard Memory C | ontroller | 6 | 6 | 8 | 8 | 12 | $<sup>^{(3)}</sup>$ The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(4)</sup> Each LVDS I/O pair can be used as differential input or output. Table 6. Maximum Resource Counts for Intel Arria 10 GX Devices (GX 570, GX 660, GX 900, and GX 1150) | Re | source | | Produc | t Line | | |-----------------|-------------------------|---------|-----------|-----------|-----------| | | | GX 570 | GX 660 | GX 900 | GX 1150 | | Logic Elements | s (LE) (K) | 570 | 660 | 900 | 1,150 | | ALM | | 217,080 | 251,680 | 339,620 | 427,200 | | Register | | 868,320 | 1,006,720 | 1,358,480 | 1,708,800 | | Memory (Kb) | M20K | 36,000 | 42,620 | 48,460 | 54,260 | | | MLAB | 5,096 | 5,788 | 9,386 | 12,984 | | Variable-precis | sion DSP Block | 1,523 | 1,687 | 1,518 | 1,518 | | 18 x 19 Multip | lier | 3,046 | 3,374 | 3,036 | 3,036 | | PLL | Fractional<br>Synthesis | 16 | 16 | 32 | 32 | | | I/O | 16 | 16 | 16 | 16 | | 17.4 Gbps Trai | nsceiver | 48 | 48 | 96 | 96 | | GPIO (3) | | 696 | 696 | 768 | 768 | | LVDS Pair (4) | | 324 | 324 | 384 | 384 | | PCIe Hard IP B | Block | 2 | 2 | 4 | 4 | | Hard Memory | Controller | 16 | 16 | 16 | 16 | # **Package Plan** # Table 7. Package Plan for Intel Arria 10 GX Devices (U19, F27, and F29) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | U19<br>(19 mm × 19 mm,<br>484-pin UBGA) | | | | F27<br>mm × 27 n<br>72-pin FBG/ | | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) | | | | |--------------|-----------------------------------------|----------|------|-----------------------|---------------------------------|----|-----------------------------------------|----------|------|--| | | 3 V I/O | LVDS I/O | XCVR | 3 V I/O LVDS I/O XCVR | | | 3 V I/O | LVDS I/O | XCVR | | | GX 160 | 48 | 192 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | | | GX 220 | 48 | 192 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | | | GX 270 | _ | _ | _ | 48 | 192 | 12 | 48 | 312 | 12 | | | GX 320 | _ | _ | _ | 48 | 192 | 12 | 48 | 312 | 12 | | | GX 480 | _ | _ | _ | _ | _ | _ | 48 | 312 | 12 | | # Table 8. Package Plan for Intel Arria 10 GX Devices (F34, F35, NF40, and KF40) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | KF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | |--------------|------------------------------------------|-------------|------|------------|------------------------------------------|------|------------|-------------------------------------------|------|------------|-------------------------------------------|------|--| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | | GX 270 | 48 | 336 | 24 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | | GX 320 | 48 | 336 | 24 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | | GX 480 | 48 | 444 | 24 | 48 | 348 | 36 | _ | _ | _ | _ | _ | _ | | | GX 570 | 48 | 444 | 24 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | | GX 660 | 48 | 444 | 24 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | | GX 900 | _ | 504 | 24 | _ | _ | _ | _ | _ | _ | _ | 600 | 48 | | | GX 1150 | _ | 504 | 24 | _ | _ | _ | _ | _ | _ | _ | 600 | 48 | | # Table 9. Package Plan for Intel Arria 10 GX Devices (RF40, NF45, SF45, and UF45) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | | RF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | NF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | SF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | UF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | |--------------|------------|-------------------------------------------|------|------------|-------------------------------------------|------|------------|-------------------------------------------|------|------------|-------------------------------------------|------|--| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | | GX 900 | _ | 342 | 66 | _ | 768 | 48 | _ | 624 | 72 | _ | 480 | 96 | | | GX 1150 | _ | 342 | 66 | _ | 768 | 48 | _ | 624 | 72 | _ | 480 | 96 | | ### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ### **Intel Arria 10 GT** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GT devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. # **Available Options** Figure 2. Sample Ordering Code and Available Options for Intel Arria 10 GT Devices #### **Maximum Resources** Table 10. Maximum Resource Counts for Intel Arria 10 GT Devices | Reso | urce | Produc | ct Line | |------------------------------|----------------------|-------------------|-------------------| | | | GT 900 | GT 1150 | | Logic Elements (LE) (K) | | 900 | 1,150 | | ALM | | 339,620 | 427,200 | | Register | | 1,358,480 | 1,708,800 | | Memory (Kb) | M20K | 48,460 | 54,260 | | | MLAB | 9,386 | 12,984 | | Variable-precision DSP Block | | 1,518 | 1,518 | | 18 x 19 Multiplier | | 3,036 | 3,036 | | PLL | Fractional Synthesis | 32 | 32 | | | I/O | 16 | 16 | | Transceiver | 17.4 Gbps | 72 <sup>(5)</sup> | 72 <sup>(5)</sup> | | | 25.8 Gbps | 6 | 6 | | GPIO <sup>(6)</sup> | | 624 | 624 | | LVDS Pair <sup>(7)</sup> | | 312 | 312 | | PCIe Hard IP Block | | 4 | 4 | | Hard Memory Controller | | 16 | 16 | #### **Related Information** Intel Arria 10 GT Channel Usage Configuring GT/GX channels in Intel Arria 10 GT devices. # **Package Plan** # Table 11. Package Plan for Intel Arria 10 GT Devices Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | SF45<br>(45 mm × 45 mm, 1932-pin FBGA) | | | | | | | |--------------|----------------------------------------|----------|------|--|--|--|--| | | 3 V I/O | LVDS I/O | XCVR | | | | | | GT 900 | _ | 624 | 72 | | | | | | GT 1150 | _ | 624 | 72 | | | | | <sup>(5)</sup> If all 6 GT channels are in use, 12 of the GX channels are not usable. <sup>(6)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(7)</sup> Each LVDS I/O pair can be used as differential input or output. #### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ### **Intel Arria 10 SX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 SX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. ### **Available Options** Figure 3. Sample Ordering Code and Available Options for Intel Arria 10 SX Devices #### **Related Information** Transceiver Performance for Intel Arria 10 GX/SX Devices Provides more information about the transceiver speed grade. #### **Maximum Resources** Table 12. Maximum Resource Counts for Intel Arria 10 SX Devices | Reso | urce | | | 1 | Product Line | | | | |------------------------------|-------------------------|---------|---------|---------|--------------|---------|---------|-----------| | | | SX 160 | SX 220 | SX 270 | SX 320 | SX 480 | SX 570 | SX 660 | | Logic Elements | s (LE) (K) | 160 | 220 | 270 | 320 | 480 | 570 | 660 | | ALM | | 61,510 | 80,330 | 101,620 | 119,900 | 183,590 | 217,080 | 251,680 | | Register | | 246,040 | 321,320 | 406,480 | 479,600 | 734,360 | 868,320 | 1,006,720 | | Memory (Kb) | M20K | 8,800 | 11,740 | 15,000 | 17,820 | 28,620 | 36,000 | 42,620 | | | MLAB | 1,050 | 1,690 | 2,452 | 2,727 | 4,164 | 5,096 | 5,788 | | Variable-precision DSP Block | | 156 | 192 | 830 | 985 | 1,368 | 1,523 | 1,687 | | 18 x 19 Multip | 18 x 19 Multiplier | | 384 | 1,660 | 1,970 | 2,736 | 3,046 | 3,374 | | PLL | Fractional<br>Synthesis | 6 | 6 | 8 | 8 | 12 | 16 | 16 | | | I/O | 6 | 6 | 8 | 8 | 12 | 16 | 16 | | 17.4 Gbps Trai | nsceiver | 12 | 12 | 24 | 24 | 36 | 48 | 48 | | GPIO (8) | | 288 | 288 | 384 | 384 | 492 | 696 | 696 | | LVDS Pair (9) | | 120 | 120 | 168 | 168 | 174 | 324 | 324 | | PCIe Hard IP E | Block | 1 | 1 | 2 | 2 | 2 | 2 | 2 | | Hard Memory | Controller | 6 | 6 | 8 | 8 | 12 | 16 | 16 | | ARM Cortex-AS | 9 MPCore | Yes # **Package Plan** Table 13. Package Plan for Intel Arria 10 SX Devices (U19, F27, F29, and F34) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | <b>Product Line</b> | oduct Line U19<br>(19 mm × 19 mm,<br>484-pin UBGA) | | | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) | | | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) | | | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | |---------------------|----------------------------------------------------|-------------|------|-----------------------------------------|-------------|------|-----------------------------------------|-------------|------|------------------------------------------|-------------|------| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | SX 160 | 48 | 144 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | _ | _ | _ | | SX 220 | 48 | 144 | 6 | 48 | 192 | 12 | 48 | 240 | 12 | _ | _ | _ | | SX 270 | _ | _ | _ | 48 | 192 | 12 | 48 | 312 | 12 | 48 | 336 | 24 | | SX 320 | _ | _ | _ | 48 | 192 | 12 | 48 | 312 | 12 | 48 | 336 | 24 | | 5,, 320 | | | | | | | | | | | conti | | <sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(9)</sup> Each LVDS I/O pair can be used as differential input or output. Figure 5. ALM for Intel Arria 10 Devices The Intel Quartus Prime software optimizes your design according to the ALM logic structure and automatically maps legacy designs into the Intel Arria 10 ALM architecture. # **Variable-Precision DSP Block** The Intel Arria 10 variable precision DSP blocks support fixed-point arithmetic and floating-point arithmetic. Features for fixed-point arithmetic: - High-performance, power-optimized, and fully registered multiplication operations - 18-bit and 27-bit word lengths - Two 18 x 19 multipliers or one 27 x 27 multiplier per DSP block - Built-in addition, subtraction, and 64-bit double accumulation register to combine multiplication results - Cascading 19-bit or 27-bit when pre-adder is disabled and cascading 18-bit when pre-adder is used to form the tap-delay line for filtering applications - Cascading 64-bit output bus to propagate output results from one block to the next block without external logic support - Hard pre-adder supported in 19-bit and 27-bit modes for symmetric filters - Internal coefficient register bank in both 18-bit and 27-bit modes for filter implementation - 18-bit and 27-bit systolic finite impulse response (FIR) filters with distributed output adder - Biased rounding support #### Features for floating-point arithmetic: - A completely hardened architecture that supports multiplication, addition, subtraction, multiply-add, and multiply-subtract - Multiplication with accumulation capability and a dynamic accumulator reset control - · Multiplication with cascade summation capability - Multiplication with cascade subtraction capability - Complex multiplication - Direct vector dot product - Systolic FIR filter **Table 15.** Variable-Precision DSP Block Configurations for Intel Arria 10 Devices | Usage Example | Multiplier Size (Bit) | DSP Block Resources | |---------------------------------------------------------|---------------------------------|---------------------| | Medium precision fixed point | Two 18 x 19 | 1 | | High precision fixed or Single precision floating point | One 27 x 27 | 1 | | Fixed point FFTs | One 19 x 36 with external adder | 1 | | Very high precision fixed point | One 36 x 36 with external adder | 2 | | Double precision floating point | One 54 x 54 with external adder | 4 | ### Table 16. Resources for Fixed-Point Arithmetic in Intel Arria 10 Devices The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device. | Variant | preci | Variable-<br>precision | Independent Input and Output<br>Multiplications Operator | | 18 x 19<br>Multiplier | 18 x 18<br>Multiplier<br>Adder | |----------------------|---------|------------------------|----------------------------------------------------------|-----------------------|-----------------------|--------------------------------| | | | DSP Block | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier | Adder Sum<br>Mode | Summed with<br>36 bit Input | | AIntel Arria 10 | GX 160 | 156 | 312 | 156 | 156 | 156 | | GX | GX 220 | 192 | 384 | 192 | 192 | 192 | | | GX 270 | 830 | 1,660 | 830 | 830 | 830 | | | GX 320 | 984 | 1,968 | 984 | 984 | 984 | | | GX 480 | 1,368 | 2,736 | 1,368 | 1,368 | 1,368 | | | GX 570 | 1,523 | 3,046 | 1,523 | 1,523 | 1,523 | | | GX 660 | 1,687 | 3,374 | 1,687 | 1,687 | 1,687 | | | GX 900 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | | GX 1150 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | Intel Arria 10<br>GT | GT 900 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | GI | GT 1150 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | Intel Arria 10 | SX 160 | 156 | 312 | 156 | 156 | 156 | | SX | SX 220 | 192 | 384 | 192 | 192 | 192 | | | SX 270 | 830 | 1,660 | 830 | 830 | 830 | | | | | | | | continued | # **Types of Embedded Memory** The Intel Arria 10 devices contain two types of memory blocks: - 20 Kb M20K blocks—blocks of dedicated memory resources. The M20K blocks are ideal for larger memory arrays while still providing a large number of independent ports. - 640 bit memory logic array blocks (MLABs)—enhanced memory blocks that are configured from dual-purpose logic array blocks (LABs). The MLABs are ideal for wide and shallow memory arrays. The MLABs are optimized for implementation of shift registers for digital signal processing (DSP) applications, wide and shallow FIFO buffers, and filter delay lines. Each MLAB is made up of ten adaptive logic modules (ALMs). In the Intel Arria 10 devices, you can configure these ALMs as ten 32 x 2 blocks, giving you one 32 x 20 simple dual-port SRAM block per MLAB. # **Embedded Memory Capacity in Intel Arria 10 Devices** Table 18. Embedded Memory Capacity and Distribution in Intel Arria 10 Devices | | Product | M20K | | MLAB | | Total RAM Bit | |-------------------|---------|-------|--------------|--------|--------------|---------------| | Variant | Line | Block | RAM Bit (Kb) | Block | RAM Bit (Kb) | (Kb) | | Intel Arria 10 GX | GX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | GX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | GX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | GX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | GX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | GX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | GX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | | | GX 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GX 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 GT | GT 900 | 2,423 | 48,460 | 15,017 | 9,386 | 57,846 | | | GT 1150 | 2,713 | 54,260 | 20,774 | 12,984 | 67,244 | | Intel Arria 10 SX | SX 160 | 440 | 8,800 | 1,680 | 1,050 | 9,850 | | | SX 220 | 587 | 11,740 | 2,703 | 1,690 | 13,430 | | | SX 270 | 750 | 15,000 | 3,922 | 2,452 | 17,452 | | | SX 320 | 891 | 17,820 | 4,363 | 2,727 | 20,547 | | | SX 480 | 1,431 | 28,620 | 6,662 | 4,164 | 32,784 | | | SX 570 | 1,800 | 36,000 | 8,153 | 5,096 | 41,096 | | | SX 660 | 2,131 | 42,620 | 9,260 | 5,788 | 48,408 | # **Embedded Memory Configurations for Single-port Mode** # Table 19. Single-port Embedded Memory Configurations for Intel Arria 10 Devices This table lists the maximum configurations supported for single-port RAM and ROM modes. | Memory Block | Depth (bits) | Programmable Width | |--------------|--------------|--------------------| | MLAB | 32 | x16, x18, or x20 | | | 64 (10) | x8, x9, x10 | | M20K | 512 | x40, x32 | | | 1K | x20, x16 | | | 2K | x10, x8 | | | 4K | x5, x4 | | | 8K | x2 | | | 16K | x1 | ### **Clock Networks and PLL Clock Sources** The clock network architecture is based on Intel's global, regional, and peripheral clock structure. This clock structure is supported by dedicated clock input pins, fractional clock synthesis PLLs, and integer I/O PLLs. ### **Clock Networks** The Intel Arria 10 core clock networks are capable of up to 800 MHz fabric operation across the full industrial temperature range. For the external memory interface, the clock network supports the hard memory controller with speeds up to 2,400 Mbps in a quarter-rate transfer. To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down. # Fractional Synthesis and I/O PLLs Intel Arria 10 devices contain up to 32 fractional synthesis PLLs and up to 16 I/O PLLs that are available for both specific and general purpose uses in the core: - Fractional synthesis PLLs—located in the column adjacent to the transceiver blocks - I/O PLLs-located in each bank of the 48 I/Os # **Fractional Synthesis PLLs** You can use the fractional synthesis PLLs to: - Reduce the number of oscillators that are required on your board - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source <sup>(10)</sup> Supported through software emulation and consumes additional MLAB blocks. ### A10-OVERVIEW | 2018.04.09 The scalable hard IP supports multiple independent 10GbE ports while using a single PLL for all the 10GBASE-R PCS instantiations, which saves on core logic resources and clock networks: - Simplifies multiport 10GbE systems compared to XAUI interfaces that require an external XAUI-to-10G PHY. - Incorporates Electronic Dispersion Compensation (EDC), which enables direct connection to standard 10 Gbps XFP and SFP+ pluggable optical modules. - Supports backplane Ethernet applications and includes a hard 10GBASE-KR Forward Error Correction (FEC) circuit that you can use for 10 Gbps and 40 Gbps applications. The 10 Gbps Ethernet PCS hard IP and 10GBASE-KR FEC are present in every transceiver channel. #### **Related Information** PCS Features on page 30 ### **Low Power Serial Transceivers** Intel Arria 10 FPGAs and SoCs include lowest power transceivers that deliver high bandwidth, throughput and low latency. Intel Arria 10 devices deliver the industry's lowest power consumption per transceiver channel: - 12.5 Gbps transceivers at as low as 242 mW - 10 Gbps transceivers at as low as 168 mW - 6 Gbps transceivers at as low as 117 mW Intel Arria 10 transceivers support various data rates according to application: - Chip-to-chip and chip-to-module applications—from 1 Gbps up to 25.8 Gbps - Long reach and backplane applications—from 1 Gbps up to 12.5 with advanced adaptive equalization - Critical power sensitive applications—from 1 Gbps up to 11.3 Gbps using lower power modes The combination of 20 nm process technology and architectural advances provide the following benefits: - Significant reduction in die area and power consumption - Increase of up to two times in transceiver I/O density compared to previous generation devices while maintaining optimal signal integrity - Up to 72 total transceiver channels—you can configure up to 6 of these channels to run as fast as 25.8 Gbps - All channels feature continuous data rate support up to the maximum rated speed Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices Figure 8. Device Chip Overview for Intel Arria 10 SX Devices ### **PMA Features** Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs. | PCS | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Standard PCS | Operates at a data rate up to 12 Gbps Supports protocols such as PCI-Express, CPRI 4.2+, GigE, IEEE 1588 in Hard PCS Implements other protocols using Basic/Custom (Standard PCS) transceiver configuration rules. | | Enhanced PCS | Performs functions common to most serial data industry standards, such as word alignment, encoding/decoding, and framing, before data is sent or received off-chip through the PMA Handles data transfer to and from the FPGA fabric Handles data transfer internally to and from the PMA Provides frequency compensation Performs channel bonding for multi-channel low skew applications | | PCIe Gen3 PCS | <ul> <li>Supports the seamless switching of Data and Clock between the Gen1, Gen2, and Gen3 data rates</li> <li>Provides support for PIPE 3.0 features</li> <li>Supports the PIPE interface with the Hard IP enabled, as well as with the Hard IP bypassed</li> </ul> | #### **Related Information** - PCIe Gen1, Gen2, and Gen3 Hard IP on page 26 - Interlaken Support on page 26 - 10 Gbps Ethernet Support on page 26 # **PCS Protocol Support** This table lists some of the protocols supported by the Intel Arria 10 transceiver PCS. For more information about the blocks in the transmitter and receiver data paths, refer to the related information. | Protocol | Data Rate<br>(Gbps) | Transceiver IP | PCS Support | |----------------------------------------------|---------------------|-----------------------------|-----------------------------------| | PCIe Gen3 x1, x2, x4, x8 | 8.0 | Native PHY (PIPE) | Standard PCS and PCIe<br>Gen3 PCS | | PCIe Gen2 x1, x2, x4, x8 | 5.0 | Native PHY (PIPE) | Standard PCS | | PCIe Gen1 x1, x2, x4, x8 | 2.5 | Native PHY (PIPE) | Standard PCS | | 1000BASE-X Gigabit Ethernet | 1.25 | Native PHY | Standard PCS | | 1000BASE-X Gigabit Ethernet with IEEE 1588v2 | 1.25 | Native PHY | Standard PCS | | 10GBASE-R | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-R with IEEE 1588v2 | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-R with KR FEC | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-KR and 1000BASE-X | 10.3125 | 1G/10GbE and 10GBASE-KR PHY | Standard PCS and<br>Enhanced PCS | | Interlaken (CEI-6G/11G) | 3.125 to 17.4 | Native PHY | Enhanced PCS | | SFI-S/SFI-5.2 | 11.2 | Native PHY | Enhanced PCS | | 10G SDI | 10.692 | Native PHY | Enhanced PCS | | | • | | continued | | Protocol | Data Rate<br>(Gbps) | Transceiver IP | PCS Support | |----------------------|----------------------------------|----------------|--------------| | CPRI 6.0 (64B/66B) | 0.6144 to<br>10.1376 | Native PHY | Enhanced PCS | | CPRI 4.2 (8B/10B) | 0.6144 to<br>9.8304 | Native PHY | Standard PCS | | OBSAI RP3 v4.2 | 0.6144 to 6.144 | Native PHY | Standard PCS | | SD-SDI/HD-SDI/3G-SDI | 0.143 <sup>(12)</sup> to<br>2.97 | Native PHY | Standard PCS | #### **Related Information** ### Intel Arria 10 Transceiver PHY User Guide Provides more information about the supported transceiver protocols and PHY IP, the PMA architecture, and the standard, enhanced, and PCIe Gen3 PCS architecture. # **SoC with Hard Processor System** Each SoC device combines an FPGA fabric and a hard processor system (HPS) in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways: - Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor - Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard - Extends the product life and revenue through in-field hardware and software updates <sup>(12)</sup> The 0.143 Gbps data rate is supported using oversampling of user logic that you must implement in the FPGA fabric. #### Features of the HPS The HPS has the following features: - 1.2-GHz, dual-core ARM Cortex-A9 MPCore processor with up to 1.5-GHz via overdrive - ARMv7-A architecture that runs 32-bit ARM instructions, 16-bit and 32-bit Thumb instructions, and 8-bit Java byte codes in Jazelle style - Superscalar, variable length, out-of-order pipeline with dynamic branch prediction - Instruction Efficiency 2.5 MIPS/MHz, which provides total performance of 7500 MIPS at 1.5 GHz - · Each processor core includes: - 32 KB of L1 instruction cache, 32 KB of L1 data cache - Single- and double-precision floating-point unit and NEON media engine - CoreSight debug and trace technology - Snoop Control Unit (SCU) and Acceleration Coherency Port (ACP) - 512 KB of shared L2 cache - 256 KB of scratch RAM - Hard memory controller with support for DDR3, DDR4 and optional error correction code (ECC) support - Multiport Front End (MPFE) Scheduler interface to the hard memory controller - 8-channel direct memory access (DMA) controller - QSPI flash controller with SIO, DIO, QIO SPI Flash support - NAND flash controller (ONFI 1.0 or later) with DMA and ECC support, updated to support 8 and 16-bit Flash devices and new command DMA to offload CPU for fast power down recovery - Updated SD/SDIO/MMC controller to eMMC 4.5 with DMA with CE-ATA digital command support - 3 10/100/1000 Ethernet media access control (MAC) with DMA - 2 USB On-the-Go (OTG) controllers with DMA - 5 I<sup>2</sup>C controllers (3 can be used by EMAC for MIO to external PHY) - 2 UART 16550 Compatible controllers - 4 serial peripheral interfaces (SPI) (2 Master, 2 Slaves) - 62 programmable general-purpose I/Os, which includes 48 direct share I/Os that allows the HPS peripherals to connect directly to the FPGA I/Os - 7 general-purpose timers - 4 watchdog timers - Anti-tamper, Secure Boot, Encryption (AES) and Authentication (SHA) # **FPGA Configuration and HPS Booting** The FPGA fabric and HPS in the SoC FPGA must be powered at the same time. You can reduce the clock frequencies or gate the clocks to reduce dynamic power. Once powered, the FPGA fabric and HPS can be configured independently thus providing you with more design flexibility: - You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller. - Configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric. # **Hardware and Software Development** For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Platform Designer system integration tool in the Intel Quartus Prime software. For software development, the ARM-based SoC FPGA devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Intel SoC FPGAs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux\*, VxWorks\*, and other operating systems are available for the SoC FPGAs. For more information on the operating systems support availability, contact the Intel FPGA sales team. You can begin device-specific firmware and software development on the Intel SoC FPGA Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware. # **Dynamic and Partial Reconfiguration** The Intel Arria 10 devices support dynamic and partial reconfiguration. You can use dynamic and partial reconfiguration simultaneously to enable seamless reconfiguration of both the device core and transceivers. # **Dynamic Reconfiguration** You can reconfigure the PMA and PCS blocks while the device continues to operate. This feature allows you to change the data rates, protocol, and analog settings of a channel in a transceiver bank without affecting on-going data transfer in other transceiver banks. This feature is ideal for applications that require dynamic multiprotocol or multirate support. # **Partial Reconfiguration** Using partial reconfiguration, you can reconfigure some parts of the device while keeping the device in operation. | Date | Version | Changes | |----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2015 | 2015.12.14 | Updated the number of M20K memory blocks for Arria 10 GX 660 from 2133 to 2131 and corrected the total RAM bit from 48,448 Kb to 48,408 Kb. | | | | Corrected the number of DSP blocks for Arria 10 GX 660 from 1688 to 1687 in the table listing floating-point arithmetic resources. | | November 2015 | 2015.11.02 | • Updated the maximum resources for Arria 10 GX 220, GX 320, GX 480, GX 660, SX 220, SX 320, SX 480, and SX 660. | | | | Updated resource count for Arria 10 GX 320, GX 480, GX 660, SX 320, SX 480, a SX 660 devices in <b>Number of Multipliers in Intel Arria 10 Devices</b> table. | | | | <ul> <li>Updated the available options for Arria 10 GX, GT, and SX.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul> | | June 2015 | 2015.06.15 | Corrected label for Intel Arria 10 GT product lines in the vertical migration figure. | | May 2015 | 2015.05.15 | Corrected the DDR3 half rate and quarter rate maximum frequencies in the table that lists the memory standards supported by the Intel Arria 10 hard memory controller. | | May 2015 | 2015.05.04 | Added support for 13.5G JESD204b in the Summary of Features table. Added support for 13.5G JESD204b in the Summary of Features table. | | | | Added a link to Arria 10 GT Channel Usage in the Arria 10 GT Package Plan topic. | | | | Added a note to the table, Maximum Resource Counts for Arria 10 GT devices. | | | | Updated the power requirements of the transceivers in the Low Power Serial Transceivers topic. | | January 2015 | 2015.01.23 | Added floating point arithmetic features in the Summary of Features table. | | | | Updated the total embedded memory from 38.38 megabits (Mb) to 65.6 Mb. | | | | Updated the table that lists the memory standards supported by Intel<br>Arria 10 devices. | | | | <ul> <li>Removed support for DDR3U, LPDDR3 SDRAM, RLDRAM 2, and DDR2.</li> <li>Moved RLDRAM 3 support from hard memory controller to soft memory controller. RLDRAM 3 support uses hard PHY with soft memory controller.</li> </ul> | | | | Added soft memory controller support for QDR IV. | | | | Updated the maximum resource count table to include the number of<br>hard memory controllers available in each device variant. | | | | Updated the transceiver PCS data rate from 12.5 Gbps to 12 Gbps. | | | | Updated the max clock rate of PS, FPP x8, FPP x16, and Configuration via HPS from 125 MHz to 100 MHz. | | | | Added a feature for fractional synthesis PLLs: PLL cascading. | | | | Updated the HPS programmable general-purpose I/Os from 54 to 62. | | September 2014 | 2014.09.30 | Corrected the 3 V I/O and LVDS I/O counts for F35 and F36 packages of Arria 10 GX. | | | | Corrected the 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 570 and 660. | | | | Removed 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 900 and 1150. The NF40 package is not available for Arria 10 GX 900 and 1150. | | | | continued |