Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-------------------------------------------------------------| | Product Status | Active | | Number of LABs/CLBs | 427200 | | Number of Logic Elements/Cells | 1150000 | | Total RAM Bits | 68857856 | | Number of I/O | 480 | | Number of Gates | - | | Voltage - Supply | 0.87V ~ 0.98V | | Mounting Type | Surface Mount | | Operating Temperature | 0°C ~ 100°C (TJ) | | Package / Case | 1932-BBGA, FCBGA | | Supplier Device Package | 1932-FCBGA (45x45) | | Purchase URL | https://www.e-xfl.com/product-detail/intel/10ax115u2f45e1sg | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Key Advantages of Intel Arria 10 Devices** Table 2. Key Advantages of the Intel Arria 10 Device Family | Advantage | Supporting Feature | |-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Enhanced core architecture | Built on TSMC's 20 nm process technology 60% higher performance than the previous generation of mid-range FPGAs 15% higher performance than the fastest previous-generation FPGA | | High-bandwidth integrated transceivers | <ul> <li>Short-reach rates up to 25.8 Gigabits per second (Gbps)</li> <li>Backplane capability up to 12.5 Gbps</li> <li>Integrated 10GBASE-KR and 40GBASE-KR4 Forward Error Correction (FEC)</li> </ul> | | Improved logic integration and hard IP blocks | 8-input adaptive logic module (ALM) Up to 65.6 megabits (Mb) of embedded memory Variable-precision digital signal processing (DSP) blocks Fractional synthesis phase-locked loops (PLLs) Hard PCI Express Gen3 IP blocks Hard memory controllers and PHY up to 2,400 Megabits per second (Mbps) | | Second generation hard<br>processor system (HPS) with<br>integrated ARM* Cortex*-A9*<br>MPCore* processor | Tight integration of a dual-core ARM Cortex-A9 MPCore processor, hard IP, and an FPGA in a single Intel Arria 10 system-on-a-chip (SoC) Supports over 128 Gbps peak bandwidth with integrated data coherency between the processor and the FPGA fabric | | Advanced power savings | Comprehensive set of advanced power saving features Power-optimized MultiTrack routing and core architecture Up to 40% lower power compared to previous generation of mid-range FPGAs Up to 60% lower power compared to previous generation of high-end FPGAs | # **Summary of Intel Arria 10 Features** **Table 3.** Summary of Features for Intel Arria 10 Devices | Feature | Description | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Technology | <ul> <li>TSMC's 20-nm SoC process technology</li> <li>Allows operation at a lower V<sub>CC</sub> level of 0.82 V instead of the 0.9 V standard V<sub>CC</sub> core voltage</li> </ul> | | Packaging | <ul> <li>1.0 mm ball-pitch Fineline BGA packaging</li> <li>0.8 mm ball-pitch Ultra Fineline BGA packaging</li> <li>Multiple devices with identical package footprints for seamless migration between different FPGA densities</li> <li>Devices with compatible package footprints allow migration to next generation high-end Stratix® 10 devices</li> <li>RoHS, leaded<sup>(1)</sup>, and lead-free (Pb-free) options</li> </ul> | | High-performance<br>FPGA fabric | <ul> <li>Enhanced 8-input ALM with four registers</li> <li>Improved multi-track routing architecture to reduce congestion and improve compilation time</li> <li>Hierarchical core clocking architecture</li> <li>Fine-grained partial reconfiguration</li> </ul> | | Internal memory blocks | M20K—20-Kb memory blocks with hard error correction code (ECC) Memory logic array block (MLAB)—640-bit memory | | | continued | <sup>(1)</sup> Contact Intel for availability. | Feature | | Description | | | | | | |--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Low-power serial<br>transceivers | - Intel Arria 10 GT- Backplane support: - Intel Arria 10 GX- Intel Arria 10 GT- Extended range dow ATX transmit PLLs w Electronic Dispersion module Adaptive linear and of | <ul><li>&lt;−1 Gbps to 17.4 Gbps</li><li>f−1 Gbps to 25.8 Gbps</li><li>&lt;−up to 12.5</li></ul> | | | | | | | HPS<br>(Intel Arria 10 SX<br>devices only) | Processor and system | Dual-core ARM Cortex-A9 MPCore processor—1.2 GHz CPU with 1.5 GHz overdrive capability 256 KB on-chip RAM and 64 KB on-chip ROM System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers Security features—anti-tamper, secure boot, Advanced Encryption Standard (AES) and authentication (SHA) ARM CoreSight* JTAG debug access port, trace port, and on-chip trace storage | | | | | | | | External interfaces | Hard memory interface—Hard memory controller (2,400 Mbps DDR4, and 2,133 Mbps DDR3), Quad serial peripheral interface (QSPI) flash controller, NAND flash controller, direct memory access (DMA) controller, Secure Digital/MultiMediaCard (SD/MMC) controller Communication interface— 10/100/1000 Ethernet media access control (MAC), USB On-The-GO (OTG) controllers, I²C controllers, UART 16550, serial peripheral interface (SPI), and up to 62 HPS GPIO interfaces (48 direct-share I/Os) | | | | | | | | Interconnects to core | High-performance ARM AMBA* AXI bus bridges that support simultaneous read and write HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa Configuration bridge that allows HPS configuration manager to configure the core logic via dedicated 32-bit configuration port FPGA-to-HPS SDRAM controller bridge—provides configuration interfaces for the multiport front end (MPFE) of the HPS SDRAM controller | | | | | | | Configuration | Enhanced 256-bit ad | comprehensive design protection to protect your valuable IP investments dvanced encryption standard (AES) design security with authentication obtocol (CvP) using PCIe Gen1, Gen2, or Gen3 | | | | | | | | | continued | | | | | | $<sup>^{(2)}</sup>$ Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. ### Table 8. Package Plan for Intel Arria 10 GX Devices (F34, F35, NF40, and KF40) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | KF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | |--------------|------------------------------------------|-------------|------|------------------------------------------|-------------|------|-------------------------------------------|-------------|------|-------------------------------------------|-------------|------| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | GX 270 | 48 | 336 | 24 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | GX 320 | 48 | 336 | 24 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | GX 480 | 48 | 444 | 24 | 48 | 348 | 36 | _ | _ | _ | _ | _ | _ | | GX 570 | 48 | 444 | 24 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | GX 660 | 48 | 444 | 24 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | GX 900 | _ | 504 | 24 | _ | _ | _ | _ | _ | _ | _ | 600 | 48 | | GX 1150 | _ | 504 | 24 | _ | _ | _ | _ | _ | _ | _ | 600 | 48 | ### Table 9. Package Plan for Intel Arria 10 GX Devices (RF40, NF45, SF45, and UF45) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | RF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | NF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | SF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | UF45<br>(45 mm × 45 mm)<br>1932-pin FBGA) | | | | |--------------|-------------------------------------------|-------------|-------------------------------------------|------------|-------------|-------------------------------------------|------------|-------------|-------------------------------------------|------------|-------------|------| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | GX 900 | _ | 342 | 66 | _ | 768 | 48 | _ | 624 | 72 | _ | 480 | 96 | | GX 1150 | _ | 342 | 66 | _ | 768 | 48 | _ | 624 | 72 | _ | 480 | 96 | ### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ### **Intel Arria 10 GT** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 GT devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. #### **Maximum Resources** Table 10. Maximum Resource Counts for Intel Arria 10 GT Devices | Reso | urce | Produc | ct Line | |------------------------------|----------------------|-------------------|-------------------| | | | GT 900 | GT 1150 | | Logic Elements (LE) (K) | | 900 | 1,150 | | ALM | | 339,620 | 427,200 | | Register | | 1,358,480 | 1,708,800 | | Memory (Kb) | M20K | 48,460 | 54,260 | | | MLAB | 9,386 | 12,984 | | Variable-precision DSP Block | | 1,518 | 1,518 | | 18 x 19 Multiplier | | 3,036 | 3,036 | | PLL | Fractional Synthesis | 32 | 32 | | | I/O | 16 | 16 | | Transceiver | 17.4 Gbps | 72 <sup>(5)</sup> | 72 <sup>(5)</sup> | | | 25.8 Gbps | 6 | 6 | | GPIO <sup>(6)</sup> | | 624 | 624 | | LVDS Pair <sup>(7)</sup> | | 312 | 312 | | PCIe Hard IP Block | | 4 | 4 | | Hard Memory Controller | | 16 | 16 | #### **Related Information** Intel Arria 10 GT Channel Usage Configuring GT/GX channels in Intel Arria 10 GT devices. ### **Package Plan** ### Table 11. Package Plan for Intel Arria 10 GT Devices Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | Product Line | SF45<br>(45 mm × 45 mm, 1932-pin FBGA) | | | | | | | |--------------|----------------------------------------|----------|------|--|--|--|--| | | 3 V I/O | LVDS I/O | XCVR | | | | | | GT 900 | _ | 624 | 72 | | | | | | GT 1150 | _ | 624 | 72 | | | | | <sup>(5)</sup> If all 6 GT channels are in use, 12 of the GX channels are not usable. <sup>(6)</sup> The number of GPIOs does not include transceiver I/Os. In the Intel Quartus Prime software, the number of user I/Os includes transceiver I/Os. <sup>(7)</sup> Each LVDS I/O pair can be used as differential input or output. #### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ### **Intel Arria 10 SX** This section provides the available options, maximum resource counts, and package plan for the Intel Arria 10 SX devices. The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Intel FPGA Product Selector. #### **Related Information** Intel FPGA Product Selector Provides the latest information on Intel products. ### **Available Options** Figure 3. Sample Ordering Code and Available Options for Intel Arria 10 SX Devices #### **Related Information** Transceiver Performance for Intel Arria 10 GX/SX Devices Provides more information about the transceiver speed grade. | Product Line | | U19<br>nm × 19<br>-pin UB | | (27 mm | | F27<br>(27 mm × 27 mm,<br>672-pin FBGA) | | F29<br>(29 mm × 29 mm,<br>780-pin FBGA) | | | F34<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | |--------------|------------|---------------------------|------|------------|-------------|-----------------------------------------|------------|-----------------------------------------|------|------------|------------------------------------------|------|--| | | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | 3 V<br>I/O | LVDS<br>I/O | XCVR | | | SX 480 | _ | _ | _ | _ | _ | _ | 48 | 312 | 12 | 48 | 444 | 24 | | | SX 570 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 48 | 444 | 24 | | | SX 660 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 48 | 444 | 24 | | ### Table 14. Package Plan for Intel Arria 10 SX Devices (F35, KF40, and NF40) Refer to I/O and High Speed I/O in Intel Arria 10 Devices chapter for the number of 3 V I/O, LVDS I/O, and LVDS channels in each device package. | <b>Product Line</b> | F35<br>(35 mm × 35 mm,<br>1152-pin FBGA) | | | | KF40<br>mm × 40 n<br>17-pin FBG | | NF40<br>(40 mm × 40 mm,<br>1517-pin FBGA) | | | |---------------------|------------------------------------------|----------|------|---------|---------------------------------|------|-------------------------------------------|----------|------| | | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | 3 V I/O | LVDS I/O | XCVR | | SX 270 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | SX 320 | 48 | 336 | 24 | _ | _ | _ | _ | _ | _ | | SX 480 | 48 | 348 | 36 | _ | _ | _ | _ | _ | _ | | SX 570 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | | SX 660 | 48 | 348 | 36 | 96 | 600 | 36 | 48 | 540 | 48 | ### **Related Information** I/O and High-Speed Differential I/O Interfaces in Intel Arria 10 Devices chapter, Intel Arria 10 Device Handbook Provides the number of 3 V and LVDS I/Os, and LVDS channels for each Intel Arria 10 device package. ### I/O Vertical Migration for Intel Arria 10 Devices ### Figure 4. Migration Capability Across Intel Arria 10 Product Lines - The arrows indicate the migration paths. The devices included in each vertical migration path are shaded. Devices with fewer resources in the same path have lighter shades. - To achieve the full I/O migration across product lines in the same migration path, restrict I/Os and transceivers usage to match the product line with the lowest I/O and transceiver counts. - An LVDS I/O bank in the source device may be mapped to a 3 V I/O bank in the target device. To use memory interface clock frequency higher than 533 MHz, assign external memory interface pins only to banks that are LVDS I/O in both devices. - There may be nominal 0.15 mm package height difference between some product lines in the same package type. - Some migration paths are not shown in the Intel Quartus Prime software Pin Migration View. | Variant | Product | | | | | | Package | e | | | | | |---------------------|---------|----------|----------|----------|----------|----------|----------|----------|------|------|----------|----------| | Varialit | Line | U19 | F27 | F29 | F34 | F35 | KF40 | NF40 | RF40 | NF45 | SF45 | UF45 | | | GX 160 | <b>1</b> | <b>1</b> | <b>1</b> | | | | | | | | | | | GX 220 | <b>+</b> | | | | | | | | | | | | | GX 270 | | | | 1 | <b>1</b> | | | | | | | | | GX 320 | | <b>V</b> | | | | | | | | | | | Intel® Arria® 10 GX | GX 480 | | | <b>V</b> | | | | | | | | | | | GX 570 | | | | | | <b>1</b> | 1 | | | | | | | GX 660 | | | | | <b>V</b> | <b>\</b> | | | | | | | | GX 900 | | | | | | | | 1 | 1 | <b></b> | 1 | | | GX 1150 | | | | <b>V</b> | | | <b>+</b> | + | + | | <b>+</b> | | Intel Arria 10 GT | GT 900 | | | | | | | | | | | | | intel Afria 10 G1 | GT 1150 | | | | | | | | | | <b>V</b> | | | | SX 160 | 1 | 1 | 1 | | | | | | | | | | | SX 220 | + | | | | | | | | | | | | | SX 270 | | | | 1 | <b>†</b> | | | | | | | | Intel Arria 10 SX | SX 320 | | <b>V</b> | | | | | | | | | | | | SX 480 | | | <b>V</b> | | | | | | | | | | | SX 570 | | | | | | <b>†</b> | <b>†</b> | | | | | | | SX 660 | | | | <b>V</b> | | | | | | | | Note: To verify the pin migration compatibility, use the **Pin Migration View** window in the Intel Quartus Prime software Pin Planner. ## **Adaptive Logic Module** Intel Arria 10 devices use a 20 nm ALM as the basic building block of the logic fabric. The ALM architecture is the same as the previous generation FPGAs, allowing for efficient implementation of logic functions and easy conversion of IP between the device generations. The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than the traditional two-register per LUT architecture. #### Features for floating-point arithmetic: - A completely hardened architecture that supports multiplication, addition, subtraction, multiply-add, and multiply-subtract - Multiplication with accumulation capability and a dynamic accumulator reset control - · Multiplication with cascade summation capability - Multiplication with cascade subtraction capability - Complex multiplication - Direct vector dot product - Systolic FIR filter **Table 15.** Variable-Precision DSP Block Configurations for Intel Arria 10 Devices | Usage Example | Multiplier Size (Bit) | DSP Block Resources | | | |---------------------------------------------------------|---------------------------------|---------------------|--|--| | Medium precision fixed point | Two 18 x 19 | 1 | | | | High precision fixed or Single precision floating point | One 27 x 27 | 1 | | | | Fixed point FFTs | One 19 x 36 with external adder | 1 | | | | Very high precision fixed point | One 36 x 36 with external adder | 2 | | | | Double precision floating point | One 54 x 54 with external adder | 4 | | | ### Table 16. Resources for Fixed-Point Arithmetic in Intel Arria 10 Devices The table lists the variable-precision DSP resources by bit precision for each Intel Arria 10 device. | Variant | <b>Product Line</b> | Product Line Variable-<br>precision<br>DSP Block | | nput and Output<br>ons Operator | 18 x 19<br>Multiplier<br>Adder Sum | 18 x 18<br>Multiplier<br>Adder | |----------------------|---------------------|--------------------------------------------------|-----------------------|---------------------------------|------------------------------------|--------------------------------| | | | DSA RIOCK | 18 x 19<br>Multiplier | 27 x 27<br>Multiplier | Mode Mode | Summed with 36 bit Input | | AIntel Arria 10 | GX 160 | 156 | 312 | 156 | 156 | 156 | | GX | GX 220 | 192 | 384 | 192 | 192 | 192 | | | GX 270 | 830 | 1,660 | 830 | 830 | 830 | | | GX 320 | 984 | 1,968 | 984 | 984 | 984 | | | GX 480 | 1,368 | 2,736 | 1,368 | 1,368 | 1,368 | | | GX 570 | 1,523 | 3,046 | 1,523 | 1,523 | 1,523 | | | GX 660 | 1,687 | 3,374 | 1,687 | 1,687 | 1,687 | | | GX 900 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | | GX 1150 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | Intel Arria 10<br>GT | GT 900 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | GI | GT 1150 | 1,518 | 3,036 | 1,518 | 1,518 | 1,518 | | Intel Arria 10 | SX 160 | 156 | 312 | 156 | 156 | 156 | | SX | SX 220 | 192 | 384 | 192 | 192 | 192 | | | SX 270 | 830 | 1,660 | 830 | 830 | 830 | | | | | | | | continued | ### **Embedded Memory Configurations for Single-port Mode** ### Table 19. Single-port Embedded Memory Configurations for Intel Arria 10 Devices This table lists the maximum configurations supported for single-port RAM and ROM modes. | Memory Block | Depth (bits) | Programmable Width | |--------------|--------------|--------------------| | MLAB | 32 | x16, x18, or x20 | | | 64 (10) | x8, x9, x10 | | M20K | 512 | x40, x32 | | | 1K | x20, x16 | | | 2K | x10, x8 | | | 4K | x5, x4 | | | 8K | x2 | | | 16K | x1 | ### **Clock Networks and PLL Clock Sources** The clock network architecture is based on Intel's global, regional, and peripheral clock structure. This clock structure is supported by dedicated clock input pins, fractional clock synthesis PLLs, and integer I/O PLLs. ### **Clock Networks** The Intel Arria 10 core clock networks are capable of up to 800 MHz fabric operation across the full industrial temperature range. For the external memory interface, the clock network supports the hard memory controller with speeds up to 2,400 Mbps in a quarter-rate transfer. To reduce power consumption, the Intel Quartus Prime software identifies all unused sections of the clock network and powers them down. ### Fractional Synthesis and I/O PLLs Intel Arria 10 devices contain up to 32 fractional synthesis PLLs and up to 16 I/O PLLs that are available for both specific and general purpose uses in the core: - Fractional synthesis PLLs—located in the column adjacent to the transceiver blocks - I/O PLLs-located in each bank of the 48 I/Os ### **Fractional Synthesis PLLs** You can use the fractional synthesis PLLs to: - Reduce the number of oscillators that are required on your board - Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source <sup>(10)</sup> Supported through software emulation and consumes additional MLAB blocks. #### A10-OVERVIEW | 2018.04.09 The fractional synthesis PLLs support the following features: - Reference clock frequency synthesis for transceiver CMU and Advanced Transmit (ATX) PLLs - Clock network delay compensation - Zero-delay buffering - Direct transmit clocking for transceivers - Independently configurable into two modes: - Conventional integer mode equivalent to the general purpose PLL - Enhanced fractional mode with third order delta-sigma modulation - PLL cascading ### I/O PLLs The integer mode I/O PLLs are located in each bank of 48 I/Os. You can use the I/O PLLs to simplify the design of external memory and high-speed LVDS interfaces. In each I/O bank, the I/O PLLs are adjacent to the hard memory controllers and LVDS SERDES. Because these PLLs are tightly coupled with the I/Os that need to use them, it makes it easier to close timing. You can use the I/O PLLs for general purpose applications in the core such as clock network delay compensation and zero-delay buffering. Intel Arria 10 devices support PLL-to-PLL cascading. ### FPGA General Purpose I/O Intel Arria 10 devices offer highly configurable GPIOs. Each I/O bank contains 48 general purpose I/Os and a high-efficiency hard memory controller. The following list describes the features of the GPIOs: - Consist of 3 V I/Os for high-voltage application and LVDS I/Os for differential signaling - $-\$ Up to two 3 V I/O banks, available in some devices, that support up to 3 V I/O standards - LVDS I/O banks that support up to 1.8 V I/O standards - Support a wide range of single-ended and differential I/O interfaces - LVDS speeds up to 1.6 Gbps - Each LVDS pair of pins has differential input and output buffers, allowing you to configure the LVDS direction for each pair. - Programmable bus hold and weak pull-up - Programmable differential output voltage (V<sub>OD</sub>) and programmable pre-emphasis #### Table 20. Memory Standards Supported by the Hard Memory Controller This table lists the overall capability of the hard memory controller. For specific details, refer to the External Memory Interface Spec Estimator and Intel Arria 10 Device Datasheet. | Memory Standard | Rate Support | Ping Pong PHY Support | Maximum Frequency (MHz) | |-----------------|--------------|-----------------------|-------------------------| | DDR4 SDRAM | Quarter rate | Yes | 1,067 | | | | _ | 1,200 | | DDR3 SDRAM | Half rate | Yes | 533 | | | | _ | 667 | | | Quarter rate | Yes | 1,067 | | | | _ | 1,067 | | DDR3L SDRAM | Half rate | Yes | 533 | | | | _ | 667 | | | Quarter rate | Yes | 933 | | | | _ | 933 | | LPDDR3 SDRAM | Half rate | _ | 533 | | | Quarter rate | _ | 800 | ### **Table 21.** Memory Standards Supported by the Soft Memory Controller | Memory Standard | Rate Support | Maximum Frequency<br>(MHz) | |-----------------------------|--------------|----------------------------| | RLDRAM 3 (11) | Quarter rate | 1,200 | | QDR IV SRAM <sup>(11)</sup> | Quarter rate | 1,067 | | QDR II SRAM | Full rate | 333 | | | Half rate | 633 | | QDR II+ SRAM | Full rate | 333 | | | Half rate | 633 | | QDR II+ Xtreme SRAM | Full rate | 333 | | | Half rate | 633 | ### Table 22. Memory Standards Supported by the HPS Hard Memory Controller The hard processor system (HPS) is available in Intel Arria 10 SoC devices only. | Memory Standard | Rate Support | Maximum Frequency<br>(MHz) | |-----------------|--------------|----------------------------| | DDR4 SDRAM | Half rate | 1,200 | | DDR3 SDRAM | Half rate | 1,067 | | DDR3L SDRAM | Half rate | 933 | <sup>(11)</sup> Intel Arria 10 devices support this external memory interface using hard PHY with soft memory controller. #### **Related Information** #### Intel Arria 10 Device Datasheet Lists the memory interface performance according to memory interface standards, rank or chip select configurations, and Intel Arria 10 device speed grades. ### PCIe Gen1, Gen2, and Gen3 Hard IP Intel Arria 10 devices contain PCIe hard IP that is designed for performance and ease-of-use: - Includes all layers of the PCIe stack—transaction, data link and physical layers. - Supports PCIe Gen3, Gen2, and Gen1 Endpoint and Root Port in x1, x2, x4, or x8 lane configuration. - Operates independently from the core logic—optional configuration via protocol (CvP) allows the PCIe link to power up and complete link training in less than 100 ms while the Intel Arria 10 device completes loading the programming file for the rest of the FPGA. - Provides added functionality that makes it easier to support emerging features such as Single Root I/O Virtualization (SR-IOV) and optional protocol extensions. - Provides improved end-to-end datapath protection using ECC. - Supports FPGA configuration via protocol (CvP) using PCIe at Gen3, Gen2, or Gen1 speed. #### **Related Information** PCS Features on page 30 ### **Enhanced PCS Hard IP for Interlaken and 10 Gbps Ethernet** ### **Interlaken Support** The Intel Arria 10 enhanced PCS hard IP provides integrated Interlaken PCS supporting rates up to 25.8 Gbps per lane. The Interlaken PCS is based on the proven functionality of the PCS developed for Intel's previous generation FPGAs, which demonstrated interoperability with Interlaken ASSP vendors and third-party IP suppliers. The Interlaken PCS is present in every transceiver channel in Intel Arria 10 devices. #### **Related Information** PCS Features on page 30 ### **10 Gbps Ethernet Support** The Intel Arria 10 enhanced PCS hard IP supports 10GBASE-R PCS compliant with IEEE 802.3 10 Gbps Ethernet (10GbE). The integrated hard IP support for 10GbE and the 10 Gbps transceivers save external PHY cost, board space, and system power. ### **Transceiver Channels** All transceiver channels feature a dedicated Physical Medium Attachment (PMA) and a hardened Physical Coding Sublayer (PCS). - The PMA provides primary interfacing capabilities to physical channels. - The PCS typically handles encoding/decoding, word alignment, and other preprocessing functions before transferring data to the FPGA core fabric. A transceiver channel consists of a PMA and a PCS block. Most transceiver banks have 6 channels. There are some transceiver banks that contain only 3 channels. A wide variety of bonded and non-bonded data rate configurations is possible using a highly configurable clock distribution network. Up to 80 independent transceiver data rates can be configured. The following figures are graphical representations of top views of the silicon die, which correspond to reverse views for flip chip packages. Different Intel Arria 10 devices may have different floorplans than the ones shown in the figures. Figure 7. Device Chip Overview for Intel Arria 10 GX and GT Devices Figure 8. Device Chip Overview for Intel Arria 10 SX Devices ### **PMA Features** Intel Arria 10 transceivers provide exceptional signal integrity at data rates up to 25.8 Gbps. Clocking options include ultra-low jitter ATX PLLs (LC tank based), clock multiplier unit (CMU) PLLs, and fractional PLLs. | PCS | Description | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Standard PCS | Operates at a data rate up to 12 Gbps Supports protocols such as PCI-Express, CPRI 4.2+, GigE, IEEE 1588 in Hard PCS Implements other protocols using Basic/Custom (Standard PCS) transceiver configuration rules. | | Enhanced PCS | Performs functions common to most serial data industry standards, such as word alignment, encoding/decoding, and framing, before data is sent or received off-chip through the PMA Handles data transfer to and from the FPGA fabric Handles data transfer internally to and from the PMA Provides frequency compensation Performs channel bonding for multi-channel low skew applications | | PCIe Gen3 PCS | <ul> <li>Supports the seamless switching of Data and Clock between the Gen1, Gen2, and Gen3 data rates</li> <li>Provides support for PIPE 3.0 features</li> <li>Supports the PIPE interface with the Hard IP enabled, as well as with the Hard IP bypassed</li> </ul> | #### **Related Information** - PCIe Gen1, Gen2, and Gen3 Hard IP on page 26 - Interlaken Support on page 26 - 10 Gbps Ethernet Support on page 26 ### **PCS Protocol Support** This table lists some of the protocols supported by the Intel Arria 10 transceiver PCS. For more information about the blocks in the transmitter and receiver data paths, refer to the related information. | Protocol | Data Rate<br>(Gbps) | Transceiver IP | PCS Support | |----------------------------------------------|---------------------|-----------------------------|-----------------------------------| | PCIe Gen3 x1, x2, x4, x8 | 8.0 | Native PHY (PIPE) | Standard PCS and PCIe<br>Gen3 PCS | | PCIe Gen2 x1, x2, x4, x8 | 5.0 | Native PHY (PIPE) | Standard PCS | | PCIe Gen1 x1, x2, x4, x8 | 2.5 | Native PHY (PIPE) | Standard PCS | | 1000BASE-X Gigabit Ethernet | 1.25 | Native PHY | Standard PCS | | 1000BASE-X Gigabit Ethernet with IEEE 1588v2 | 1.25 | Native PHY | Standard PCS | | 10GBASE-R | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-R with IEEE 1588v2 | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-R with KR FEC | 10.3125 | Native PHY | Enhanced PCS | | 10GBASE-KR and 1000BASE-X | 10.3125 | 1G/10GbE and 10GBASE-KR PHY | Standard PCS and<br>Enhanced PCS | | Interlaken (CEI-6G/11G) | 3.125 to 17.4 | Native PHY | Enhanced PCS | | SFI-S/SFI-5.2 | 11.2 | Native PHY | Enhanced PCS | | 10G SDI | 10.692 | Native PHY | Enhanced PCS | | | • | | continued | Figure 9. HPS Block Diagram This figure shows a block diagram of the HPS with the dual ARM Cortex-A9 MPCore processor. # **Key Advantages of 20-nm HPS** The 20-nm HPS strikes a balance between enabling maximum software compatibility with 28-nm SoCs while still improving upon the 28-nm HPS architecture. These improvements address the requirements of the next generation target markets such as wireless and wireline communications, compute and storage equipment, broadcast and military in terms of performance, memory bandwidth, connectivity via backplane and security. Instead of placing all device functions in the FPGA fabric, you can store some functions that do not run simultaneously in external memory and load them only when required. This capability increases the effective logic density of the device, and lowers cost and power consumption. In the Intel solution, you do not have to worry about intricate device architecture to perform a partial reconfiguration. The partial reconfiguration capability is built into the Intel Quartus Prime design software, making such time-intensive task simple. Intel Arria 10 devices support partial reconfiguration in the following configuration options: - Using an internal host: - All supported configuration modes where the FPGA has access to external memory devices such as serial and parallel flash memory. - Configuration via Protocol [CvP (PCIe)] - Using an external host—passive serial (PS), fast passive parallel (FPP) x8, FPP x16, and FPP x32 I/O interface. ### **Enhanced Configuration and Configuration via Protocol** Table 25. Configuration Schemes and Features of Intel Arria 10 Devices Intel Arria 10 devices support 1.8 V programming voltage and several configuration schemes. | Scheme | Data<br>Width | Max Clock<br>Rate<br>(MHz) | Max Data<br>Rate<br>(Mbps)<br>(13) | Decompression | Design<br>Security <sup>(1</sup><br>4) | Partial<br>Reconfiguration<br>(15) | Remote<br>System<br>Update | |------------------------------------------------------------------------|------------------|----------------------------|------------------------------------|---------------|----------------------------------------|------------------------------------|-------------------------------------------------| | JTAG | 1 bit | 33 | 33 | _ | _ | Yes <sup>(16)</sup> | _ | | Active Serial (AS)<br>through the<br>EPCQ-L<br>configuration<br>device | 1 bit,<br>4 bits | 100 | 400 | Yes | Yes | Yes <sup>(16)</sup> | Yes | | Passive serial (PS)<br>through CPLD or<br>external<br>microcontroller | 1 bit | 100 | 100 | Yes | Yes | Yes <sup>(16)</sup> | Parallel<br>Flash<br>Loader<br>(PFL) IP<br>core | | | continued | | | | | | | <sup>(13)</sup> Enabling either compression or design security features affects the maximum data rate. Refer to the Intel Arria 10 Device Datasheet for more information. <sup>(14)</sup> Encryption and compression cannot be used simultaneously. <sup>(15)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Intel for support. <sup>(16)</sup> Partial configuration can be performed only when it is configured as internal host. The optional power reduction techniques in Intel Arria 10 devices include: - SmartVID—a code is programmed into each device during manufacturing that allows a smart regulator to operate the device at lower core V<sub>CC</sub> while maintaining performance - **Programmable Power Technology**—non-critical timing paths are identified by the Intel Quartus Prime software and the logic in these paths is biased for low power instead of high performance - **Low Static Power Options**—devices are available with either standard static power or low static power while maintaining performance Furthermore, Intel Arria 10 devices feature Intel's industry-leading low power transceivers and include a number of hard IP blocks that not only reduce logic resources but also deliver substantial power savings compared to soft implementations. In general, hard IP blocks consume up to 90% less power than the equivalent soft logic implementations. ### **Incremental Compilation** The Intel Quartus Prime software incremental compilation feature reduces compilation time and helps preserve performance to ease timing closure. The incremental compilation feature enables the partial reconfiguration flow for Intel Arria 10 devices. Incremental compilation supports top-down, bottom-up, and team-based design flows. This feature facilitates modular, hierarchical, and team-based design flows where different designers compile their respective design sections in parallel. Furthermore, different designers or IP providers can develop and optimize different blocks of the design independently. These blocks can then be imported into the top level project. # **Document Revision History for Intel Arria 10 Device Overview** | Document<br>Version | Changes | |---------------------|----------------------------------------------------------------------------------------------------------| | 2018.04.09 | Updated the lowest $V_{CC}$ from 0.83 V to 0.82 V in the topic listing a summary of the device features. | | Date | Version | Changes | |--------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | January 2018 | 2018.01.17 | Updated the maximum data rate for HPS (Intel Arria 10 SX devices external memory interface DDR3 controller from 2,166 Mbps to 2,133 Mbps. | | | | Updated maximum frequency supported for half rate QDRII and QDRII + SRAM to 633 MHz in Memory Standards Supported by the Soft Memory Controller table. | | | | Updated transceiver backplane capability to 12.5 Gbps. | | | | Removed transceiver speed grade 5 in Sample Ordering Core and<br>Available Options for Intel Arria 10 GX Devices figure. | | | · | continued | | Date | Version | Changes | |----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | December 2015 | 2015.12.14 | Updated the number of M20K memory blocks for Arria 10 GX 660 from 2133 to 2131 and corrected the total RAM bit from 48,448 Kb to 48,408 Kb. | | | | Corrected the number of DSP blocks for Arria 10 GX 660 from 1688 to 1687 in the table listing floating-point arithmetic resources. | | November 2015 | 2015.11.02 | • Updated the maximum resources for Arria 10 GX 220, GX 320, GX 480, GX 660, SX 220, SX 320, SX 480, and SX 660. | | | | Updated resource count for Arria 10 GX 320, GX 480, GX 660, SX 320, SX 480, a SX 660 devices in <b>Number of Multipliers in Intel Arria 10 Devices</b> table. | | | | <ul> <li>Updated the available options for Arria 10 GX, GT, and SX.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul> | | June 2015 | 2015.06.15 | Corrected label for Intel Arria 10 GT product lines in the vertical migration figure. | | May 2015 | 2015.05.15 | Corrected the DDR3 half rate and quarter rate maximum frequencies in the table that lists the memory standards supported by the Intel Arria 10 hard memory controller. | | May 2015 | 2015.05.04 | Added support for 13.5G JESD204b in the Summary of Features table. Added support for 13.5G JESD204b in the Summary of Features table. | | | | Added a link to Arria 10 GT Channel Usage in the Arria 10 GT Package Plan topic. | | | | Added a note to the table, Maximum Resource Counts for Arria 10 GT devices. | | | | Updated the power requirements of the transceivers in the Low Power Serial Transceivers topic. | | January 2015 | 2015.01.23 | Added floating point arithmetic features in the Summary of Features table. | | | | Updated the total embedded memory from 38.38 megabits (Mb) to 65.6 Mb. | | | | Updated the table that lists the memory standards supported by Intel<br>Arria 10 devices. | | | | <ul> <li>Removed support for DDR3U, LPDDR3 SDRAM, RLDRAM 2, and DDR2.</li> <li>Moved RLDRAM 3 support from hard memory controller to soft memory controller. RLDRAM 3 support uses hard PHY with soft memory controller.</li> </ul> | | | | Added soft memory controller support for QDR IV. | | | | Updated the maximum resource count table to include the number of<br>hard memory controllers available in each device variant. | | | | Updated the transceiver PCS data rate from 12.5 Gbps to 12 Gbps. | | | | Updated the max clock rate of PS, FPP x8, FPP x16, and Configuration via HPS from 125 MHz to 100 MHz. | | | | Added a feature for fractional synthesis PLLs: PLL cascading. | | | | Updated the HPS programmable general-purpose I/Os from 54 to 62. | | September 2014 | 2014.09.30 | Corrected the 3 V I/O and LVDS I/O counts for F35 and F36 packages of Arria 10 GX. | | | | Corrected the 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 570 and 660. | | | | Removed 3 V I/O, LVDS I/O, and transceiver counts for the NF40 package of the Arria GX 900 and 1150. The NF40 package is not available for Arria 10 GX 900 and 1150. | | | | continued | ### Intel® Arria® 10 Device Overview ### A10-OVERVIEW | 2018.04.09 | Date | Version | Changes | |---------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | August 2014 | 2014.08.18 | Updated Memory (Kb) M20K maximum resources for Arria 10 GX 660 devices from 42,660 to 42,620. | | | | Added GPIO columns consisting of LVDS I/O Bank and 3V I/O Bank in<br>the Package Plan table. | | | | Added how to use memory interface clock frequency higher than 533 MHz in the I/O vertical migration. | | | | Added information to clarify that RLDRAM3 support uses hard PHY with soft memory controller. | | | | Added variable precision DSP blocks support for floating-point arithmetic. | | June 2014 | 2014.06.19 | Updated number of dedicated I/Os in the HPS block to 17. | | February 2014 | 2014.02.21 | Updated transceiver speed grade options for GT devices in Figure 2. | | February 2014 | 2014.02.06 | Updated data rate for Arria 10 GT devices from 28.1 Gbps to 28.3 Gbps. | | December 2013 | 2013.12.10 | Updated the HPS memory standards support from LPDDR2 to LPDDR3. Updated HPS block diagram to include dedicated HPS I/O and FPGA Configuration blocks as well as repositioned SD/SDIO/MMC, DMA, SPI and NAND Flash with ECC blocks . | | December 2013 | 2013.12.02 | Initial release. |