



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | AVR                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 20MHz                                                                     |
| Connectivity               | USI                                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, Temp Sensor, WDT                        |
| Number of I/O              | 12                                                                        |
| Program Memory Size        | 2KB (1K x 16)                                                             |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 128 x 8                                                                   |
| RAM Size                   | 128 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 14-SOIC (0.154", 3.90mm Width)                                            |
| Supplier Device Package    | 14-SOIC                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/attiny24-20ssur |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Port B also serves the functions of various special features of the ATtiny24/44/84 as listed in Section 10.2 "Alternate Port Functions" on page 58.

### 1.1.4 **RESET**

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running and provided the reset pin has not been disabled. The minimum pulse length is given in Table 20-4 on page 177. Shorter pulses are not guaranteed to generate a reset.

The reset pin can also be used as a (weak) I/O pin.

### 1.1.5 Port A (PA7:PA0)

Port A is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port A pins that are externally pulled low will source current if the pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port A has alternate functions as analog inputs for the ADC, analog comparator, timer/counter, SPI and pin change interrupt as described in "Alternate Port Functions" on page 58.





# 4.6 Instruction Execution Timing

This section describes the general access timing concepts for instruction execution. The AVR CPU is driven by the CPU clock  $clk_{CPU}$ , directly generated from the selected clock source for the chip. No internal clock division is used.

Figure 4-4 shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast access Register File concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks, and functions per power-unit.



Figure 4-4. The Parallel Instruction Fetches and Instruction Executions

Figure 4-5 shows the internal timing concept for the Register File. In a single clock cycle an ALU operation using two register operands is executed, and the result is stored back to the destination register.





# 4.7 Reset and Interrupt Handling

The AVR provides several different interrupt sources. These interrupts and the separate Reset Vector each have a separate Program Vector in the Program memory space. All interrupts are assigned individual enable bits which must be written logic one together with the Global Interrupt Enable bit in the Status Register in order to enable the interrupt.

The lowest addresses in the Program memory space are by default defined as the Reset and Interrupt Vectors. The complete list of vectors is shown in "Interrupts" on page 48. The list also determines the priority levels of the different interrupts. The lower the address the higher is the



When using register indirect addressing modes with automatic pre-decrement and post-increment, the address registers X, Y, and Z are decremented or incremented.

The 32 general purpose working registers, 64 I/O Registers, and the 128/256/512 bytes of internal data SRAM in the ATtiny24/44/84 are all accessible through all these addressing modes. The Register File is described in "General Purpose Register File" on page 10.

### Figure 5-2. Data Memory Map

### **Data Memory**



#### 5.2.1 Data Memory Access Times

This section describes the general access timing concepts for internal memory access. The internal data SRAM access is performed in two clk<sub>CPU</sub> cycles as illustrated in Figure 5-3.



Figure 5-3. On-chip Data SRAM Access Cycles

### 5.3 **EEPROM Data Memory**

The ATtiny24/44/84 contains 128/256/512 bytes of data EEPROM memory. It is organized as a separate data space, in which single bytes can be read and written. The EEPROM has an endurance of at least 100,000 write/erase cycles. The access between the EEPROM and the CPU is described in the following, specifying the EEPROM Address Registers, the EEPROM Data Register, and the EEPROM Control Register. For a detailed description of Serial data downloading to the EEPROM, see "Serial Programming" on page 163.

### 5.3.1 EEPROM Read/Write Access

The EEPROM Access Registers are accessible in the I/O space.

The write access times for the EEPROM are given in Table 5-1 on page 22. A self-timing function, however, lets the user software detect when the next byte can be written. If the user code contains instructions that write the EEPROM, some precautions must be taken. In heavily filtered power supplies,  $V_{CC}$  is likely to rise or fall slowly on Power-up/down. This causes the device for some period of time to run at a voltage lower than specified as minimum for the clock frequency used. See "Preventing EEPROM Corruption" on page 19 for details on how to avoid problems in these situations.

In order to prevent unintentional EEPROM writes, a specific write procedure must be followed. See "Atomic Byte Programming" on page 17 and "Split Byte Programming" on page 17 for details on this.

When the EEPROM is read, the CPU is halted for four clock cycles before the next instruction is executed. When the EEPROM is written, the CPU is halted for two clock cycles before the next instruction is executed.

### 5.3.2 Atomic Byte Programming

Using Atomic Byte Programming is the simplest mode. When writing a byte to the EEPROM, the user must write the address into register EEAR and data into register EEDR. If the EEPMn bits are zero, writing EEPE (within four cycles after EEMPE is written) will trigger the erase/write operation. Both the erase and write cycle are done in one operation and the total programming time is given in Table 5-1 on page 22. The EEPE bit remains set until the erase and write operations are completed. While the device is busy with programming, it is not possible to do any other EEPROM operations.

# 5.3.3 Split Byte Programming

It is possible to split the erase and write cycle in two different operations. This may be useful if the system requires short access time for some limited period of time (typically if the power supply voltage falls). In order to take advantage of this method, it is required that the locations to be written have been erased before the write operation. But since the erase and write operations are split, it is possible to do the erase operations when the system allows doing time-critical operations (typically after Power-up).

### 5.3.4 Erase

To erase a byte, the address must be written to EEAR. If the EEPMn bits are 0b01, writing the EEPE (within four cycles after EEMPE is written) will trigger the erase operation only (programming time is given in Table 5-1 on page 22). The EEPE bit remains set until the erase operation completes. While the device is busy programming, it is not possible to do any other EEPROM operations.

#### 5.3.5 Write

To write a location, the user must write the address into EEAR and the data into EEDR. If the EEPMn bits are 0b10, writing the EEPE (within four cycles after EEMPE is written) will trigger the write operation only (programming time is given in Table 5-1 on page 22). The EEPE bit remains set until the write operation completes. If the location to be written has not been erased before write, the data that is stored must be considered as lost. While the device is busy with programming, it is not possible to do any other EEPROM operations.





# • Bit 4 – PCIE0: Pin Change Interrupt Enable 0

When the PCIE0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), pin change interrupt 0 is enabled. Any change on any enabled PCINT7:0 pin will cause an interrupt. The corresponding interrupt of Pin Change Interrupt Request is executed from the PCI0 Interrupt Vector. PCINT7:0 pins are enabled individually by the PCMSK0 Register.

### 9.3.3 GIFR – General Interrupt Flag Register

| Bit           | 7 | 6     | 5     | 4     | 3 | 2 | 1 | 0 | _    |
|---------------|---|-------|-------|-------|---|---|---|---|------|
| 0x3A (0x5A    | - | INTF0 | PCIF1 | PCIF0 | - | - | - | - | GIFR |
| Read/Write    | R | R/W   | R/W   | R/W   | R | R | R | R | -    |
| Initial Value | 0 | 0     | 0     | 0     | 0 | 0 | 0 | 0 |      |

# • Bits 7, 3:0 - Res: Reserved Bits

These bits are reserved in the ATtiny24/44/84 and will always read as zero.

### Bit 6 – INTF0: External Interrupt Flag 0

When an edge or logic change on the INTO pin triggers an interrupt request, INTFO becomes set (one). If the I-bit in SREG and the INTO bit in GIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it. This flag is always cleared when INTO is configured as a level interrupt.

### • Bit 5 – PCIF1: Pin Change Interrupt Flag 1

When a logic change on any PCINT11:8 pin triggers an interrupt request, PCIF1 becomes set (one). If the I-bit in SREG and the PCIE1 bit in GIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.

### • Bit 4 – PCIF0: Pin Change Interrupt Flag 0

When a logic change on any PCINT7:0 pin triggers an interrupt request, PCIF becomes set (one). If the I-bit in SREG and the PCIE0 bit in GIMSK are set (one), the MCU will jump to the corresponding Interrupt Vector. The flag is cleared when the interrupt routine is executed. Alternatively, the flag can be cleared by writing a logical one to it.

### 9.3.4 PCMSK1 – Pin Change Mask Register 1



# • Bits 7:4 – Res: Reserved Bits

These bits are reserved in the ATtiny24/44/84 and will always read as zero.

### • Bits 3:0 – PCINT11:8: Pin Change Enable Mask 11:8

Each PCINT11:8 bit selects whether pin change interrupt is enabled on the corresponding I/O pin. If PCINT11:8 is set and the PCIE1 bit in GIMSK is set, pin change interrupt is enabled on the corresponding I/O pin. If PCINT11:8 is cleared, pin change interrupt on the corresponding I/O pin is disabled.

- Port A, Bit 6 ADC6/DI/SDA/MOSI/OC1A/PCINT6
  - ADC6: Analog to Digital Converter, Channel 6.
  - SDA: Two-wire mode Serial Interface Data.
  - DI: Data Input in USI Three-wire mode. USI Three-wire mode does not override normal port functions, so pin must be configure as an input for DI function.
  - MOSI: Master Data output, Slave Data input for SPI channel. When the SPI is enabled as a Slave, this pin is configured as an input regardless of the setting of DDA6. When the SPI is enabled as a Master, the data direction of this pin is controlled by DDA6. When the pin is forced by the SPI to be an input, the pull-up can still be controlled by the PORTA6 bit.
  - OC1A, Output Compare Match output: The PA6 pin can serve as an external output for the Timer/Counter1 Compare Match A. The pin has to be configured as an output (DDA6 set (one)) to serve this function. This is also the output pin for the PWM mode timer function.
  - PCINT6: Pin Change Interrupt source 6. The PA6 pin can serve as an external interrupt source for pin change interrupt 0.

# • Port A, Bit 7 – ADC7/OC0B/ICP1/PCINT7

- ADC7: Analog to Digital Converter, Channel 7.
- OC0B, Output Compare Match output: The PA7 pin can serve as an external output for the Timer/Counter0 Compare Match B. The pin has to be configured as an output (DDA7 set (one)) to serve this function. This is also the output pin for the PWM mode timer function.
- ICP1, Input Capture Pin: The PA7 pin can act as an Input Capture Pin for Timer/Counter1.
- PCINT7: Pin Change Interrupt source 7. The PA7 pin can serve as an external interrupt source for pin change interrupt 0.

Table 10-4 and Table 10-6 relate the alternate functions of Port A to the overriding signals shown in Figure 10-5 on page 59.

| Signal<br>Name | PA7/ADC7/OC0B/ICP1/<br>PCINT7 | PA6/ADC6/DI/SDA/MOSI/<br>OC1A/ PCINT6 | PA5/ADC5/MISO/DO/<br>OC1B/ PCINT5                  |
|----------------|-------------------------------|---------------------------------------|----------------------------------------------------|
| PUOE           | 0                             | 0                                     | 0                                                  |
| PUOV           | 0                             | 0                                     | 0                                                  |
| DDOE           | 0                             | USIWM1                                | 0                                                  |
| DDOV           | 0                             | (SDA + PORTA6) • DDA6                 | 0                                                  |
| PVOE           | OC0B enable                   | (USIWM1 • DDA6) +<br>OC1A enable      | (USIWM1 • USIWM0) + OC1B<br>enable                 |
| PVOV           | ОСОВ                          | (USIWM1•DDA6) • OC1A                  | USIWM1 • USIWM0 • DO +<br>(USIWM1 + USIWM0) • OC1B |
| PTOE           | 0                             | 0                                     | 0                                                  |
| DIEOE          | PCINT7 • PCIE0 + ADC7D        | USISIE + (PCINT6 •<br>PCIE0) + ADC6D  | PCINT5 • PCIE + ADC5D                              |
| DIEOV          | PCINT7 • PCIE0                | USISIE + PCINT7 • PCIE0               | PCINT5 • PCIE                                      |
| DI             | PCINT7/ICP1 Input             | DI/SDA/PCINT6 Input                   | PCINT5 Input                                       |
| AIO            | ADC7 Input                    | ADC6 Input                            | ADC5 Input                                         |

 Table 10-4.
 Overriding Signals for Alternate Functions in PA7:PA5



# 11. 8-bit Timer/Counter0 with PWM

# 11.1 Features

- Two Independent Output Compare Units
- Double Buffered Output Compare Registers
- Clear Timer on Compare Match (Auto Reload)
- Glitch Free, Phase Correct Pulse Width Modulator (PWM)
- Variable PWM Period
- Frequency Generator
- Three Independent Interrupt Sources (TOV0, OCF0A, and OCF0B)

# 11.2 Overview

Timer/Counter0 is a general purpose 8-bit Timer/Counter module, with two independent Output Compare Units, and with PWM support. It allows accurate program execution timing (event management) and wave generation.

A simplified block diagram of the 8-bit Timer/Counter is shown in Figure 11-1 on page 69. For the actual placement of I/O pins, refer to Figure 1-1 on page 2. CPU accessible I/O Registers, including I/O bits and I/O pins, are shown in bold. The device-specific I/O Register and bit locations are listed in the "Register Description" on page 80.









Signal description (internal signals):

| Count             | Increment or decrement TCNT1 by 1.                     |
|-------------------|--------------------------------------------------------|
| Direction         | Select between increment and decrement.                |
| Clear             | Clear TCNT1 (set all bits to zero).                    |
| clk <sub>T1</sub> | Timer/Counter clock.                                   |
| ТОР               | Signalize that TCNT1 has reached maximum value.        |
| BOTTOM            | Signalize that TCNT1 has reached minimum value (zero). |

The 16-bit counter is mapped into two 8-bit I/O memory locations: *Counter High* (TCNT1H) containing the upper eight bits of the counter, and Counter Low (TCNT1L) containing the lower eight bits. The TCNT1H Register can only be indirectly accessed by the CPU. When the CPU does an access to the TCNT1H I/O location, the CPU accesses the high byte temporary register (TEMP). The temporary register is updated with the TCNT1H value when the TCNT1L is read, and TCNT1H is updated with the temporary register value when TCNT1L is written. This allows the CPU to read or write the entire 16-bit counter value within one clock cycle via the 8-bit data bus. It is important to notice that there are special cases of writing to the TCNT1 Register when the counter is counting that will give unpredictable results. The special cases are described in the sections where they are of importance.

Depending on the mode of operation used, the counter is cleared, incremented, or decremented at each timer clock ( $clk_{T1}$ ). The  $clk_{T1}$  can be generated from an external or internal clock source, selected by the Clock Select bits (CS12:0). When no clock source is selected (CS12:0 = 0) the timer is stopped. However, the TCNT1 value can be accessed by the CPU, independent of whether  $clk_{T1}$  is present or not. A CPU write overrides (has priority over) all counter clear or count operations.

The counting sequence is determined by the setting of the Waveform Generation mode bits (WGM13:0) located in the Timer/Counter Control Registers A and B (TCCR1A and TCCR1B). There are close connections between how the counter behaves (counts) and how waveforms are generated on the Output Compare outputs OC1x. For more details about advanced counting sequences and waveform generation, see "Modes of Operation" on page 96.

The Timer/Counter Overflow Flag (TOV1) is set according to the mode of operation selected by the WGM13:0 bits. TOV1 can be used for generating a CPU interrupt.

# 12.5 Input Capture Unit

The Timer/Counter incorporates an Input Capture unit that can capture external events and give them a time-stamp indicating time of occurrence. The external signal indicating an event, or multiple events, can be applied via the ICP1 pin or alternatively, via the analog-comparator unit. The time-stamps can then be used to calculate frequency, duty-cycle, and other features of the signal applied. Alternatively the time-stamps can be used for creating a log of the events.

The Input Capture unit is illustrated by the block diagram shown in Figure 12-3 on page 91. The elements of the block diagram that are not directly a part of the Input Capture unit are gray shaded. The small "n" in register and bit names indicates the Timer/Counter number.



Figure 12-3. Input Capture Unit Block Diagram

When a change of the logic level (an event) occurs on the Input Capture pin (ICP1), alternatively on the Analog Comparator output (ACO), and this change confirms to the setting of the edge detector, a capture will be triggered. When a capture is triggered, the 16-bit value of the counter (TCNT1) is written to the Input Capture Register (ICR1). The Input Capture Flag (ICF1) is set at the same system clock as the TCNT1 value is copied into ICR1 Register. If enabled (ICIE1 = 1), the Input Capture Flag generates an Input Capture interrupt. The ICF1 flag is automatically cleared when the interrupt is executed. Alternatively the ICF1 flag can be cleared by software by writing a logical one to its I/O bit location.

Reading the 16-bit value in the Input Capture Register (ICR1) is done by first reading the low byte (ICR1L) and then the high byte (ICR1H). When the low byte is read the high byte is copied into the high byte temporary register (TEMP). When the CPU reads the ICR1H I/O location it will access the TEMP Register.

The ICR1 Register can only be written when using a Waveform Generation mode that utilizes the ICR1 Register for defining the counter's TOP value. In these cases the Waveform Generation mode (WGM13:0) bits must be set before the TOP value can be written to the ICR1 Register. When writing the ICR1 Register the high byte must be written to the ICR1H I/O location before the low byte is written to ICR1L.

For more information on how to access the 16-bit registers refer to "Accessing 16-bit Registers" on page 105.

# 12.5.1 Input Capture Trigger Source

The main trigger source for the Input Capture unit is the Input Capture pin (ICP1). Timer/Counter1 can alternatively use the Analog Comparator output as trigger source for the Input Capture unit. The Analog Comparator is selected as trigger source by setting the Analog





# 12.8 Modes of Operation

The mode of operation, i.e., the behavior of the Timer/Counter and the Output Compare pins, is defined by the combination of the Waveform Generation mode (WGM13:0) and Compare Output mode (COM1x1:0) bits. The Compare Output mode bits do not affect the counting sequence, while the Waveform Generation mode bits do. The COM1x1:0 bits control whether the PWM output generated should be inverted or not (inverted or non-inverted PWM). For non-PWM modes the COM1x1:0 bits control whether the output should be set, cleared or toggle at a compare match ("Compare Match Output Unit" on page 94)

For detailed timing information refer to "Timer/Counter Timing Diagrams" on page 103.

### 12.8.1 Normal Mode

The simplest mode of operation is the Normal mode (WGM13:0 = 0). In this mode the counting direction is always up (incrementing), and no counter clear is performed. The counter simply overruns when it passes its maximum 16-bit value (MAX = 0xFFFF) and then restarts from the BOTTOM (0x0000). In normal operation the Timer/Counter Overflow Flag (TOV1) will be set in the same timer clock cycle as the TCNT1 becomes zero. The TOV1 flag in this case behaves like a 17th bit, except that it is only set, not cleared. However, combined with the timer overflow interrupt that automatically clears the TOV1 flag, the timer resolution can be increased by software. There are no special cases to consider in the Normal mode, a new counter value can be written anytime.

The Input Capture unit is easy to use in Normal mode. However, observe that the maximum interval between the external events must not exceed the resolution of the counter. If the interval between events are too long, the timer overflow interrupt or the prescaler must be used to extend the resolution for the capture unit.

The Output Compare units can be used to generate interrupts at some given time. Using the Output Compare to generate waveforms in Normal mode is not recommended, since this will occupy too much of the CPU time.

# 12.8.2 Clear Timer on Compare Match (CTC) Mode

In Clear Timer on Compare or CTC mode (WGM13:0 = 4 or 12), the OCR1A or ICR1 Register are used to manipulate the counter resolution. In CTC mode the counter is cleared to zero when the counter value (TCNT1) matches either the OCR1A (WGM13:0 = 4) or the ICR1 (WGM13:0 = 12). The OCR1A or ICR1 define the top value for the counter, hence also its resolution. This mode allows greater control of the compare match output frequency. It also simplifies the operation of counting external events.

The timing diagram for the CTC mode is shown in Figure 12-6 on page 97. The counter value (TCNT1) increases until a compare match occurs with either OCR1A or ICR1, and then counter (TCNT1) is cleared.



Figure 16-1. Analog to Digital Converter Block Schematic

# 16.3 Operation

The ADC converts an analog input voltage to a 10-bit digital value through successive approximation. The minimum value represents GND and the maximum value represents the reference voltage.The voltage reference for the ADC may be selected by writing to the REFS1:0 bits in ADMUX. The VCC supply, the AREF pin or an internal 1.1V voltage reference may be selected as the ADC voltage reference.

The analog input channel and differential gain are selected by writing to the MUX5:0 bits in ADMUX. Any of the eight ADC input pins ADC7:0 can be selected as single ended inputs to the ADC. For differential measurements all analog inputs next to each other can be selected as a input pair. Every input is also possible to measure with ADC3. These pairs of differential inputs are measured by ADC trough the differential gain amplifier.



ATtiny24/44/84

# 19.5 Serial Programming

Both the Flash and EEPROM memory arrays can be programmed using the serial SPI bus while RESET is pulled to GND. The serial interface consists of pins SCK, MOSI (input) and MISO (output). See Figure 19-1 below.





Note: If clocked by internal oscillator there is no need to connect a clock source to the CLKI pin.

After **RESET** is set low, the Programming Enable instruction needs to be executed first before program/erase operations can be executed.

| Symbol | Pins | I/O | Description     |
|--------|------|-----|-----------------|
| MOSI   | PA6  | Ι   | Serial Data in  |
| MISO   | PA5  | 0   | Serial Data out |
| SCK    | PA4  | I   | Serial Clock    |

 Table 19-10.
 Pin Mapping Serial Programming

Note: In Table 19-10 above, the pin mapping for SPI programming is listed. Not all devices use the SPI pins dedicated for the internal SPI interface.

When programming the EEPROM, an auto-erase cycle is built into the self-timed programming operation (in the Serial mode ONLY) and there is no need to first execute the Chip Erase





# 20.9 High-Voltage Serial Programming Characteristics



Figure 20-6. High-voltage Serial Programming Timing

**Table 20-13.**High-voltage Serial Programming Characteristics $T_A = 25^{\circ}$ C,  $V_{CC} = 5V$  (Unless otherwise noted)

| Symbol                | Parameter                                      | Min | Тур | Мах | Units |
|-----------------------|------------------------------------------------|-----|-----|-----|-------|
| t <sub>SHSL</sub>     | SCI (PB0) Pulse Width High                     | 125 |     |     | ns    |
| t <sub>SLSH</sub>     | SCI (PB0) Pulse Width Low                      | 125 |     |     | ns    |
| t <sub>IVSH</sub>     | SDI (PA6), SII (PB1) Valid to SCI (PB0) High   | 50  |     |     | ns    |
| t <sub>SHIX</sub>     | SDI (PA6), SII (PB1) Hold after SCI (PB0) High | 50  |     |     | ns    |
| t <sub>SHOV</sub>     | SCI (PB0) High to SDO (PA4) Valid              |     | 16  |     | ns    |
| t <sub>WLWH_PFB</sub> | Wait after Instr. 3 for Write Fuse Bits        |     | 2.5 |     | ms    |



| PRR bit | Current consumption additional to<br>active mode with external clock<br>(see Figure 21-1 and Figure 21-2) | Current consumption additional to<br>idle mode with external clock<br>(see Figure 21-6 and Figure 21-7) |  |
|---------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|
| PRTIM1  | 1.8 %                                                                                                     | 8.0 %                                                                                                   |  |
| PRTIM0  | 2.3 %                                                                                                     | 10.4 %                                                                                                  |  |
| PRUSI   | 1.4 %                                                                                                     | 6.1 %                                                                                                   |  |
| PRADC   | 6.7 %                                                                                                     | 28.8 %                                                                                                  |  |

#### Table 21-2. Additional Current Consumption (percentage) in Active and Idle mode

### 21.1.1 Example

Calculate the expected current consumption in idle mode with USI, TIMER0, and ADC enabled at  $V_{CC} = 2.0V$  and f = 1MHz. From Table 21-2 on page 186, third column, we see that we need to add 6.1% for the USI, 10.4% for TIMER0, and 28.8% for the ADC. Reading from Figure 21-6 on page 189, we find that current consumption in idle mode at 2V and 1MHz is about 0.04mA. The total current consumption in idle mode with USI, TIMER0, and ADC enabled is therefore:

ICCTOT  $\approx 0.04 \, mA \times (1 + 0.061 + 0.104 + 0.288) \approx 0.06 \, mA$ 

# 21.2 Active Supply Current





ACTIVE SUPPLY CURRENT vs. LOW FREQUENCY

# ATtiny24/44/84



Figure 21-2. Active Supply Current vs. frequency (1 - 20 MHz)







ATtiny24/44/84





# 21.4 Power-down Supply Current









# Figure 21-40. Calibrated 8 MHz RC Oscillator Frequency vs. $\rm V_{\rm CC}$



CALIBRATED 8.0MHz RC OSCILLATOR FREQUENCY vs. OPERATING VOLTAGE

Figure 21-41. Calibrated 8 MHz RC oscillator Frequency vs. Temperature



CALIBRATED 8.0MHz RC OSCILLATOR FREQUENCY vs. TEMPERATURE



| Mnemonics        | Operands       | Description                                             | Operation                                                                            | Flags   | #Clocks |
|------------------|----------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|---------|---------|
| ROR              | Rd             | Rotate Right Through Carry                              | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$                   | Z,C,N,V | 1       |
| ASR              | Rd             | Arithmetic Shift Right $Rd(n) \leftarrow Rd(n+1), n=06$ |                                                                                      | Z,C,N,V | 1       |
| SWAP             | Rd             | Swap Nibbles                                            | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                          | None    | 1       |
| BSET             | s              | Flag Set                                                | $SREG(s) \leftarrow 1$                                                               | SREG(s) | 1       |
| BCLR             | s              | Flag Clear                                              | $SREG(s) \leftarrow 0$                                                               | SREG(s) | 1       |
| BST              | Rr, b          | Bit Store from Register to T                            | $T \leftarrow Rr(b)$                                                                 | Т       | 1       |
| BLD              | Rd, b          | Bit load from T to Register                             | $Rd(b) \leftarrow T$                                                                 | None    | 1       |
| SEC              |                | Set Carry                                               | C ← 1                                                                                | С       | 1       |
| CLC              |                | Clear Carry                                             | C ← 0                                                                                | C       | 1       |
| SEN              |                | Set Negative Flag                                       | N ← 1                                                                                | N       | 1       |
|                  |                | Clear Negative Flag                                     |                                                                                      | N 7     | 1       |
| SEZ              |                | Set Zero Flag                                           |                                                                                      | 7       | 1       |
| SEL              |                | Global Interrupt Enable                                 |                                                                                      | 2       | 1       |
| CLI              |                | Global Interrupt Disable                                |                                                                                      |         | 1       |
| SES              |                | Set Signed Test Flag                                    | S ← 1                                                                                | s       | 1       |
| CLS              |                | Clear Signed Test Flag                                  | S ← 0                                                                                | S       | 1       |
| SEV              |                | Set Twos Complement Overflow.                           | V ← 1                                                                                | V       | 1       |
| CLV              |                | Clear Twos Complement Overflow                          | V ← 0                                                                                | V       | 1       |
| SET              |                | Set T in SREG                                           | T ← 1                                                                                | Т       | 1       |
| CLT              |                | Clear T in SREG                                         | $T \leftarrow 0$                                                                     | Т       | 1       |
| SEH              |                | Set Half Carry Flag in SREG                             | H ← 1                                                                                | Н       | 1       |
| CLH              |                | Clear Half Carry Flag in SREG                           | H ← 0                                                                                | Н       | 1       |
| DATA TRANSFER IN | STRUCTIONS     |                                                         | 1                                                                                    |         |         |
| MOV              | Rd, Rr         | Move Between Registers                                  | Rd ← Rr                                                                              | None    | 1       |
| MOVW             | Rd, Rr         | Copy Register Word                                      | $Rd+1:Rd \leftarrow Rr+1:Rr$                                                         | None    | 1       |
| LDI              | Rd, K          | Load Immediate                                          | Rd ← K                                                                               | None    | 1       |
| LD               | Rd, X          | Load Indirect                                           | $Rd \leftarrow (X)$                                                                  | None    | 2       |
| LD               | Rd, X+         | Load Indirect and Post-Inc.                             | $Rd \leftarrow (X), X \leftarrow X + 1$                                              | None    | 2       |
| LD               | Rd, - X        | Load Indirect and Pre-Dec.                              | $X \leftarrow X - 1, \text{Hd} \leftarrow (X)$                                       | None    | 2       |
| LD               | Rd, Y          | Load Indirect                                           | $Rd \leftarrow (Y)$                                                                  | None    | 2       |
| LD               | Ru, t+         | Load Indirect and Post-Inc.                             | $Rd \leftarrow (f), f \leftarrow f + f$                                              | None    | 2       |
|                  | Bd Y+a         | Load Indirect with Displacement                         | $Bd \leftarrow (Y + q)$                                                              | None    | 2       |
|                  | Bd Z           | Load Indirect                                           | $Bd \leftarrow (Z)$                                                                  | None    | 2       |
| LD               | Rd. Z+         | Load Indirect and Post-Inc.                             | $\operatorname{Rd} \leftarrow (Z), Z \leftarrow Z+1$                                 | None    | 2       |
| LD               | Rd, -Z         | Load Indirect and Pre-Dec.                              | $Z \leftarrow Z - 1$ , $Rd \leftarrow (Z)$                                           | None    | 2       |
| LDD              | Rd, Z+q        | Load Indirect with Displacement                         | $Rd \leftarrow (Z + q)$                                                              | None    | 2       |
| LDS              | Rd, k          | Load Direct from SRAM                                   | $Rd \leftarrow (k)$                                                                  | None    | 2       |
| ST               | X, Rr          | Store Indirect                                          | $(X) \leftarrow Rr$                                                                  | None    | 2       |
| ST               | X+, Rr         | Store Indirect and Post-Inc.                            | $(X) \leftarrow Rr, X \leftarrow X + 1$                                              | None    | 2       |
| ST               | - X, Rr        | Store Indirect and Pre-Dec.                             | $X \leftarrow X - 1, (X) \leftarrow Rr$                                              | None    | 2       |
| ST               | Y, Rr          | Store Indirect                                          | $(Y) \leftarrow Rr$                                                                  | None    | 2       |
| ST               | Y+, Rr         | Store Indirect and Post-Inc.                            | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                              | None    | 2       |
| ST               | - Y, Rr        | Store Indirect and Pre-Dec.                             | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                              | None    | 2       |
| STD              | Y+q,Rr         | Store Indirect with Displacement                        | $(Y + q) \leftarrow Rr$                                                              | None    | 2       |
| 51               | Z, Hr          | Store Indirect                                          | $(\mathcal{L}) \leftarrow \operatorname{Kr}$                                         | None    | 2       |
| <u>।</u><br>इन   | 2+, Kľ         | Store Indirect and Post-Inc.                            | $(\mathcal{L}) \leftarrow \operatorname{Hr}, \mathcal{L} \leftarrow \mathcal{L} + 1$ | None    | 2       |
|                  | -2, Hr         | Store Indirect with Displacement                        | $\angle \leftarrow \angle -1, (\angle) \leftarrow \exists i$                         | None    | 2       |
| STD              | Z+y,ni<br>k Pr | Store Direct to SRAM                                    | $(2 + q) \leftarrow ni$                                                              | None    | 2       |
| 1 PM             | к, пі          | Load Program Memory                                     | $(k) \leftarrow (1)$                                                                 | None    | 3       |
| LPM              | Bd. Z          | Load Program Memory                                     | $Rd \leftarrow (Z)$                                                                  | None    | 3       |
| LPM              | Rd, Z+         | Load Program Memory and Post-Inc                        | $Bd \leftarrow (Z), Z \leftarrow Z+1$                                                | None    | 3       |
| SPM              | .,             | Store Program Memory                                    | (z) ← R1:R0                                                                          | None    |         |
| IN               | Rd, P          | In Port                                                 | $Rd \leftarrow P$                                                                    | None    | 1       |
| OUT              | P, Rr          | Out Port                                                | P ← Rr                                                                               | None    | 1       |
| PUSH             | Rr             | Push Register on Stack                                  | STACK ← Rr                                                                           | None    | 2       |
| POP              | Rd             | Pop Register from Stack                                 | Rd ← STACK                                                                           | None    | 2       |
| MCU CONTROL INS  | TRUCTIONS      |                                                         |                                                                                      |         |         |
| NOP              |                | No Operation                                            |                                                                                      | None    | 1       |
| SLEEP            |                | Sleep                                                   | (see specific descr. for Sleep function)                                             | None    | 1       |
| WDR              |                | Watchdog Reset                                          | (see specific descr. for WDR/Timer)                                                  | None    | 1       |
| BREAK            |                | Break                                                   | For On-chip Debug Only                                                               | None    | N/A     |

# 24.3 ATtiny84

| Speed (MHz) | Power Supply | Ordering Code <sup>(1)</sup>                                                               | Package <sup>(2)</sup>               | <b>Operational Range</b>                      |
|-------------|--------------|--------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------|
| 10          | 1.8 - 5.5V   | ATtiny84V-10SSU<br>ATtiny84V-10SSUR<br>ATtiny84V-10PU<br>ATtiny84V-10MU<br>ATtiny84V-10MUR | 14S1<br>14S1<br>14P3<br>20M1<br>20M1 | Industrial<br>(-40°C to +85°C) <sup>(3)</sup> |
| 20          | 2.7 - 5.5V   | ATtiny84-20SSU<br>ATtiny84-20SSUR<br>ATtiny84-20PU<br>ATtiny84-20MU<br>ATtiny84-20MUR      | 14S1<br>14S1<br>14P3<br>20M1<br>20M1 | Industrial<br>(-40°C to +85°C) <sup>(3)</sup> |

Notes: 1. Code indicators:

- U: matte tin

- R: tape & reel

2. All packages are Pb-free, halide-free and fully green and they comply with the European directive for Restriction of Hazardous Substances (RoHS).

3. These devices can also be supplied in wafer form. Please contact your local Atmel sales office for detailed ordering information and minimum quantities.

| Package Type |                                                                                   |  |
|--------------|-----------------------------------------------------------------------------------|--|
| 14S1         | 14-lead, 0.150" Wide Body, Plastic Gull Wing Small Outline Package (SOIC)         |  |
| 14P3         | 14-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP)                          |  |
| 20M1         | 20-pad, 4 x 4 x 0.8 mm Body, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |





# 27.7 Rev E. 09/06

- 1. All characterization data moved to "Electrical Characteristics" on page 174.
- 2. All Register Descriptions gathered up in separate sections at the end of each chapter.
- 3. Updated "System Control and Reset" on page 39.
- 4. Updated Table 11-3 on page 81, Table 11-6 on page 82, Table 11-8 on page 83, Table 12-3 on page 109 and Table 12-5 on page 110.
- 5. Updated "Fast PWM Mode" on page 97.
- 6. Updated Figure 12-7 on page 98 and Figure 16-1 on page 133.
- 7. Updated "Analog Comparator Multiplexed Input" on page 129.
- 8. Added note in Table 19-12 on page 165.
- 9. Updated "Electrical Characteristics" on page 174.
- 10. Updated "Typical Characteristics" on page 185.

# 27.8 Rev D. 08/06

- 1. Updated "Calibrated Internal 8 MHz Oscillator" on page 26.
- 2. Updated "OSCCAL Oscillator Calibration Register" on page 30.
- 3. Added Table 20-2 on page 176.
- 4. Updated code examples in "SPI Master Operation Example" on page 119.
- 5. Updated code examples in "SPI Slave Operation Example" on page 121.
- 6. Updated "Signature Bytes" on page 162.

# 27.9 Rev C. 07/06

- 1. Updated Features in "USI Universal Serial Interface" on page 117.
- 2. Added "Clock speed considerations" on page 123.
- 3. Updated Bit description in "ADMUX ADC Multiplexer Selection Register" on page 145.
- 4. Added note to Table 18-1 on page 157.

# 27.10 Rev B. 05/06

- 1. Updated "Default Clock Source" on page 30
- 2. Updated "Power Reduction Register" on page 35.
- 3. Updated Table 20-4 on page 177, Table 9-4 on page 42, Table 16-3 on page 145, Table 19-5 on page 161, Table 19-12 on page 165, Table 19-16 on page 171, Table 20-11 on page 182.
- 4. Updated Features in "Analog to Digital Converter" on page 132.
- 5. Updated Operation in "Analog to Digital Converter" on page 132.
- 6. Updated "Temperature Measurement" on page 144.
- 7. Updated DC Characteristics in "Electrical Characteristics" on page 174.
- 8. Updated "Typical Characteristics" on page 185.
- 9. Updated "Errata" on page 223.

# 27.11 Rev A. 12/05

Initial revision.

230 ATtiny24/44/84