



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT     |
| Number of I/O              | 51                                                                    |
| Program Memory Size        | 192КВ (192К х 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 6K x 8                                                                |
| RAM Size                   | 20K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                           |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 64-LQFP                                                               |
| Supplier Device Package    | 64-LQFP (10x10)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l083rzt6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Contents

| 1 | Intro | duction                                                     |
|---|-------|-------------------------------------------------------------|
| 2 | Desc  | ription                                                     |
|   | 2.1   | Device overview                                             |
|   | 2.2   | Ultra-low-power device continuum 13                         |
| 3 | Func  | tional overview                                             |
|   | 3.1   | Low-power modes                                             |
|   | 3.2   | Interconnect matrix                                         |
|   | 3.3   | ARM® Cortex®-M0+ core with MPU 20                           |
|   | 3.4   | Reset and supply management 21                              |
|   |       | 3.4.1 Power supply schemes                                  |
|   |       | 3.4.2 Power supply supervisor                               |
|   |       | 3.4.3 Voltage regulator                                     |
|   | 3.5   | Clock management                                            |
|   | 3.6   | Low-power real-time clock and backup registers              |
|   | 3.7   | General-purpose inputs/outputs (GPIOs) 25                   |
|   | 3.8   | Memories                                                    |
|   | 3.9   | Boot modes                                                  |
|   | 3.10  | Direct memory access (DMA) 27                               |
|   | 3.11  | Liquid crystal display (LCD) 27                             |
|   | 3.12  | Analog-to-digital converter (ADC) 27                        |
|   | 3.13  | Temperature sensor   28                                     |
|   |       | 3.13.1 Internal voltage reference (V <sub>REFINT</sub> )    |
|   |       | 3.13.2 V <sub>LCD</sub> voltage monitoring                  |
|   | 3.14  | Digital-to-analog converter (DAC) 29                        |
|   | 3.15  | Ultra-low-power comparators and reference voltage           |
|   | 3.16  | Touch sensing controller (TSC) 30                           |
|   | 3.17  | AES                                                         |
|   | 3.18  | Timers and watchdogs                                        |
|   |       | 3.18.1 General-purpose timers (TIM2, TIM3, TIM21 and TIM22) |
|   |       | 3.18.2 Low-power Timer (LPTIM)                              |



|                                           |            |       | Low-         | Low-           | Stop             |                      | Standby |                      |
|-------------------------------------------|------------|-------|--------------|----------------|------------------|----------------------|---------|----------------------|
| IPs                                       | Run/Active | Sleep | power<br>run | power<br>sleep |                  | Wakeup<br>capability |         | Wakeup<br>capability |
| CPU                                       | Y          |       | Y            |                |                  |                      |         |                      |
| Flash memory                              | 0          | 0     | 0            | 0              |                  |                      |         |                      |
| RAM                                       | Y          | Y     | Y            | Y              | Y                |                      |         |                      |
| Backup registers                          | Y          | Y     | Y            | Y              | Y                |                      | Y       |                      |
| EEPROM                                    | 0          | 0     | 0            | 0              |                  |                      |         |                      |
| Brown-out reset<br>(BOR)                  | 0          | 0     | 0            | 0              | 0                | 0                    | 0       | 0                    |
| DMA                                       | 0          | 0     | 0            | 0              |                  |                      |         |                      |
| Programmable<br>Voltage Detector<br>(PVD) | 0          | 0     | О            | Ο              | 0                | 0                    | -       |                      |
| Power-on/down<br>reset (POR/PDR)          | Y          | Y     | Y            | Y              | Y                | Y                    | Y       | Y                    |
| High Speed<br>Internal (HSI)              | 0          | 0     |              |                | (3)              |                      |         |                      |
| High Speed<br>External (HSE)              | 0          | 0     | 0            | 0              |                  |                      |         |                      |
| Low Speed Internal<br>(LSI)               | 0          | 0     | 0            | 0              | 0                |                      | 0       |                      |
| Low Speed<br>External (LSE)               | 0          | О     | 0            | 0              | 0                |                      | 0       |                      |
| Multi-Speed<br>Internal (MSI)             | 0          | 0     | Y            | Y              |                  |                      |         |                      |
| Inter-Connect<br>Controller               | Y          | Y     | Y            | Y              | Y                |                      |         |                      |
| RTC                                       | 0          | 0     | 0            | 0              | 0                | 0                    | 0       |                      |
| RTC Tamper                                | 0          | 0     | 0            | 0              | 0                | 0                    | 0       | 0                    |
| Auto WakeUp<br>(AWU)                      | Ο          | О     | О            | О              | 0                | О                    | 0       | Ο                    |
| LCD                                       | 0          | 0     | 0            | 0              | 0                |                      |         |                      |
| USB                                       | 0          | 0     |              |                |                  | 0                    | 1       |                      |
| USART                                     | 0          | 0     | 0            | 0              | O <sup>(4)</sup> | 0                    |         |                      |
| LPUART                                    | 0          | 0     | 0            | 0              | 0 <sup>(4)</sup> | 0                    |         |                      |
| SPI                                       | 0          | 0     | 0            | 0              |                  |                      |         |                      |
| I2C                                       | 0          | 0     | 0            | 0              | O <sup>(5)</sup> | 0                    |         |                      |
| ADC                                       | 0          | 0     |              |                |                  |                      |         |                      |

Table 5. Functionalities depending on the working mode (from Run/active down to standby) <sup>(1)(2)</sup>



#### 3.4.3 Voltage regulator

The regulator has three operation modes: main (MR), low power (LPR) and power down.

- MR is used in Run mode (nominal regulation)
- LPR is used in the Low-power run, Low-power sleep and Stop modes
- Power down is used in Standby mode. The regulator output is high impedance, the kernel circuitry is powered down, inducing zero consumption but the contents of the registers and RAM are lost except for the standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE crystal 32 KHz oscillator, RCC\_CSR).

## 3.5 Clock management

The clock controller distributes the clocks coming from different oscillators to the core and the peripherals. It also manages clock gating for low-power modes and ensures clock robustness. It features:

Clock prescaler

To get the best trade-off between speed and current consumption, the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler.

#### • Safe clock switching

Clock sources can be changed safely on the fly in Run mode through a configuration register.

#### Clock management

To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.

#### System clock source

Three different clock sources can be used to drive the master clock SYSCLK:

- 1-25 MHz high-speed external crystal (HSE), that can supply a PLL
- 16 MHz high-speed internal RC oscillator (HSI), trimmable by software, that can supply a PLLMultispeed internal RC oscillator (MSI), trimmable by software, able to generate 7 frequencies (65 kHz, 131 kHz, 262 kHz, 524 kHz, 1.05 MHz, 2.1 MHz, 4.2 MHz). When a 32.768 kHz clock source is available in the system (LSE), the MSI frequency can be trimmed by software down to a ±0.5% accuracy.

#### • Auxiliary clock source

Two ultra-low-power clock sources that can be used to drive the LCD controller and the real-time clock:

- 32.768 kHz low-speed external crystal (LSE)
- 37 kHz low-speed internal RC (LSI), also used to drive the independent watchdog. The LSI clock can be measured using the high-speed internal RC oscillator for greater precision.

#### • RTC and LCD clock source

The LSI, LSE or HSE sources can be chosen to clock the RTC and the LCD, whatever the system clock.

#### USB clock source

A 48 MHz clock trimmed through the USB SOF or LSE supplies the USB interface.





Figure 2. Clock tree



## 3.6 Low-power real-time clock and backup registers

The real time clock (RTC) and the 5 backup registers are supplied in all modes including standby mode. The backup registers are five 32-bit registers used to store 20 bytes of user application data. They are not reset by a system reset, or when the device wakes up from Standby mode.

The RTC is an independent BCD timer/counter. Its main features are the following:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- Automatically correction for 28, 29 (leap year), 30, and 31 day of the month
- Two programmable alarms with wake up from Stop and Standby mode capability
- Periodic wakeup from Stop and Standby with programmable resolution and period
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection.

The RTC clock sources can be:

- A 32.768 kHz external crystal
- A resonator or oscillator
- The internal low-power RC oscillator (typical frequency of 37 kHz)
- The high-speed external clock

## 3.7 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated alternate function registers. All GPIOs are high current capable. Each GPIO output, speed can be slowed (40 MHz, 10 MHz, 2 MHz, 400 kHz). The alternate function configuration of I/Os can be locked if needed following a specific sequence in order to avoid spurious writing to the I/O registers. The I/O controller is connected to a dedicated IO bus with a toggling speed of up to 32 MHz.

#### Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 29 edge detector lines used to generate interrupt/event requests. Each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 84 GPIOs can be connected to the 16 configurable interrupt/event lines. The 13 other lines are connected to PVD, RTC, USB, USARTS, I2C, LPUART, LPTIMER or comparator events.



## 3.17 AES

The AES Hardware Accelerator can be used to encrypt and decrypt data using the AES algorithm (compatible with FIPS PUB 197, 2001 Nov 26).

- Key scheduler
- Key derivation for decryption
- 128-bit data block processed
- 128-bit key length
- 213 clock cycles to encrypt/decrypt one 128-bit block
- Electronic codebook (ECB), cypher block chaining (CBC), and counter mode (CTR) supported by hardware.

The AES can be served by the DMA controller.

## 3.18 Timers and watchdogs

The ultra-low-power STM32L083xx devices include three general-purpose timers, one low-power timer (LPTIM), one basic timer, two watchdog timers and the SysTick timer.

*Table 10* compares the features of the general-purpose and basic timers.

| Timer           | Counter resolution | Counter type         | Prescaler factor                   | DMA<br>request<br>generation | Capture/compare<br>channels | Complementary<br>outputs |
|-----------------|--------------------|----------------------|------------------------------------|------------------------------|-----------------------------|--------------------------|
| TIM2,<br>TIM3   | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536 | Yes                          | 4                           | No                       |
| TIM21,<br>TIM22 | 16-bit             | Up, down,<br>up/down | Any integer between<br>1 and 65536 | No                           | 2                           | No                       |
| TIM6,<br>TIM7   | 16-bit             | Up                   | Any integer between<br>1 and 65536 | Yes                          | 0                           | No                       |

 Table 10. Timer feature comparison

## 3.18.1 General-purpose timers (TIM2, TIM3, TIM21 and TIM22)

There are four synchronizable general-purpose timers embedded in the STM32L083xx device (see *Table 10* for differences).

#### TIM2, TIM3

TIM2 and TIM3 are based on 16-bit auto-reload up/down counter. It includes a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output.

The TIM2/TIM3 general-purpose timers can work together or with the TIM21 and TIM22 general-purpose timers via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs.

TIM2/TIM3 have independent DMA request generation.



These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors.

#### TIM21 and TIM22

TIM21 and TIM22 are based on a 16-bit auto-reload up/down counter. They include a 16-bit prescaler. They have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together and be synchronized with the TIM2/TIM3, full-featured general-purpose timers.

They can also be used as simple time bases and be clocked by the LSE clock source (32.768 kHz) to provide time bases independent from the main CPU clock.

#### 3.18.2 Low-power Timer (LPTIM)

The low-power timer has an independent clock and is running also in Stop mode if it is clocked by LSE, LSI or an external clock. It is able to wakeup the devices from Stop mode.

This low-power timer supports the following features:

- 16-bit up counter with 16-bit autoreload register
- 16-bit compare register
- Configurable output: pulse, PWM
- Continuous / one shot mode
- Selectable software / hardware input trigger
- Selectable clock source
  - Internal clock source: LSE, LSI, HSI or APB clock
  - External clock source over LPTIM input (working even with no internal clock source running, used by the Pulse Counter Application)
- Programmable digital glitch filter
- Encoder mode

## 3.18.3 Basic timer (TIM6, TIM7)

These timers can be used as a generic 16-bit timebase.

#### 3.18.4 SysTick timer

This timer is dedicated to the OS, but could also be used as a standard downcounter. It is based on a 24-bit downcounter with autoreload capability and a programmable clock source. It features a maskable system interrupt generation when the counter reaches '0'.

#### 3.18.5 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 37 kHz internal RC and, as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode.





1. The above figure shows the package top view.

2. I/O pin supplied by VDD\_USB.



| Table 16. | STM32L | .083xx | pin | definition | (continued) |
|-----------|--------|--------|-----|------------|-------------|
|-----------|--------|--------|-----|------------|-------------|

|        | Pi     | n num   | ber     |          |                                       |          |               |      |                                                                                      |                      |
|--------|--------|---------|---------|----------|---------------------------------------|----------|---------------|------|--------------------------------------------------------------------------------------|----------------------|
| LQFP48 | LQFP64 | TFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Note | Alternate functions                                                                  | Additional functions |
| 33     | 45     | B8      | 71      | A12      | PA12                                  | I/O      | FT            | (2)  | SPI1_MOSI, EVENTOUT,<br>TSC_G4_IO4,<br>USART1_RTS_DE,<br>COMP2_OUT                   | USB_DP               |
| 34     | 46     | A8      | 72      | A11      | PA13                                  | I/O      | FT            | -    | SWDIO, USB_OE,<br>LPUART1_RX                                                         | -                    |
| -      | -      | -       | 73      | C11      | VDD                                   | S        |               | -    | -                                                                                    | -                    |
| 35     | 47     | D5      | 74      | F11      | VSS                                   | S        |               | -    | -                                                                                    | -                    |
| 36     | 48     | E6      | 75      | G11      | VDD_USB                               | S        |               | -    | -                                                                                    | -                    |
| 37     | 49     | A7      | 76      | A10      | PA14                                  | I/O      | FT            | -    | SWCLK, USART2_TX,<br>LPUART1_TX                                                      | -                    |
| 38     | 50     | A6      | 77      | A9       | PA15                                  | I/O      | FT            | -    | SPI1_NSS, LCD_SEG17,<br>TIM2_ETR, EVENTOUT,<br>USART2_RX, TIM2_CH1,<br>USART4_RTS_DE | -                    |
| -      | 51     | B7      | 78      | B11      | PC10                                  | I/O      | FT            | -    | LPUART1_TX,<br>LCD_COM4/LCD_SEG28/<br>LCD_SEG48, USART4_TX                           | -                    |
| -      | 52     | B6      | 79      | C10      | PC11                                  | I/O      | FT            | -    | LPUART1_RX,<br>LCD_COM5/LCD_SEG29/<br>LCD_SEG49,<br>USART4_RX                        | -                    |
| -      | 53     | C5      | 80      | B10      | PC12                                  | I/O      | FT            | -    | LCD_COM6/LCD_SEG30/<br>LCD_SEG50,<br>USART5_TX,<br>USART4_CK                         | -                    |
| -      | -      | -       | 81      | C9       | PD0                                   | I/O      | FT            | -    | TIM21_CH1,<br>SPI2_NSS/I2S2_WS                                                       | -                    |
| -      | -      | -       | 82      | B9       | PD1                                   | I/O      | FT            | -    | SPI2_SCK/I2S2_CK                                                                     | -                    |
| -      | 54     | В5      | 83      | C8       | PD2                                   | I/O      | FT            | -    | LPUART1_RTS_DE,<br>LCD_COM7/LCD_SEG31/<br>LCD_SEG51, TIM3_ETR,<br>USART5_RX          | -                    |
| -      | -      | -       | 84      | B8       | PD3                                   | I/O      | FT            | -    | USART2_CTS,<br>LCD_SEG44,<br>SPI2_MISO/I2S2_MCK                                      | -                    |



## 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 23: Voltage characteristics*, *Table 24: Current characteristics*, and *Table 25: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                                                                      | Definition                                                                                                                | Min             | Мах                  | Unit |
|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|------|
| $V_{DD} - V_{SS}$                                                           | External main supply voltage<br>(including V <sub>DDA</sub> , V <sub>DD_USB</sub> , V <sub>DD</sub> ) <sup>(1)</sup>      | -0.3            | 4.0                  |      |
|                                                                             | Input voltage on FT and FTf pins                                                                                          | $V_{SS} - 0.3$  | V <sub>DD</sub> +4.0 |      |
| V(2)                                                                        | Input voltage on TC pins                                                                                                  | $V_{SS} - 0.3$  | 4.0                  | V    |
| VIN' /                                                                      | Input voltage on BOOT0                                                                                                    | V <sub>SS</sub> | $V_{DD} + 4.0$       |      |
|                                                                             | Input voltage on any other pin                                                                                            | $V_{SS} - 0.3$  | 4.0                  |      |
| $ \Delta V_{DD} $                                                           | Variations between different $V_{DDx}$ power pins                                                                         | -               | 50                   |      |
| V <sub>DDA</sub> -V <sub>DDx</sub>                                          | Variations between any $V_{DDx}$ and $V_{DDA}$ power $\mbox{pins}^{(3)}$                                                  | -               | 300                  | mV   |
| $ \Delta V_{SS} $                                                           | $ \Delta V_{SS}  \qquad \begin{array}{c} Variations between all different ground pins including V_{REF-} pin \end{array}$ |                 | 50                   |      |
| $V_{REF+} - V_{DDA}$                                                        | Allowed voltage difference for $V_{REF+} > V_{DDA}$                                                                       | -               | 0.4                  | V    |
| V <sub>ESD(HBM)</sub> Electrostatic discharge voltage<br>(human body model) |                                                                                                                           | see Secti       | ion 6.3.11           |      |

| Table 23 | . Voltage characteristic | s |
|----------|--------------------------|---|
|----------|--------------------------|---|

1. All main power ( $V_{DD}, V_{DD}, U_{SB}, V_{DDA}$ ) and ground ( $V_{SS}, V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 24* for maximum allowed injected current values.

 It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and device operation. V<sub>DD\_USB</sub> is independent from V<sub>DD</sub> and V<sub>DDA</sub>: its value does not need to respect this rule.

| Symbol | Parameter                            | Conditions                                 | Min | Max | Unit |
|--------|--------------------------------------|--------------------------------------------|-----|-----|------|
| Ta     |                                      | Maximum power dissipation (range 6)        |     | 85  |      |
|        | Temperature range                    | Maximum power dissipation (range 7)        | -40 | 105 |      |
|        |                                      | Maximum power dissipation (range 3)        | -40 | 125 | °C   |
|        | Junction temperature range (range 6) | -40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °   | -40 | 105 |      |
| TJ     | Junction temperature range (range 7) | -40 °C $\leq$ T <sub>A</sub> $\leq$ 105 °C | -40 | 125 |      |
|        | Junction temperature range (range 3) | -40 °C $\leq$ T <sub>A</sub> $\leq$ 125 °C | -40 | 130 | ]    |

 Table 26. General operating conditions (continued)

1. It is recommended to power  $V_{DD}$  and  $V_{DDA}$  from the same source. A maximum difference of 300 mV between  $V_{DD}$  and  $V_{DDA}$  can be tolerated during power-up and normal operation.

2.  $V_{DD\_USB}$  must respect the following conditions:

- When V\_DD is powered on (V\_DD < V\_DD\_min), V\_DD\_USB should be always lower than V\_DD.

- When V\_{DD} is powered down (V\_{DD} < V\_{DD\\_min}), V\_{DD\\_USB} should be always lower than V\_{DD}.

- In operating mode,  $V_{DD\_USB}$  could be lower or higher  $V_{DD.}$ 

- If the USB is not used,  $V_{DD}$  USB must range from  $V_{DD}$  min to  $V_{DD}$  max to be able to use PA11 and PA12 as standard I/Os.

3. To sustain a voltage higher than  $V_{DD}$ +0.3V, the internal pull-up/pull-down resistors must be disabled.

 If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub> max (see *Table 90: Thermal characteristics* on page 134).



| Symbol                                  | Parameter                                                           | Conditions | Min | Тур | Max  | Unit          |
|-----------------------------------------|---------------------------------------------------------------------|------------|-----|-----|------|---------------|
| I <sub>LPBUF</sub> <sup>(4)</sup>       | Consumption of reference<br>voltage buffer for VREF_OUT<br>and COMP | -          | -   | 730 | 1200 | nA            |
| V <sub>REFINT_DIV1</sub> <sup>(4)</sup> | 1/4 reference voltage                                               | -          | 24  | 25  | 26   |               |
| V <sub>REFINT_DIV2</sub> <sup>(4)</sup> | 1/2 reference voltage                                               | -          | 49  | 50  | 51   | %<br>Vrefinit |
| V <sub>REFINT_DIV3</sub> <sup>(4)</sup> | 3/4 reference voltage                                               | -          | 74  | 75  | 76   |               |

Table 29. Embedded internal reference voltage<sup>(1)</sup> (continued)

Refer to Table 41: Peripheral current consumption in Stop and Standby mode for the value of the internal reference current consumption (I<sub>REFINT</sub>).

2. Guaranteed by test in production.

3. The internal V<sub>REF</sub> value is individually measured in production and stored in dedicated EEPROM bytes.

4. Guaranteed by design.

5. Shortest sampling time can be determined in the application by multiple iterations.

6. To guarantee less than 1% VREF\_OUT deviation.

## 6.3.4 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code. The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*.

All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to Dhrystone 2.1 code if not specified otherwise.

The current consumption values are derived from the tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 26: General operating conditions* unless otherwise specified.

The MCU is placed under the following conditions:

- All I/O pins are configured in analog input mode
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time and prefetch is adjusted depending on fHCLK frequency and voltage range to provide the best CPU performance unless otherwise specified.
- When the peripherals are enabled  $f_{APB1} = f_{APB2} = f_{APB}$
- When PLL is on, the PLL inputs are equal to HSI = 16 MHz (if internal clock is used) or HSE = 16 MHz (if HSE bypass mode is used)
- The HSE user clock applied to OSCI\_IN input follows the characteristic specified in *Table 43: High-speed external user clock characteristics*
- For maximum current consumption  $V_{DD} = V_{DDA} = 3.6$  V is applied to all supply pins
- For typical current consumption V<sub>DD</sub> = V<sub>DDA</sub> = 3.0 V is applied to all supply pins if not specified otherwise

The parameters given in *Table 51*, *Table 26* and *Table 27* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 26*.



| Symbol    | Parameter                                                                             | Conditio                                          | n                                     | f <sub>HCLK</sub><br>(MHz) | Тур  | Max <sup>(1)</sup> | Unit |
|-----------|---------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------|----------------------------|------|--------------------|------|
|           |                                                                                       |                                                   | Range3.                               | 1                          | 175  | 230                |      |
|           |                                                                                       |                                                   | Vcore=1.2 V                           | 2                          | 315  | 360                | μA   |
|           |                                                                                       |                                                   | VOS[1:0]=11                           | 4                          | 570  | 630                |      |
|           |                                                                                       | f <sub>HSE</sub> = f <sub>HCLK</sub> up to        | Range2.                               | 4                          | 0,71 | 0,78               |      |
|           |                                                                                       | 16 MHz included,<br>$f_{HSE} = f_{HCL} / 2$ above | Vcore=1.5 V                           | 8                          | 1,35 | 1,6                |      |
|           | Supply current in Run<br>mode code executed<br>from RAM, Flash<br>memory switched off | 16 MHz (PLL ON) <sup>(2)</sup>                    | VOS[1:0]=10                           | 16                         | 2,7  | 3                  | μA   |
|           |                                                                                       |                                                   | Range1,<br>Vcore=1.8 V                | 8                          | 1,7  | 1,9                |      |
| laa (Run  |                                                                                       |                                                   |                                       | 16                         | 3,2  | 3,7                |      |
| from RAM) |                                                                                       |                                                   | VOS[1:0]=01                           | 32                         | 6,65 | 7,1                |      |
|           |                                                                                       |                                                   | Range3,<br>Vcore=1.2 V                | 0,065                      | 38   | 98                 |      |
|           |                                                                                       | MSI clock                                         |                                       | 0,524                      | 105  | 160                |      |
|           |                                                                                       |                                                   | VOS[1:0]=11                           | 4,2                        | 615  | 710                |      |
|           |                                                                                       | HSI clock source                                  | Range2,<br>Vcore=1.5 V<br>VOS[1:0]=10 | 16                         | 2,85 | 3                  | m۸   |
|           |                                                                                       | (16 MHz)                                          | Range1,<br>Vcore=1.8 V<br>VOS[1:0]=01 | 32                         | 6,85 | 7,3                | ША   |

#### Table 32. Current consumption in Run mode, code with data processing running from RAM

1. Guaranteed by characterization results at 125 °C, unless otherwise specified.

2. Oscillator bypassed (HSEBYP = 1 in RCC\_CR register).

# Table 33. Current consumption in Run mode vs code type,code with data processing running from RAM<sup>(1)</sup>

| Symbol               | Parameter                                                          |                                                                                                                                                   |                                                      | f <sub>HCLK</sub> | Тур      | Unit |      |
|----------------------|--------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------|----------|------|------|
| I <sub>DD</sub> (Run |                                                                    |                                                                                                                                                   |                                                      | Dhrystone         |          | 570  |      |
|                      |                                                                    |                                                                                                                                                   | Range 3,<br>V <sub>CORE</sub> =1.2 V,<br>VOS[1:0]=11 | CoreMark          | 4 M⊔→    | 670  |      |
|                      | Supply current in<br>Run mode, code<br>executed from<br>RAM, Flash | f <sub>HSE</sub> = f <sub>HCLK</sub> up to<br>16 MHz included,<br>f <sub>HSE</sub> = f <sub>HCLK</sub> /2 above<br>16 MHz (PLL on) <sup>(2)</sup> |                                                      | Fibonacci         |          | 410  | μΑ   |
|                      |                                                                    |                                                                                                                                                   |                                                      | while(1)          |          | 375  |      |
| RAM)                 |                                                                    |                                                                                                                                                   | Range 1,                                             | Dhrystone         | - 32 MHz | 6,65 |      |
|                      | off                                                                |                                                                                                                                                   |                                                      | CoreMark          |          | 6,95 |      |
|                      |                                                                    |                                                                                                                                                   | V <sub>CORE</sub> -1.6 V,<br>VOS[1:0]=01             | Fibonacci         |          | 5,9  | IIIA |
|                      |                                                                    |                                                                                                                                                   |                                                      | while(1)          |          | 5,2  |      |

1. Guaranteed by characterization results, unless otherwise specified.

2. Oscillator bypassed (HSEBYP = 1 in RCC\_CR register).



| Symbol                                   | parameter                                   | System frequency     | Current<br>consumption<br>during wakeup | Unit |  |
|------------------------------------------|---------------------------------------------|----------------------|-----------------------------------------|------|--|
| I <sub>DD</sub> (Wakeup from<br>Stop)    |                                             | HSI                  | 1                                       |      |  |
|                                          | Supply current during Wakeup from Stop mode | HSI/4                | 0,7                                     |      |  |
|                                          |                                             | MSI clock = 4,2 MHz  | 0,7                                     | mA   |  |
|                                          |                                             | MSI clock = 1,05 MHz | 0,4                                     |      |  |
|                                          |                                             | MSI clock = 65 KHz   | 0,1                                     |      |  |
| I <sub>DD</sub> (Reset)                  | Reset pin pulled down                       | -                    | 0,21                                    |      |  |
| I <sub>DD</sub> (Power-up)               | BOR on                                      | -                    | 0,23                                    |      |  |
| I <sub>DD</sub> (Wakeup from<br>StandBy) | With Fast wakeup set                        | MSI clock = 2,1 MHz  | 0,5                                     |      |  |
|                                          | With Fast wakeup disabled                   | MSI clock = 2,1 MHz  | 0,12                                    | ]    |  |

Table 39. Average current consumption during Wakeup



#### Low-speed external user clock generated from an external source

The characteristics given in the following table result from tests performed using a lowspeed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 26*.

| Symbol                                     | Parameter                               | Conditions                     | Min                | Тур    | Max                | Unit |  |
|--------------------------------------------|-----------------------------------------|--------------------------------|--------------------|--------|--------------------|------|--|
| f <sub>LSE_ext</sub>                       | User external clock source<br>frequency |                                | 1                  | 32.768 | 1000               | kHz  |  |
| V <sub>LSEH</sub>                          | OSC32_IN input pin high level voltage   |                                | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |  |
| V <sub>LSEL</sub>                          | OSC32_IN input pin low level            |                                | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> | v    |  |
| t <sub>w(LSE)</sub><br>t <sub>w(LSE)</sub> | OSC32_IN high or low time               |                                |                    | -      | -                  | ne   |  |
| t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub> | OSC32_IN rise or fall time              |                                | -                  | -      | 10                 | 115  |  |
| C <sub>IN(LSE)</sub>                       | OSC32_IN input capacitance              | -                              | -                  | 0.6    | -                  | pF   |  |
| DuCy <sub>(LSE)</sub>                      | Duty cycle                              | -                              | 45                 | -      | 55                 | %    |  |
| ١L                                         | OSC32_IN Input leakage current          | $V_{SS} \le V_{IN} \le V_{DD}$ | -                  | -      | ±1                 | μA   |  |

Table 44. Low-speed external user clock characteristics<sup>(1)</sup>

1. Guaranteed by design, not tested in production







#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical data corruption (control registers...)

Prequalification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

#### **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol           | Parameter  | Conditions                                                                           | Monitored<br>frequency band | Max vs.<br>frequency<br>range at<br>32 MHz | Unit |
|------------------|------------|--------------------------------------------------------------------------------------|-----------------------------|--------------------------------------------|------|
| S <sub>EMI</sub> | Peak level | $V_{DD} = 3.6 V,$<br>$T_A = 25 °C,$<br>LQFP100 package<br>compliant with IEC 61967-2 | 0.1 to 30 MHz               | -7                                         |      |
|                  |            |                                                                                      | 30 to 130 MHz               | 14                                         | dBµV |
|                  |            |                                                                                      | 130 MHz to 1 GHz            | 9                                          |      |
|                  |            |                                                                                      | EMI Level                   | 2                                          | -    |

#### Table 56. EMI characteristics



| Symbol                    | Parameter                                                                                                                                                 | Conditions                                                                                              | Min | Тур          | Мах          | Unit   |  |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----|--------------|--------------|--------|--|
| dOffset/dT <sup>(2)</sup> | Offset error temperature                                                                                                                                  | $V_{DDA} = 3.3V$<br>$V_{REF+} = 3.0 V$<br>$T_A = 0$ to 50 °C<br>DAC output buffer off                   | -20 | -10          | 0            | -μV/°C |  |
|                           | coefficient (code 0x800)                                                                                                                                  | $V_{DDA} = 3.3V$<br>$V_{REF+} = 3.0 V$<br>$T_A = 0$ to 50 °C<br>DAC output buffer on                    | 0   | 20           | 50           |        |  |
| $O_{ain}(2)$              |                                                                                                                                                           | $\begin{array}{l} C_L \leq \ 50 \ pF, \ R_L \geq 5 \ k\Omega \\ DAC \ output \ buffer \ on \end{array}$ | -   | +0.1 / -0.2% | +0.2 / -0.5% | %      |  |
| Gain                      | Gain error."                                                                                                                                              | No $R_{LOAD}$ , $C_L \le 50 \text{ pF}$<br>DAC output buffer off                                        | -   | +0 / -0.2%   | +0 / -0.4%   |        |  |
| dGain/dT <sup>(2)</sup>   | Gain error temperature<br>coefficient                                                                                                                     | $V_{DDA} = 3.3V$<br>$V_{REF+} = 3.0 V$<br>$T_A = 0 \text{ to } 50 \text{ °C}$<br>DAC output buffer off  | -10 | -2           | 0            | μV/°C  |  |
|                           |                                                                                                                                                           | $V_{DDA} = 3.3V$<br>$V_{REF+} = 3.0 V$<br>$T_A = 0$ to 50 °C<br>DAC output buffer on                    | -40 | -8           | 0            |        |  |
| TUE <sup>(2)</sup>        | Total unadjusted error                                                                                                                                    | $\begin{array}{l} C_L \leq \ 50 \ pF, \ R_L \geq 5 \ k\Omega \\ DAC \ output \ buffer \ on \end{array}$ | -   | 12           | 30           |        |  |
|                           |                                                                                                                                                           | No $R_{LOAD}$ , $C_L \le 50 \text{ pF}$<br>DAC output buffer off                                        | -   | 8            | 12           | LOD    |  |
| tSETTLING                 | Settling time (full scale: for a<br>12-bit code transition between<br>the lowest and the highest<br>input codes till DAC_OUT<br>reaches final value ±1LSB | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                                      | -   | 7            | 12           | μs     |  |
| Update rate               | Max frequency for a correct<br>DAC_OUT change (95% of<br>final value) with 1 LSB<br>variation in the input code                                           | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                                      | -   | -            | 1            | Msps   |  |
| t <sub>WAKEUP</sub>       | Wakeup time from off state<br>(setting the ENx bit in the DAC<br>Control register) <sup>(9)</sup>                                                         | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                                      | -   | 9            | 15           | μs     |  |
| PSRR+                     | V <sub>DDA</sub> supply rejection ratio (static DC measurement)                                                                                           | $C_L \le 50 \text{ pF}, R_L \ge 5 \text{ k}\Omega$                                                      | -   | -60          | -35          | dB     |  |

#### Table 67. DAC characteristics (continued)

1. Guaranteed by characterization results.

2. Guaranteed by design, not tested in production.

3. Connected between DAC\_OUT and  $V_{SSA}$ .

4. Difference between two consecutive codes - 1 LSB.

5. Difference between measured value at Code i and the value at Code i on a line drawn between Code 0 and last Code 4095.





Figure 34. SPI timing diagram - slave mode and CPHA =  $1^{(1)}$ 

1. Measurement points are done at CMOS levels:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



Figure 35. SPI timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}}$ 



#### **Device marking for TFBGA64**

The following figure gives an example of topside marking versus ball A 1 position identifier location.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
|        | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |  |
| A      | -           | -     | 1.600 | -                     | -      | 0.0630 |  |
| A1     | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |  |
| A2     | 1.350       | 1.400 | 1.450 | 0.0531                | 0.0551 | 0.0571 |  |
| b      | 0.170       | 0.220 | 0.270 | 0.0067                | 0.0087 | 0.0106 |  |
| С      | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |  |
| D      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |  |
| D1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |  |
| D3     | -           | 5.500 | -     | -                     | 0.2165 | -      |  |
| E      | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |  |
| E1     | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |  |
| E3     | -           | 5.500 | -     | -                     | 0.2165 | -      |  |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |  |
| k      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |  |
| CCC    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

| Table 89. L | QFP48 - 48-pin, | 7 x 7 mm | low-profile | quad flat | package | mechanical | data |
|-------------|-----------------|----------|-------------|-----------|---------|------------|------|
|             |                 |          |             |           |         |            |      |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

