Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ## **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM926EJ-S | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 400MHz | | Co-Processors/DSP | - | | RAM Controllers | DDR2, SDRAM, SRAM | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100Mbps | | SATA | - | | USB | USB 2.0 (3) | | Voltage - I/O | 1.8V, 3.3V | | Operating Temperature | -40°C ~ 85°C (TA) | | Security Features | - | | Package / Case | 247-VFBGA | | Supplier Device Package | 247-VFBGA (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/at91sam9g25-bfu | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 22.6.18 PIO Multi-driver Enable Register Name: PIO\_MDER Address: 0xFFFFF450 (PIOA), 0xFFFFF650 (PIOB), 0xFFFFF850 (PIOC), 0xFFFFFA50 (PIOD) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |-----|-----|-----|-----|-----|-----|-----|-----| | P31 | P30 | P29 | P28 | P27 | P26 | P25 | P24 | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | P23 | P22 | P21 | P20 | P19 | P18 | P17 | P16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | P15 | P14 | P13 | P12 | P11 | P10 | P9 | P8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | P7 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | This register can only be written if the WPEN bit is cleared in the PIO Write Protection Mode Register. ## • P0-P31: Multi-drive Enable 0: No effect. 1: Enables multi-drive on the I/O line. SAM9G25 [DATASHEET] Figure 26-2. Software/Hardware Multibit Error Correction Dataflow # 27.5.5 Error Location Status Register Name: PMERRLOC\_ELSR Address: 0xFFFFE610 Access: Read-write Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|------| | _ | _ | _ | - | - | _ | _ | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | - | - | _ | _ | - | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | - | _ | _ | - | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | - | - | _ | BUSY | <sup>•</sup> BUSY: Error Location Engine Busy ## 27.5.6 Error Location Interrupt Enable Register Name: PMERRLOC\_ELIER Address: 0xFFFE614 Access: Read-only Reset: 0x00000000 | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|----|----|----|----|------| | _ | _ | _ | _ | - | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | - | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | - | - | - | - | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | - | _ | - | - | _ | DONE | • DONE: Computation Terminated Interrupt Enable Figure 28-3. Memory Connection for an 8-bit Data Bus Figure 28-4. Memory Connection for a 16-bit Data Bus Figure 28-5. Memory Connection for a 32-bit Data Bus #### 28.8.2.1 Byte Write Access Byte write access supports one byte write signal per byte of the data bus and a single read signal. Note that the SMC does not allow boot in Byte Write Access mode. For 16-bit devices: the SMC provides NWR0 and NWR1 write signals for respectively byte0 (lower byte) and byte1 (upper byte) of a 16-bit bus. One single read signal (NRD) is provided. Byte Write Access is used to connect 2 x 8-bit devices as a 16-bit memory. ### 28.9.5 Coding Timing Parameters All timing parameters are defined for one chip select and are grouped together in one SMC\_REGISTER according to their type. The SMC SETUP register groups the definition of all setup parameters: • NRD\_SETUP, NCS\_RD\_SETUP, NWE\_SETUP, NCS\_WR\_SETUP The SMC\_PULSE register groups the definition of all pulse parameters: • NRD\_PULSE, NCS\_RD\_PULSE, NWE\_PULSE, NCS\_WR\_PULSE The SMC\_CYCLE register groups the definition of all cycle parameters: • NRD CYCLE, NWE CYCLE Table 28-5 shows how the timing parameters are coded and their permitted range. Table 28-5. Coding and Range of Timing Parameters | | | | Permitted R | ange | |-------------|----------------|-------------------------------|-------------|-----------------| | Coded Value | Number of Bits | Effective Value | Coded Value | Effective Value | | setup [5:0] | 6 | 128 x setup[5] + setup[4:0] | 0 ≤≤31 | 0 ≤128+31 | | pulse [6:0] | 7 | 256 x pulse[6] + pulse[5:0] | 0 ≤63 | 0 ≤≤256+63 | | | | | | 0 ≤≤256+127 | | cycle [8:0] | 9 | 256 x cycle[8:7] + cycle[6:0] | 0 ≤127 | 0 ≤≤512+127 | | | | | | 0 ≤ 768+127 | #### 28.9.6 Reset Values of Timing Parameters Table 28-9, "Register Mapping," on page 424 gives the default value of timing parameters at reset. ### 28.9.7 Usage Restriction The SMC does not check the validity of the user-programmed parameters. If the sum of SETUP and PULSE parameters is larger than the corresponding CYCLE parameter, this leads to unpredictable behavior of the SMC. For read operations: Null but positive setup and hold of address and NRD and/or NCS can not be guaranteed at the memory interface because of the propagation delay of theses signals through external logic and pads. If positive setup and hold values must be verified, then it is strictly recommended to program non-null values so as to cover possible skews between address, NCS and NRD signals. • For write operations: If a null hold value is programmed on NWE, the SMC can guarantee a positive hold of address, byte select lines, and NCS signal after the rising edge of NWE. This is true for WRITE\_MODE = 1 only. See "Early Read Wait State" on page 405. For read and write operations: A null value for pulse parameters is forbidden and may lead to unpredictable behavior. In read and write cycles, the setup and hold time parameters are defined in reference to the address bus. For external devices that require setup and hold time between NCS and NRD signals (read), or between NCS and NWE signals (write), these setup and hold times must be converted into setup and hold times in reference to the address bus. ## 31.7.8 UDPHS Endpoint Configuration Register Name: UDPHS EPTCFGx [x=0..6] **Address:** 0xF803C100 [0], 0xF803C120 [1], 0xF803C140 [2], 0xF803C160 [3], 0xF803C180 [4], 0xF803C1A0 [5], 0xF803C1C0 [6] Access: Read/Write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----------|-------|------|------|---------|----|----------|------| | EPT_MAPD | _ | - | _ | _ | _ | - | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | 1 | _ | - | - | ı | _ | | | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | - | ı | _ | ı | - | NB_T | RANS | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | BK_NL | IMBER | EPT_ | TYPE | EPT_DIR | | EPT_SIZE | | #### • EPT\_SIZE: Endpoint Size (cleared upon USB reset) Set this field according to the endpoint size<sup>(1)</sup> in bytes (see Section 31.6.6 "Endpoint Configuration"). | | anapant also in system (as a section a riors section a section a riors section). | |------|----------------------------------------------------------------------------------| | Name | Description | | 8 | 8 bytes | | 16 | 16 bytes | | 32 | 32 bytes | | 64 | 64 bytes | | 128 | 128 bytes | | 256 | 256 bytes | | 512 | 512 bytes | | 1024 | 1024 bytes | | | Name 8 16 32 64 128 256 512 | Note: 1. 1024 bytes is only for isochronous endpoint. #### • EPT\_DIR: Endpoint Direction (cleared upon USB reset) 0: Clear this bit to configure OUT direction for Bulk, Interrupt and Isochronous endpoints. 1: Set this bit to configure IN direction for Bulk, Interrupt and Isochronous endpoints. For Control endpoints this bit has no effect and should be left at zero. #### • EPT\_TYPE: Endpoint Type (cleared upon USB reset) Set this field according to the endpoint type (see Section 31.6.6 "Endpoint Configuration"). (Endpoint 0 should always be configured as control) | Value | Name | escription | | | | |-------|-------|---------------------|--|--|--| | 0 | CTRL8 | ontrol endpoint | | | | | 1 | ISO | sochronous endpoint | | | | | 2 | BULK | Bulk endpoint | | | | | 3 | INT | Interrupt endpoint | | | | - NAK\_IN: NAKIN Clear - 0: No effect. - 1: Clear the NAK\_IN flags of UDPHS\_EPTSTAx. - NAK\_OUT: NAKOUT Clear - 0: No effect. - 1: Clear the NAK\_OUT flag of UDPHS\_EPTSTAx. - -SRC\_DSCR is set (source address is contiguous). - -FC field is programmed with memory to peripheral flow control mode. - -Both DST\_DSCR and SRC\_DSCR are set (descriptor fetch is disabled). - –DIF and SIF are set with their respective layer ID. If SIF is different from DIF, DMA Controller is able to prefetch data and write HSMCI simultaneously. - h. Configure the fields of LLI(n).DMAC\_CFGx for Channel x as follows: - -FIFOCFG defines the watermark of the DMA channel FIFO. - -DST H2SEL is set to true to enable hardware handshaking on the destination. - -SRC\_REP is configured to 0. (contiguous memory access at block boundary) - –DST\_PER is programmed with the hardware handshaking ID of the targeted HSMCI Host Controller. - If LLI(n) is the last descriptor, then LLI(n).DSCR points to 0 else LLI(n) points to the start address of LLI(n+1). - j. Program DMAC\_CTRLBx for the Channel Register x with 0. Its content is updated with the LLI fetch operation. - k. Program DMAC\_DSCRx for the Channel Register x with the address of the first descriptor LLI(0). - Enable Channel x writing one to DMAC\_CHER[x]. The DMA is ready and waiting for request. - 7. Poll CBTC[x] bit in the DMAC EBCISR. - 8. If a new list of buffers shall be transferred, repeat step 6. Check and handle HSMCI errors. - 9. Poll FIFOEMPTY field in the HSMCI\_SR. - 10. Send The STOP\_TRANSMISSION command writing HSMCI\_ARG then HSMCI\_CMDR. - 11. Wait for XFRDONE in the HSMCI\_SR. #### 33.8.8 READ\_MULTIPLE\_BLOCK #### 33.8.8.1 Block Length is a Multiple of 4 - 1. Wait until the current command execution has successfully terminated. - a. Check that CMDRDY and NOTBUSY are asserted in HSMCI SR. - 2. Program the block length in the card. This value defines the value block\_length. - 3. Program the block length in the HSMCI Configuration Register with block\_length value. - 4. Set RDPROOF bit in HSMCI\_MR to avoid overflow. - 5. Configure the fields of the HSMCI\_DMA register as follows: - ROPT bit is configured to 0. - OFFSET field is configured to 0. - CHKSIZE is user defined. - DMAEN is set to true to enable DMAC hardware handshaking in the HSMCI. This bit was previously set to false. - 6. Issue a READ MULTIPLE BLOCK command. - 7. Program the DMA Controller to use a list of descriptors: ## 36.6 Functional Description The PWM macrocell is primarily composed of a clock generator module and 4 channels. - Clocked by the system clock, MCK, the clock generator module provides 13 clocks. - Each channel can independently choose one of the clock generator outputs. - Each channel generates an output waveform with attributes that can be defined independently for each channel through the user interface registers. #### 36.6.1 PWM Clock Generator Figure 36-2. Functional View of the Clock Generator Block Diagram **Caution:** Before using the PWM macrocell, the programmer must first enable the PWM clock in the Power Management Controller (PMC). The PWM macrocell master clock, MCK, is divided in the clock generator module to provide different clocks available for all channels. Each channel can independently select one of the divided clocks. The clock generator is divided in three blocks: - A modulo n counter which provides 11 clocks: $F_{MCK}$ , $F_{MCK}$ /2, $F_{MCK}$ /4, $F_{MCK}$ /8, $F_{MCK}$ /16, $F_{MCK}$ /32, $F_{MCK}$ /64, $F_{MCK}$ /128, $F_{MCK}$ /256, $F_{MCK}$ /512, $F_{MCK}$ /1024 - Two linear dividers (1, 1/2, 1/3,... 1/255) that provide two separate clocks: clkA and clkB ## 36.7.7 PWM Interrupt Mask Register Name: PWM\_IMR Address: 0xF8034018 Access: Read-only | Access: | Read-only | | | | | | | |---------|-----------|----|----|-------|-------|-------|-------| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | - | _ | - | - | _ | - | - | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | _ | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | _ | _ | _ | _ | _ | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | _ | _ | _ | _ | CHID3 | CHID2 | CHID1 | CHID0 | ## • CHIDx: Channel ID. 0 = Interrupt for PWM channel x is disabled. 1 = Interrupt for PWM channel x is enabled. ## 38.7.22 USART FI DI RATIO Register Name: US\_FIDI **Address:** 0xF801C040 (0), 0xF8020040 (1), 0xF8024040 (2), 0xF8028040 (3) Access: Read/Write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |----|----|----|--------|-------|----|-------------|----| | _ | _ | _ | _ | _ | _ | _ | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | - | _ | _ | - | 1 | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | _ | - | _ | _ | | FI_DI_RATIO | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | FI_DI_ | RATIO | | | | This register can only be written if the WPEN bit is cleared in the USART Write Protection Mode Register. ## • FI\_DI\_RATIO: FI Over DI Ratio Value 0: If ISO7816 mode is selected, the baud rate generator generates no signal. 1-2: Do not use. 3–2047: If ISO7816 mode is selected, the baud rate is the clock provided on SCK divided by FI\_DI\_RATIO. ## 39.6.3 UART Interrupt Enable Register Name: UART\_IER **Address:** 0xF8040008 (0), 0xF8044008 (1) Access: Write-only | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | |------|-------|------|----|----|----|---------|-------| | _ | 1 | - | _ | _ | 1 | 1 | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | ı | ı | _ | _ | ı | ı | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | ı | ı | _ | _ | ı | TXEMPTY | _ | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PARE | FRAME | OVRE | _ | _ | _ | TXRDY | RXRDY | The following configuration values are valid for all listed bit names of this register: 0: No effect. 1: Enables the corresponding interrupt. • RXRDY: Enable RXRDY Interrupt • TXRDY: Enable TXRDY Interrupt • OVRE: Enable Overrun Error Interrupt • FRAME: Enable Framing Error Interrupt • PARE: Enable Parity Error Interrupt • TXEMPTY: Enable TXEMPTY Interrupt ## • FSOS: Transmit Frame Sync Output Selection | Value | Name | Description | |-------|----------|-----------------------------------------| | 0 | NONE | None, TF pin is an input | | 1 | NEGATIVE | Negative Pulse, TF pin is an output | | 2 | POSITIVE | Positive Pulse, TF pin is an output | | 3 | LOW | Driven Low during data transfer | | 4 | HIGH | Driven High during data transfer | | 5 | TOGGLING | Toggling at each start of data transfer | #### FSDEN: Frame Sync Data Enable 0: The TD line is driven with the default value during the Transmit Frame Sync signal. 1: SSC\_TSHR value is shifted out during the transmission of the Transmit Frame Sync signal. ## • FSEDGE: Frame Sync Edge Detection Determines which edge on frame sync will generate the interrupt TXSYN (Status Register). | Value | Name | Description | |-------|----------|-------------------------| | 0 | POSITIVE | Positive Edge Detection | | 1 | NEGATIVE | Negative Edge Detection | #### • FSLEN\_EXT: FSLEN Field Extension Extends FSLEN field. For details, refer to FSLEN bit description on page 985. ## 43.6.5 ISI Color Space Conversion YCrCb to RGB Set 0 Register Name: ISI\_Y2R\_SET0 Address: 0xF8048010 Access: Read/Write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |----|----|----|----|----|----|----|----|--| | | C3 | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | C2 | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | C1 | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | C0 | | | | | | | | | ## • C0: Color Space Conversion Matrix Coefficient C0 C0 element default step is 1/128, ranges from 0 to 1.9921875. ## • C1: Color Space Conversion Matrix Coefficient C1 C1 element default step is 1/128, ranges from 0 to 1.9921875. ## • C2: Color Space Conversion Matrix Coefficient C2 C2 element default step is 1/128, ranges from 0 to 1.9921875. ## • C3: Color Space Conversion Matrix Coefficient C3 C3 element default step is 1/128, ranges from 0 to 1.9921875. ## 43.6.6 ISI Color Space Conversion YCrCb to RGB Set 1 Register Name: ISI\_Y2R\_SET1 Address: 0xF8048014 Access: Read/Write | Access: | Read/Write | | | | | | | |---------|------------|-------|------|----|----|----|----| | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | _ | _ | - | _ | _ | _ | ı | _ | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | _ | _ | _ | _ | _ | _ | - | _ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | _ | Cboff | Croff | Yoff | _ | _ | _ | C4 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | C4 | | | | | | | | ## • C4: Color Space Conversion Matrix Coefficient C4 C4 element default step is 1/128, ranges from 0 to 3.9921875. ## • Yoff: Color Space Conversion Luminance Default Offset 0: No offset. 1: Offset = 128. ## • Croff: Color Space Conversion Red Chrominance Default Offset 0: No offset. 1: Offset = 16. ## • Cboff: Color Space Conversion Blue Chrominance Default Offset 0: No offset. 1: Offset = 16. #### 44.4.2.1 FIFO The FIFO depths are 128 bytes for receive and 128 bytes for transmit and are a function of the system clock speed, memory latency and network speed. Data is typically transferred into and out of the FIFOs in bursts of four words. For receive, a bus request is asserted when the FIFO contains four words and has space for 28 more. For transmit, a bus request is generated when there is space for four words, or when there is space for 27 words if the next transfer is to be only one or two words. Thus the bus latency must be less than the time it takes to load the FIFO and transmit or receive three words (112 bytes) of data. At 100 Mbit/s, it takes 8960 ns to transmit or receive 112 bytes of data. In addition, six master clock cycles should be allowed for data to be loaded from the bus and to propagate through the FIFOs. For a 133 MHz master clock this takes 45 ns, making the bus latency requirement 8915 ns. #### 44.4.2.2 Receive Buffers Received frames, including CRC/FCS optionally, are written to receive buffers stored in memory. Each receive buffer is 128 bytes long. The start location for each receive buffer is stored in memory in a list of receive buffer descriptors at a location pointed to by the Receive Buffer Queue Pointer Register (EMAC\_RBQP). The receive buffer start location is a word address. For the first buffer of a frame, the start location can be offset by up to three bytes depending on the value written to bits 14 and 15 of the Network Configuration Register (EMAC\_NCFGR). If the start location of the buffer is offset the available length of the first buffer of a frame is reduced by the corresponding number of bytes. Each list entry consists of two words, the first being the address of the receive buffer and the second being the receive status. If the length of a receive frame exceeds the buffer length, the status word for the used buffer is written with zeroes except for the 'Start of Frame' bit and the offset bits, if appropriate. Bit 0 of the address field is written to one to show the buffer has been used. The receive buffer manager then reads the location of the next receive buffer and fills that with receive frame data. The final buffer descriptor status word contains the complete frame status. Refer to Table 44-1 for details of the receive buffer descriptor list. Table 44-1. Receive Buffer Descriptor Entry | Bit | Function | | | | | | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | | Word 0 | | | | | | | 31:2 | Address of beginning of buffer | | | | | | | 1 | Wrap - marks last descriptor in receive buffer descriptor list. | | | | | | | 0 | Ownership - needs to be zero for the EMAC to write data to the receive buffer. The EMAC sets this to one once it has successfully written a frame to memory. | | | | | | | | Software has to clear this bit before the buffer can be used again. | | | | | | | | Word 1 | | | | | | | 31 | Global all ones broadcast address detected | | | | | | | 30 | Multicast hash match | | | | | | | 29 | Unicast hash match | | | | | | | 28 | External address match | | | | | | | 27 | Reserved for future use | | | | | | | 26 | Specific address register 1 match | | | | | | | 25 | Specific address register 2 match | | | | | | | 24 | Specific address register 3 match | | | | | | ## 44.6.14 Hash Register Bottom Name: EMAC\_HRB Address: 0xF802C090 Access: Read/Write | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | | |------|------|----|----|----|----|----|----|--| | | ADDR | | | | | | | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | | | | ADDR | | | | | | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | ADDR | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | ADDR | | | | | | | | | ## • ADDR: Hash Address Bottom Bits 31:0 of the hash address register. See Section 44.4.8 "Hash Addressing". ## 45.18.1.3 Timing Extraction Figure 45-10. SPI Master mode 1 and 2 Figure 45-11. SPI Master mode 0 and 3 Figure 45-12. SPI Slave mode 0 and 3 | | 10.4 | NVM Boot | . 59 | |-----|-------|---------------------------------------------------------|------| | | 10.5 | SAM-BA Monitor | . 70 | | 11. | Boot | t Sequence Controller (BSC) | . 74 | | | 11.1 | Description | | | | 11.2 | Embedded Characteristics | | | | 11.3 | Product Dependencies | | | | 11.4 | Boot Sequence Controller (BSC) Registers User Interface | | | 12. | Adva | anced Interrupt Controller (AIC) | . 77 | | | 12.1 | Description | | | | 12.2 | Embedded Characteristics | | | | 12.3 | Block Diagram | | | | 12.4 | Application Block Diagram | | | | 12.5 | AIC Detailed Block Diagram | | | | 12.6 | I/O Line Description | | | | 12.7 | Product Dependencies | | | | 12.8 | Functional Description. | | | | 12.9 | Advanced Interrupt Controller (AIC) User Interface | | | | 12.3 | Advanced interrupt Controller (AlO) Oser interlace | . 31 | | 13. | Rese | et Controller (RSTC) | | | | 13.1 | Description | | | | 13.2 | Embedded Characteristics | 112 | | | 13.3 | Block Diagram | 112 | | | 13.4 | Functional Description | 113 | | | 13.5 | Reset Controller (RSTC) User Interface | 120 | | 14. | Real | -time Clock (RTC) | 124 | | | 14.1 | Description | 124 | | | 14.2 | Embedded Characteristics | 124 | | | 14.3 | Block Diagram | 125 | | | 14.4 | Product Dependencies | | | | 14.5 | Functional Description | | | | 14.6 | Real-time Clock (RTC) User Interface | | | 15. | Perio | odic Interval Timer (PIT) | 142 | | | 15.1 | Description | | | | 15.2 | Embedded Characteristics | | | | 15.3 | Block Diagram | | | | 15.4 | Functional Description | | | | 15.5 | Periodic Interval Timer (PIT) User Interface | | | 16. | Wate | chdog Timer (WDT) | 140 | | | 16.1 | Description | | | | 16.2 | Embedded Characteristics | | | | 16.3 | Block Diagram | | | | 16.4 | Functional Description. | | | | 16.5 | Watchdog Timer (WDT) User Interface | | | 4- | | | | | 17. | | tdown Controller (SHDWC) | | | | 17.1 | Description | | | | 1/2 | Embedded Characteristics | 157 |