

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

E-XF

| 2014110                        |                                                                            |
|--------------------------------|----------------------------------------------------------------------------|
| Product Status                 | Obsolete                                                                   |
| Number of LABs/CLBs            | 768                                                                        |
| Number of Logic Elements/Cells | ·                                                                          |
| Total RAM Bits                 | -                                                                          |
| Number of I/O                  | 81                                                                         |
| Number of Gates                | 12000                                                                      |
| Voltage - Supply               | 2.25V ~ 5.25V                                                              |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 85°C (TA)                                                          |
| Package / Case                 | 100-LQFP                                                                   |
| Supplier Device Package        | 100-TQFP (14x14)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a54sx08a-1tq100i |
|                                |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Ordering Information**



### Notes:

1. For more information about the CQFP package options, refer to the HiRel SX-A datasheet.

2. All –3 speed grades have been discontinued.

## **Device Resources**

|          | User I/Os (Including Clock Buffers) |                 |                 |                 |                 |                 |                 |                 |  |  |  |  |  |
|----------|-------------------------------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--|--|--|--|--|
| Device   | 208-Pin<br>PQFP                     | 100-Pin<br>TQFP | 144-Pin<br>TQFP | 176-Pin<br>TQFP | 329-Pin<br>PBGA | 144-Pin<br>FBGA | 256-Pin<br>FBGA | 484-Pin<br>FBGA |  |  |  |  |  |
| A54SX08A | 130                                 | 81              | 113             | -               | -               | 111             | -               | -               |  |  |  |  |  |
| A54SX16A | 175                                 | 81              | 113             | -               | -               | 111             | 180             | _               |  |  |  |  |  |
| A54SX32A | 174                                 | 81              | 113             | 147             | 249             | 111             | 203             | 249             |  |  |  |  |  |
| A54SX72A | 171                                 | -               | -               | _               | -               | -               | 203             | 360             |  |  |  |  |  |

**Notes:** Package Definitions: PQFP = Plastic Quad Flat Pack, TQFP = Thin Quad Flat Pack, PBGA = Plastic Ball Grid Array, FBGA = Fine Pitch Ball Grid Array



Figure 1-5 • DirectConnect and FastConnect for Type 1 SuperClusters



Figure 1-6 • DirectConnect and FastConnect for Type 2 SuperClusters



# PCI Compliance for the SX-A Family

The SX-A family supports 3.3 V and 5 V PCI and is compliant with the PCI Local Bus Specification Rev. 2.1.

#### Table 2-7 • DC Specifications (5 V PCI Operation)

| Symbol           | Parameter                               | Condition                     | Min. | Max. | Units |
|------------------|-----------------------------------------|-------------------------------|------|------|-------|
| V <sub>CCA</sub> | Supply Voltage for Array                |                               | 2.25 | 2.75 | V     |
| V <sub>CCI</sub> | Supply Voltage for I/Os                 |                               | 4.75 | 5.25 | V     |
| V <sub>IH</sub>  | Input High Voltage                      |                               | 2.0  | 5.75 | V     |
| V <sub>IL</sub>  | Input Low Voltage                       |                               | -0.5 | 0.8  | V     |
| I <sub>IH</sub>  | Input High Leakage Current <sup>1</sup> | V <sub>IN</sub> = 2.7         | -    | 70   | μA    |
| I <sub>IL</sub>  | Input Low Leakage Current <sup>1</sup>  | V <sub>IN</sub> = 0.5         | -    | -70  | μA    |
| V <sub>OH</sub>  | Output High Voltage                     | I <sub>OUT</sub> = -2 mA      | 2.4  | -    | V     |
| V <sub>OL</sub>  | Output Low Voltage <sup>2</sup>         | I <sub>OUT</sub> = 3 mA, 6 mA | -    | 0.55 | V     |
| C <sub>IN</sub>  | Input Pin Capacitance <sup>3</sup>      |                               | -    | 10   | pF    |
| C <sub>CLK</sub> | CLK Pin Capacitance                     |                               | 5    | 12   | pF    |

Notes:

1. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs.

2. Signals without pull-up resistors must have 3 mA low output current. Signals requiring pull-up must have 6 mA; the latter includes FRAME#, IRDY#, TRDY#, DEVSEL#, STOP#, SERR#, PERR#, LOCK#, and, when used AD[63::32], C/BE[7::4]#, PAR64, REQ64#, and ACK64#.

3. Absolute maximum pin capacitance for a PCI input is 10 pF (except for CLK).

## **Power Dissipation**

A critical element of system reliability is the ability of electronic devices to safely dissipate the heat generated during operation. The thermal characteristics of a circuit depend on the device and package used, the operating temperature, the operating current, and the system's ability to dissipate heat.

A complete power evaluation should be performed early in the design process to help identify potential heat-related problems in the system and to prevent the system from exceeding the device's maximum allowed junction temperature.

The actual power dissipated by most applications is significantly lower than the power the package can dissipate. However, a thermal analysis should be performed for all projects. To perform a power evaluation, follow these steps:

- 1. Estimate the power consumption of the application.
- 2. Calculate the maximum power allowed for the device and package.
- 3. Compare the estimated power and maximum power values.

## **Estimating Power Dissipation**

The total power dissipation for the SX-A family is the sum of the DC power dissipation and the AC power dissipation:

$$P_{Total} = P_{DC} + P_{AC}$$

EQ 2-5

## **DC Power Dissipation**

The power due to standby current is typically a small component of the overall power. An estimation of DC power dissipation under typical conditions is given by:

$$P_{DC} = I_{Standby} * V_{CCA}$$

EQ 2-6

Note: For other combinations of temperature and voltage settings, refer to the eX, SX-A and RT54SX-S Power Calculator.

## **AC Power Dissipation**

The power dissipation of the SX-A family is usually dominated by the dynamic power dissipation. Dynamic power dissipation is a function of frequency, equivalent capacitance, and power supply voltage. The AC power dissipation is defined as follows:

$$P_{AC} = P_{C-cells} + P_{R-cells} + P_{CLKA} + P_{CLKB} + P_{HCLK} + P_{Output Buffer} + P_{Input Buffer}$$

EQ 2-7

or:

 $P_{AC} = V_{CCA}^{2} * [(m * C_{EQCM} * fm)_{C-cells} + (m * C_{EQSM} * fm)_{R-cells} + (n * C_{EQI} * f_{n})_{Input Buffer} + (p * (C_{EQO} + C_{L}) * f_{p})_{Output Buffer} + (0.5 * (q_{1} * C_{EQCR} * f_{q1}) + (r_{1} * f_{q1}))_{CLKA} + (0.5 * (q_{2} * C_{EQCR} * f_{q2}) + (r_{2} * f_{q2}))_{CLKB} + (0.5 * (s_{1} * C_{EQHV} * f_{s1}) + (C_{EQHF} * f_{s1}))_{HCLK}]$ 

EQ 2-8

## **Guidelines for Estimating Power**

The following guidelines are meant to represent worst-case scenarios; they can be generally used to predict the upper limits of power dissipation:

Logic Modules (m) = 20% of modules Inputs Switching (n) = Number inputs/4 Outputs Switching (p) = Number of outputs/4 CLKA Loads (q1) = 20% of R-cells CLKB Loads (q2) = 20% of R-cells Load Capacitance (CL) = 35 pF Average Logic Module Switching Rate (fm) = f/10 Average Input Switching Rate (fn) = f/5 Average Output Switching Rate (fp) = f/10 Average CLKA Rate (fq1) = f/2 Average CLKB Rate (fq2) = f/2 Average HCLK Rate (fs1) = f HCLK loads (s1) = 20% of R-cells

To assist customers in estimating the power dissipations of their designs, Actel has published the eX, SX-A and RT54SX-S Power Calculator worksheet.

# **SX-A Timing Model**



*Note:* \*Values shown for A54SX72A, –2, worst-case commercial conditions at 5 V PCI with standard place-and-route. Figure 2-3 • SX-A Timing Model

# **Sample Path Calculations**

## **Hardwired Clock**

| External Setup            | = | (t <sub>INYH</sub> + t <sub>RD1</sub> + t <sub>SUD</sub> ) – t <sub>HCKH</sub> |
|---------------------------|---|--------------------------------------------------------------------------------|
|                           | = | 0.6 + 0.3 + 0.8 - 1.8 = - 0.1 ns                                               |
| Clock-to-Out (Pad-to-Pad) | = | t <sub>HCKH</sub> + t <sub>RCO</sub> + t <sub>RD1</sub> + t <sub>DHL</sub>     |
|                           | = | 1.8 + 0.8 + 0.3 + 3.9 = 6.8 ns                                                 |

## **Routed Clock**

| External Setup           | = (t <sub>INYH</sub> + t <sub>RD1</sub> + t <sub>SUD</sub> ) – t <sub>RCKH</sub> |
|--------------------------|----------------------------------------------------------------------------------|
|                          | = 0.6 + 0.3 + 0.8 - 3.0 = -1.3 ns                                                |
| Clock-to-Out (Pad-to-Pad | $I) = t_{RCKH} + t_{RCO} + t_{RD1} + t_{DHL}$                                    |
|                          | = 3.0 + 0.8 + 0.3 + 3.9 = 8.0 ns                                                 |

# **Timing Characteristics**

### Table 2-14 • A54SX08A Timing Characteristics

(Worst-Case Commercial Conditions, V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                      |                                       |      | peed | –1 Speed |      | Std. Speed |      | -F Speed |      |       |
|----------------------|---------------------------------------|------|------|----------|------|------------|------|----------|------|-------|
| Parameter            | Description                           | Min. | Max. | Min.     | Max. | Min.       | Max. | Min.     | Max. | Units |
| C-Cell Propa         | igation Delays <sup>1</sup>           | -    |      | -        |      | -          |      | •        |      | -     |
| t <sub>PD</sub>      | Internal Array Module                 |      | 0.9  |          | 1.1  |            | 1.2  |          | 1.7  | ns    |
| Predicted R          | outing Delays <sup>2</sup>            |      |      |          |      |            |      |          |      |       |
| t <sub>DC</sub>      | FO = 1 Routing Delay, Direct Connect  |      | 0.1  |          | 0.1  |            | 0.1  |          | 0.1  | ns    |
| t <sub>FC</sub>      | FO = 1 Routing Delay, Fast Connect    |      | 0.3  |          | 0.3  |            | 0.4  |          | 0.6  | ns    |
| t <sub>RD1</sub>     | FO = 1 Routing Delay                  |      | 0.3  |          | 0.4  |            | 0.5  |          | 0.6  | ns    |
| t <sub>RD2</sub>     | FO = 2 Routing Delay                  |      | 0.5  |          | 0.5  |            | 0.6  |          | 0.8  | ns    |
| t <sub>RD3</sub>     | FO = 3 Routing Delay                  |      | 0.6  |          | 0.7  |            | 0.8  |          | 1.1  | ns    |
| t <sub>RD4</sub>     | FO = 4 Routing Delay                  |      | 0.8  |          | 0.9  |            | 1    |          | 1.4  | ns    |
| t <sub>RD8</sub>     | FO = 8 Routing Delay                  |      | 1.4  |          | 1.5  |            | 1.8  |          | 2.5  | ns    |
| t <sub>RD12</sub>    | FO = 12 Routing Delay                 |      | 2    |          | 2.2  |            | 2.6  |          | 3.6  | ns    |
| R-Cell Timin         | g                                     |      |      |          |      |            |      |          |      |       |
| t <sub>RCO</sub>     | Sequential Clock-to-Q                 |      | 0.7  |          | 0.8  |            | 0.9  |          | 1.3  | ns    |
| t <sub>CLR</sub>     | Asynchronous Clear-to-Q               |      | 0.6  |          | 0.6  |            | 0.8  |          | 1.0  | ns    |
| t <sub>PRESET</sub>  | Asynchronous Preset-to-Q              |      | 0.7  |          | 0.7  |            | 0.9  |          | 1.2  | ns    |
| t <sub>sud</sub>     | Flip-Flop Data Input Set-Up           | 0.7  |      | 0.8      |      | 0.9        |      | 1.2      |      | ns    |
| t <sub>HD</sub>      | Flip-Flop Data Input Hold             | 0.0  |      | 0.0      |      | 0.0        |      | 0.0      |      | ns    |
| t <sub>WASYN</sub>   | Asynchronous Pulse Width              | 1.4  |      | 1.5      |      | 1.8        |      | 2.5      |      | ns    |
| t <sub>recasyn</sub> | Asynchronous Recovery Time            | 0.4  |      | 0.4      |      | 0.5        |      | 0.7      |      | ns    |
| t <sub>HASYN</sub>   | Asynchronous Hold Time                | 0.3  |      | 0.3      |      | 0.4        |      | 0.6      |      | ns    |
| t <sub>MPW</sub>     | Clock Pulse Width                     | 1.6  |      | 1.8      |      | 2.1        |      | 2.9      |      | ns    |
| Input Modu           | le Propagation Delays                 |      |      |          |      | 1          |      | <b></b>  |      | 1     |
| t <sub>INYH</sub>    | Input Data Pad to Y High 2.5 V LVCMOS |      | 0.8  |          | 0.9  |            | 1.0  |          | 1.4  | ns    |
| t <sub>INYL</sub>    | Input Data Pad to Y Low 2.5 V LVCMOS  |      | 1.0  |          | 1.2  |            | 1.4  |          | 1.9  | ns    |
| t <sub>INYH</sub>    | Input Data Pad to Y High 3.3 V PCI    |      | 0.6  |          | 0.6  |            | 0.7  |          | 1.0  | ns    |
| t <sub>INYL</sub>    | Input Data Pad to Y Low 3.3 V PCI     |      | 0.7  |          | 0.8  |            | 0.9  |          | 1.3  | ns    |
| t <sub>INYH</sub>    | Input Data Pad to Y High 3.3 V LVTTL  |      | 0.7  |          | 0.7  |            | 0.9  |          | 1.2  | ns    |
| t <sub>INYL</sub>    | Input Data Pad to Y Low 3.3 V LVTTL   |      | 1.0  |          | 1.1  |            | 1.3  |          | 1.8  | ns    |

Notes:

1. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

#### Table 2-14 A545X08A Timing Characteristics (Continued)

(Worst-Case Commercial Conditions,  $V_{CCA} = 2.25 V$ ,  $V_{CCI} = 3.0 V$ ,  $T_J = 70^{\circ}$ C)

|                    |                                          | -2 Sp | peed | –1 S | peed | Std. S | Speed | –F S | peed |       |
|--------------------|------------------------------------------|-------|------|------|------|--------|-------|------|------|-------|
| Parameter          | Description                              | Min.  | Max. | Min. | Max. | Min.   | Max.  | Min. | Max. | Units |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V PCI         |       | 0.5  |      | 0.6  |        | 0.7   |      | 0.9  | ns    |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V PCI          |       | 0.8  |      | 0.9  |        | 1.1   |      | 1.5  | ns    |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V TTL         |       | 0.5  |      | 0.6  |        | 0.7   |      | 0.9  | ns    |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V TTL          |       | 0.8  |      | 0.9  |        | 1.1   |      | 1.5  | ns    |
| Input Modu         | le Predicted Routing Delays <sup>2</sup> |       |      |      |      |        |       | -    |      |       |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                     |       | 0.3  |      | 0.3  |        | 0.4   |      | 0.6  | ns    |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                     |       | 0.5  |      | 0.5  |        | 0.6   |      | 0.8  | ns    |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                     |       | 0.6  |      | 0.7  |        | 0.8   |      | 1.1  | ns    |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                     |       | 0.8  |      | 0.9  |        | 1     |      | 1.4  | ns    |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                     |       | 1.4  |      | 1.5  |        | 1.8   |      | 2.5  | ns    |
| t <sub>IRD12</sub> | FO = 12 Routing Delay                    |       | 2    |      | 2.2  |        | 2.6   |      | 3.6  | ns    |

Notes:

1. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

### Table 2-16 A545X08A Timing Characteristics

| (Worst-Case Commercial Condition | 5 V <sub>CCA</sub> = 2.25 V, V <sub>CCI</sub> = 3.0 V, T <sub>J</sub> = 70°C) |
|----------------------------------|-------------------------------------------------------------------------------|
|----------------------------------|-------------------------------------------------------------------------------|

|                    |                                                         | -2 S | -2 Speed |      | –1 Speed |      | Std. Speed |      | -F Speed |       |
|--------------------|---------------------------------------------------------|------|----------|------|----------|------|------------|------|----------|-------|
| Parameter          | Description                                             | Min. | Max.     | Min. | Max.     | Min. | Max.       | Min. | Max.     | Units |
| Dedicated (I       | Hardwired) Array Clock Networks                         |      |          |      |          |      |            |      |          |       |
| t <sub>HCKH</sub>  | Input Low to High<br>(Pad to R-cell Input)              |      | 1.3      |      | 1.5      |      | 1.7        |      | 2.6      | ns    |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |      | 1.1      |      | 1.3      |      | 1.5        |      | 2.2      | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.6  |          | 1.8  |          | 2.1  |            | 2.9  |          | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.6  |          | 1.8  |          | 2.1  |            | 2.9  |          | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |      | 0.4      |      | 0.5      |      | 0.5        |      | 0.8      | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 3.2  |          | 3.6  |          | 4.2  |            | 5.8  |          | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |      | 313      |      | 278      |      | 238        |      | 172      | MHz   |
| Routed Arra        | y Clock Networks                                        |      |          |      |          |      |            |      |          |       |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |      | 0.8      |      | 0.9      |      | 1.1        |      | 1.5      | ns    |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |      | 1.1      |      | 1.2      |      | 1.4        |      | 2        | ns    |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |      | 0.8      |      | 0.9      |      | 1.1        |      | 1.5      | ns    |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |      | 1.1      |      | 1.2      |      | 1.4        |      | 2        | ns    |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |      | 1.1      |      | 1.2      |      | 1.4        |      | 1.9      | ns    |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |      | 1.2      |      | 1.3      |      | 1.6        |      | 2.2      | ns    |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.6  |          | 1.8  |          | 2.1  |            | 2.9  |          | ns    |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.6  |          | 1.8  |          | 2.1  |            | 2.9  |          | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |      | 0.7      |      | 0.8      |      | 0.9        |      | 1.3      | ns    |
| t <sub>rcksw</sub> | Maximum Skew (50% Load)                                 |      | 0.7      |      | 0.8      |      | 0.9        |      | 1.3      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |      | 0.8      |      | 0.9      |      | 1.1        |      | 1.5      | ns    |

#### Table 2-18 • A54SX08A Timing Characteristics

|                                |                                        | -2 S | peed  | -1 S | peed  | Std. S | Speed | –F S | peed  |       |
|--------------------------------|----------------------------------------|------|-------|------|-------|--------|-------|------|-------|-------|
| Parameter                      | Description                            | Min. | Max.  | Min. | Max.  | Min.   | Max.  | Min. | Max.  | Units |
| 2.5 V LVCMC                    | DS Output Module Timing <sup>1,2</sup> | •    |       |      |       |        |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High                |      | 3.9   |      | 4.4   |        | 5.2   |      | 7.2   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low                |      | 3.0   |      | 3.4   |        | 3.9   |      | 5.5   | ns    |
| t <sub>DHLS</sub>              | Data-to-Pad High to Low—low slew       |      | 13.3  |      | 15.1  |        | 17.7  |      | 24.8  | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L                  |      | 2.8   |      | 3.2   |        | 3.7   |      | 5.2   | ns    |
| t <sub>ENZLS</sub>             | Data-to-Pad, Z to L—low slew           |      | 13.7  |      | 15.5  |        | 18.2  |      | 25.5  | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H                  |      | 3.9   |      | 4.4   |        | 5.2   |      | 7.2   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z                  |      | 2.5   |      | 2.8   |        | 3.3   |      | 4.7   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z                  |      | 3.0   |      | 3.4   |        | 3.9   |      | 5.5   | ns    |
| d <sub>TLH</sub> <sup>3</sup>  | Delta Low to High                      |      | 0.037 |      | 0.043 |        | 0.051 |      | 0.071 | ns/pF |
| d <sub>THL</sub> <sup>3</sup>  | Delta High to Low                      |      | 0.017 |      | 0.023 |        | 0.023 |      | 0.037 | ns/pF |
| d <sub>THLS</sub> <sup>3</sup> | Delta High to Low—low slew             |      | 0.06  |      | 0.071 |        | 0.086 |      | 0.117 | ns/pF |

#### Note:

1. Delays based on 35 pF loading.

2. The equivalent I/O Attribute Editor settings for 2.5 V LVCMOS is 2.5 V LVTTL in the software.

3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] = (0.1\* $V_{CCI}$  – 0.9\* $V_{CCI}$ / ( $C_{load}$  \*  $d_{T[LH|HL|HLS]}$ ) where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

### Table 2-21 A54SX16A Timing Characteristics (Continued)

| (Worst-Case Commercial C | Conditions | V                        | ///20// 1        | [. — 70°C) |
|--------------------------|------------|--------------------------|------------------|------------|
| (worst-case commercial c | Lonunuons, | $V C C \Delta = Z Z J V$ | v (() – 5.0 v, i | 1 = 70  C  |
|                          |            |                          |                  |            |

|                    |                                          | -3 S | beed <sup>1</sup> | –2 S | peed | –1 S | peed | Std. S | Speed | –F S | peed |       |  |
|--------------------|------------------------------------------|------|-------------------|------|------|------|------|--------|-------|------|------|-------|--|
| Parameter          | Description                              | Min. | Max.              | Min. | Max. | Min. | Max. | Min.   | Max.  | Min. | Max. | Units |  |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V PCI         |      | 0.5               |      | 0.5  |      | 0.6  |        | 0.7   |      | 0.9  | ns    |  |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V PCI          |      | 0.7               |      | 0.8  |      | 0.9  |        | 1.1   |      | 1.5  | ns    |  |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V TTL         |      | 0.5               |      | 0.5  |      | 0.6  |        | 0.7   |      | 0.9  | ns    |  |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V TTL          |      | 0.7               |      | 0.8  |      | 0.9  |        | 1.1   |      | 1.5  | ns    |  |
| Input Modu         | le Predicted Routing Delays <sup>2</sup> |      |                   |      |      |      |      |        |       |      |      |       |  |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                     |      | 0.3               |      | 0.3  |      | 0.3  |        | 0.4   |      | 0.6  | ns    |  |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                     |      | 0.4               |      | 0.5  |      | 0.5  |        | 0.6   |      | 0.8  | ns    |  |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                     |      | 0.5               |      | 0.6  |      | 0.7  |        | 0.8   |      | 1.1  | ns    |  |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                     |      | 0.7               |      | 0.8  |      | 0.9  |        | 1.0   |      | 1.4  | ns    |  |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                     |      | 1.2               |      | 1.4  |      | 1.5  |        | 0.8   |      | 2.5  | ns    |  |
| t <sub>IRD12</sub> | FO = 12 Routing Delay                    |      | 1.7               |      | 2.0  |      | 2.2  |        | 2.6   |      | 3.6  | ns    |  |

Notes:

1. All –3 speed grades have been discontinued.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

### Table 2-22 A54SX16A Timing Characteristics

| (Worst-Case Commercial Condition | s V <sub>CCA</sub> = 2.25 V, V <sub>CCI</sub> = | = 2.25 V, T <sub>J</sub> = 70°C) |
|----------------------------------|-------------------------------------------------|----------------------------------|
|----------------------------------|-------------------------------------------------|----------------------------------|

|                    |                                                         | -3 Sp | beed* | -2 Speed |      | -1 Speed |      | Std. Speed |      | -F Speed |      |          |
|--------------------|---------------------------------------------------------|-------|-------|----------|------|----------|------|------------|------|----------|------|----------|
| Parameter          | Description                                             | Min.  | Max.  | Min.     | Max. | Min.     | Max. | Min.       | Max. | Min.     | Max. | Units    |
| Dedicated (        | (Hardwired) Array Clock Netwo                           | rks   |       |          |      |          |      |            |      |          |      |          |
| t <sub>нскн</sub>  | Input Low to High<br>(Pad to R-cell Input)              |       | 1.2   |          | 1.4  |          | 1.6  |            | 1.8  |          | 2.8  | ns       |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |       | 1.0   |          | 1.1  |          | 1.2  |            | 1.5  |          | 2.2  | ns       |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.7      |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.4   |       | 1.7      |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>HCKSW</sub> | Maximum Skew                                            |       | 0.3   |          | 0.3  |          | 0.4  |            | 0.4  |          | 0.7  | ns       |
| t <sub>HP</sub>    | Minimum Period                                          | 2.8   |       | 3.4      |      | 3.8      |      | 4.4        |      | 6.0      |      | ns       |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |       | 357   |          | 294  |          | 263  |            | 227  |          | 167  | MHz      |
| Routed Arr         | ay Clock Networks                                       |       |       |          |      |          |      |            |      |          |      | <u>.</u> |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 1.0   |          | 1.2  |          | 1.3  |            | 1.6  |          | 2.2  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 1.1   |          | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 1.1   |          | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 1.1   |          | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |       | 1.3   |          | 1.5  |          | 1.7  |            | 2.0  |          | 2.8  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |       | 1.3   |          | 1.5  |          | 1.7  |            | 2.0  |          | 2.8  | ns       |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.7      |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.4   |       | 1.7      |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |       | 0.8   |          | 0.9  |          | 1.0  |            | 1.2  |          | 1.7  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |       | 0.8   |          | 0.9  |          | 1.0  |            | 1.2  |          | 1.7  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |       | 1.0   |          | 1.1  |          | 1.3  |            | 1.5  |          | 2.1  | ns       |

*Note:* \*All –3 speed grades have been discontinued.

#### Table 2-25 A54SX16A Timing Characteristics

| -                      |              |                  |                        |                  |
|------------------------|--------------|------------------|------------------------|------------------|
| (Worst-Case Commercial | Conditions V | 2 2 5 1 / 1      | 1 2 2 E V              | T 70°C)          |
| (worst-case commercial | Conditions v | $r_A = Z.ZO V.V$ | $V_{CCI} = Z.ZO V_{C}$ | $I_1 = 10^{-1}$  |
| (                      |              | .CA =-=          |                        | - , - <i>-</i> , |

|                      |                                         | -3 Speed <sup>1</sup> | -2 S   | peed  | –1 Sp | beed  | Std. | Speed | -F Speed |       |       |
|----------------------|-----------------------------------------|-----------------------|--------|-------|-------|-------|------|-------|----------|-------|-------|
| Parameter            | Description                             | Min. Max              | . Min. | Max.  | Min.  | Max.  | Min. | Max.  | Min.     | Max.  | Units |
| 2.5 V LVCM           | OS Output Module Timing <sup>2, 3</sup> | •                     |        |       |       |       |      |       |          |       |       |
| t <sub>DLH</sub>     | Data-to-Pad Low to High                 | 3.4                   |        | 3.9   |       | 4.5   |      | 5.2   |          | 7.3   | ns    |
| t <sub>DHL</sub>     | Data-to-Pad High to Low                 | 2.6                   |        | 3.0   |       | 3.3   |      | 3.9   |          | 5.5   | ns    |
| t <sub>DHLS</sub>    | Data-to-Pad High to Low—low slew        | 11.6                  |        | 13.4  |       | 15.2  |      | 17.9  |          | 25.0  | ns    |
| t <sub>ENZL</sub>    | Enable-to-Pad, Z to L                   | 2.4                   |        | 2.8   |       | 3.2   |      | 3.7   |          | 5.2   | ns    |
| t <sub>ENZLS</sub>   | Data-to-Pad, Z to L—low slew            | 11.8                  |        | 13.7  |       | 15.5  |      | 18.2  |          | 25.5  | ns    |
| t <sub>ENZH</sub>    | Enable-to-Pad, Z to H                   | 3.4                   |        | 3.9   |       | 4.5   |      | 5.2   |          | 7.3   | ns    |
| t <sub>ENLZ</sub>    | Enable-to-Pad, L to Z                   | 2.1                   |        | 2.5   |       | 2.8   |      | 3.3   |          | 4.7   | ns    |
| t <sub>ENHZ</sub>    | Enable-to-Pad, H to Z                   | 2.6                   |        | 3.0   |       | 3.3   |      | 3.9   |          | 5.5   | ns    |
| $d_{\text{TLH}}^{4}$ | Delta Low to High                       | 0.03                  |        | 0.037 |       | 0.043 |      | 0.051 |          | 0.071 | ns/pF |
| $d_{\text{THL}}^4$   | Delta High to Low                       | 0.01                  | 7      | 0.017 |       | 0.023 |      | 0.023 |          | 0.037 | ns/pF |
| ${\sf d_{THLS}}^4$   | Delta High to Low—low slew              | 0.05                  | 7      | 0.06  |       | 0.071 |      | 0.086 |          | 0.117 | ns/pF |

#### Note:

1. All –3 speed grades have been discontinued.

2. Delays based on 35 pF loading.

3. The equivalent IO Attribute settings for 2.5 V LVCMOS is 2.5 V LVTTL in the software.

4. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1 * V_{CCI} - 0.9 * V_{CCI})/(C_{load} * d_{T[LH|HL|HLS]})$ where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

### Table 2-27 A54SX16A Timing Characteristics

| (Worst-Case Commercial Conditions V <sub>CCA</sub> | $x = 2.25 \text{ V}, \text{ V}_{\text{CCI}} = 4.75 \text{ V}, \text{ T}_{\text{J}} = 70^{\circ}\text{C}$ |
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------|
|----------------------------------------------------|----------------------------------------------------------------------------------------------------------|

|                                |                                  | –3 Sj | beed <sup>1</sup> | -2 S | peed  | -1 S | peed  | Std. | Speed | –F S | peed  |       |
|--------------------------------|----------------------------------|-------|-------------------|------|-------|------|-------|------|-------|------|-------|-------|
| Parameter                      | Description                      | Min.  | Max.              | Min. | Max.  | Min. | Max.  | Min. | Max.  | Min. | Max.  | Units |
| 5 V PCI Out                    | put Module Timing <sup>2</sup>   |       |                   |      |       |      |       |      |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High          |       | 2.2               |      | 2.5   |      | 2.8   |      | 3.3   |      | 4.6   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low          |       | 2.8               |      | 3.2   |      | 3.6   |      | 4.2   |      | 5.9   | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L            |       | 1.3               |      | 1.5   |      | 1.7   |      | 2.0   |      | 2.8   | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H            |       | 2.2               |      | 2.5   |      | 2.8   |      | 3.3   |      | 4.6   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z            |       | 3.0               |      | 3.5   |      | 3.9   |      | 4.6   |      | 6.4   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z            |       | 2.8               |      | 3.2   |      | 3.6   |      | 4.2   |      | 5.9   | ns    |
| $d_{\text{TLH}}^{3}$           | Delta Low to High                |       | 0.016             |      | 0.016 |      | 0.02  |      | 0.022 |      | 0.032 | ns/pF |
| $d_{THL}^{3}$                  | Delta High to Low                |       | 0.026             |      | 0.03  |      | 0.032 |      | 0.04  |      | 0.052 | ns/pF |
| 5 V TTL Out                    | put Module Timing <sup>4</sup>   |       |                   |      |       |      |       |      |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High          |       | 2.2               |      | 2.5   |      | 2.8   |      | 3.3   |      | 4.6   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low          |       | 2.8               |      | 3.2   |      | 3.6   |      | 4.2   |      | 5.9   | ns    |
| t <sub>DHLS</sub>              | Data-to-Pad High to Low—low slew |       | 6.7               |      | 7.7   |      | 8.7   |      | 10.2  |      | 14.3  | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L            |       | 2.1               |      | 2.4   |      | 2.7   |      | 3.2   |      | 4.5   | ns    |
| t <sub>ENZLS</sub>             | Enable-to-Pad, Z to L—low slew   |       | 7.4               |      | 8.4   |      | 9.5   |      | 11.0  |      | 15.4  | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H            |       | 1.9               |      | 2.2   |      | 2.5   |      | 2.9   |      | 4.1   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z            |       | 3.6               |      | 4.2   |      | 4.7   |      | 5.6   |      | 7.8   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z            |       | 2.5               |      | 2.9   |      | 3.3   |      | 3.9   |      | 5.4   | ns    |
| d <sub>TLH</sub> <sup>3</sup>  | Delta Low to High                |       | 0.014             |      | 0.017 |      | 0.017 |      | 0.023 |      | 0.031 | ns/pF |
| d <sub>THL</sub> <sup>3</sup>  | Delta High to Low                |       | 0.023             |      | 0.029 |      | 0.031 |      | 0.037 |      | 0.051 | ns/pF |
| d <sub>THLS</sub> <sup>3</sup> | Delta High to Low—low slew       |       | 0.043             |      | 0.046 |      | 0.057 |      | 0.066 |      | 0.089 | ns/pF |

Notes:

1. All –3 speed grades have been discontinued.

2. Delays based on 50 pF loading.

3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] = (0.1\* $V_{CCI}$  - 0.9\* $V_{CCI}$ / ( $C_{load}$  \*  $d_{T[LH|HL|HLS]}$ ) where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

4. Delays based on 35 pF loading.

### Table 2-31 A54SX32A Timing Characteristics

| (Worst-Case Commercial Conditions | V <sub>CCA</sub> = 2.25 V, V <sub>CCI</sub> = 4.7 | ′5 V, T <sub>J</sub> = 70°C) |
|-----------------------------------|---------------------------------------------------|------------------------------|
|-----------------------------------|---------------------------------------------------|------------------------------|

|                    |                                                         | -3 Speed* |      | -2 Speed |      | –1 Speed |      | Std. Speed |      | -F Speed |      |          |
|--------------------|---------------------------------------------------------|-----------|------|----------|------|----------|------|------------|------|----------|------|----------|
| Parameter          | Description                                             | Min.      | Max. | Min.     | Max. | Min.     | Max. | Min.       | Max. | Min.     | Max. | Units    |
| Dedicated (        | (Hardwired) Array Clock Netwo                           | rks       |      | 1        |      |          |      |            |      |          |      | 1        |
| t <sub>нскн</sub>  | Input Low to High<br>(Pad to R-cell Input)              |           | 1.7  |          | 1.9  |          | 2.2  |            | 2.6  |          | 4.0  | ns       |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |           | 1.7  |          | 2.0  |          | 2.2  |            | 2.6  |          | 4.0  | ns       |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.4       |      | 1.6      |      | 1.8      |      | 2.1        |      | 2.9      |      | ns       |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.4       |      | 1.6      |      | 1.8      |      | 2.1        |      | 2.9      |      | ns       |
| t <sub>HCKSW</sub> | Maximum Skew                                            |           | 0.6  |          | 0.6  |          | 0.7  |            | 0.8  |          | 1.3  | ns       |
| t <sub>HP</sub>    | Minimum Period                                          | 2.8       |      | 3.2      |      | 3.6      |      | 4.2        |      | 5.8      |      | ns       |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |           | 357  |          | 313  |          | 278  |            | 238  |          | 172  | MHz      |
| Routed Arr         | ay Clock Networks                                       | 4         |      |          |      |          |      |            |      |          |      | <u>.</u> |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |           | 2.2  |          | 2.5  |          | 2.8  |            | 3.3  |          | 4.7  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |           | 2.1  |          | 2.5  |          | 2.8  |            | 3.3  |          | 4.5  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |           | 2.4  |          | 2.7  |          | 3.1  |            | 3.6  |          | 5.1  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |           | 2.2  |          | 2.6  |          | 2.9  |            | 3.4  |          | 4.7  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |           | 2.5  |          | 2.8  |          | 3.2  |            | 3.8  |          | 5.3  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |           | 2.4  |          | 2.8  |          | 3.1  |            | 3.7  |          | 5.2  | ns       |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.4       |      | 1.6      |      | 1.8      |      | 2.1        |      | 2.9      |      | ns       |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.4       |      | 1.6      |      | 1.8      |      | 2.1        |      | 2.9      |      | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |           | 1.0  |          | 1.1  |          | 1.3  |            | 1.5  |          | 2.1  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |           | 1.0  |          | 1.1  |          | 1.3  |            | 1.5  |          | 2.1  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |           | 1.0  |          | 1.1  |          | 1.3  |            | 1.5  |          | 2.1  | ns       |

*Note:* \*All –3 speed grades have been discontinued.

## Table 2-38 • A54SX72A Timing Characteristics (Continued)

| (Worst-Case Commercial Conditions $V_{CCA} = 2.25 \text{ V}$ , $V_{CCI} = 4.75 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ ) |
|--------------------------------------------------------------------------------------------------------------------------|
|--------------------------------------------------------------------------------------------------------------------------|

|                    |                                                        | -3 Sp | beed* | -2 S | peed | -1 S | peed | Std. 9 | Speed | -F Speed |      |       |
|--------------------|--------------------------------------------------------|-------|-------|------|------|------|------|--------|-------|----------|------|-------|
| Parameter          | Description                                            | Min.  | Max.  | Min. | Max. | Min. | Max. | Min.   | Max.  | Min.     | Max. | Units |
| t <sub>QCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input) |       | 1.6   |      | 1.8  |      | 2.1  |        | 2.4   |          | 3.4  | ns    |
| t <sub>qchkl</sub> | Input High to Low (100% Load)<br>(Pad to R-cell Input) |       | 1.6   |      | 1.9  |      | 2.1  |        | 2.5   |          | 3.5  | ns    |
| t <sub>QPWH</sub>  | Minimum Pulse Width High                               | 1.5   |       | 1.7  |      | 2.0  |      | 2.3    |       | 3.2      |      | ns    |
| t <sub>QPWL</sub>  | Minimum Pulse Width Low                                | 1.5   |       | 1.7  |      | 2.0  |      | 2.3    |       | 3.2      |      | ns    |
| t <sub>QCKSW</sub> | Maximum Skew (Light Load)                              |       | 0.2   |      | 0.3  |      | 0.3  |        | 0.3   |          | 0.5  | ns    |
| t <sub>qcksw</sub> | Maximum Skew (50% Load)                                |       | 0.4   |      | 0.5  |      | 0.5  |        | 0.6   |          | 0.9  | ns    |
| t <sub>QCKSW</sub> | Maximum Skew (100% Load)                               |       | 0.4   |      | 0.5  |      | 0.5  |        | 0.6   |          | 0.9  | ns    |

Note: \*All –3 speed grades have been discontinued.

#### Table 2-39 A54SX72A Timing Characteristics

## (Worst-Case Commercial Conditions $V_{CCA} = 2.25 \text{ V}$ , $V_{CCI} = 2.3 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ )

|                      |                                         | -3 Sp | eed <sup>1</sup> | -2 S | peed  | -1 S | peed  | Std. 9 | 5peed | –F S | peed  |       |
|----------------------|-----------------------------------------|-------|------------------|------|-------|------|-------|--------|-------|------|-------|-------|
| Parameter            | Description                             | Min.  | Max.             | Min. | Max.  | Min. | Max.  | Min.   | Max.  | Min. | Max.  | Units |
| 2.5 V LVCM           | OS Output Module Timing <sup>2, 3</sup> |       |                  |      |       |      |       |        |       |      |       |       |
| t <sub>DLH</sub>     | Data-to-Pad Low to High                 |       | 3.9              |      | 4.5   |      | 5.1   |        | 6.0   |      | 8.4   | ns    |
| t <sub>DHL</sub>     | Data-to-Pad High to Low                 |       | 3.1              |      | 3.6   |      | 4.1   |        | 4.8   |      | 6.7   | ns    |
| t <sub>DHLS</sub>    | Data-to-Pad High to Low—low slew        |       | 12.7             |      | 14.6  |      | 16.5  |        | 19.4  |      | 27.2  | ns    |
| t <sub>ENZL</sub>    | Enable-to-Pad, Z to L                   |       | 2.4              |      | 2.8   |      | 3.2   |        | 3.7   |      | 5.2   | ns    |
| t <sub>ENZLS</sub>   | Data-to-Pad, Z to L—low slew            |       | 11.8             |      | 13.7  |      | 15.5  |        | 18.2  |      | 25.5  | ns    |
| t <sub>ENZH</sub>    | Enable-to-Pad, Z to H                   |       | 3.9              |      | 4.5   |      | 5.1   |        | 6.0   |      | 8.4   | ns    |
| t <sub>ENLZ</sub>    | Enable-to-Pad, L to Z                   |       | 2.1              |      | 2.5   |      | 2.8   |        | 3.3   |      | 4.7   | ns    |
| t <sub>ENHZ</sub>    | Enable-to-Pad, H to Z                   |       | 3.1              |      | 3.6   |      | 4.1   |        | 4.8   |      | 6.7   | ns    |
| $d_{\text{TLH}}^{4}$ | Delta Low to High                       |       | 0.031            |      | 0.037 |      | 0.043 |        | 0.051 |      | 0.071 | ns/pF |
| $d_{THL}^4$          | Delta High to Low                       |       | 0.017            |      | 0.017 |      | 0.023 |        | 0.023 |      | 0.037 | ns/pF |
| $d_{\text{THLS}}^4$  | Delta High to Low—low slew              |       | 0.057            |      | 0.06  |      | 0.071 |        | 0.086 |      | 0.117 | ns/pF |

#### Note:

1. All –3 speed grades have been discontinued.

2. Delays based on 35 pF loading.

3. The equivalent IO Attribute settings for 2.5 V LVCMOS is 2.5 V LVTTL in the software.

4. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1 * V_{CCI} - 0.9 * V_{CCI})/(C_{load} * d_{T[LH|HL|HLS]})$ where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.



# 100-Pin TQFP



Figure 3-2 • 100-Pin TQFP

## Note

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.

# 329-Pin PBGA

|          | 1          | 2        | 3 | 4        | 5      | 6 | 7 | 8 | 9 | 10       | 11         | 12            | 13 | 14     | 15 | 16 | 17 | 18 | 19     | 20 | 21     | 22         | 23           |
|----------|------------|----------|---|----------|--------|---|---|---|---|----------|------------|---------------|----|--------|----|----|----|----|--------|----|--------|------------|--------------|
| Α        | 0          | 0        | 0 | 0        | 0      | 0 | 0 | 0 | 0 | 0        | 0          | 0             | 0  | 0      | 0  | 0  | 0  | 0  | 0      | 0  | 0      | 0          | 0            |
| в        | 0          | 0        | 0 | 0        | 0      | 0 | 0 | 0 | 0 | 0        | 0          | 0             | 0  | 0      | 0  | 0  | 0  | 0  | 0      | 0  | 0      | 0          | 0            |
| C        | 0          | 0        | 0 | 0        | 0      | 0 | 0 | 0 | 0 | ~        | ~          | ~             | 0  | ~      | 0  | Õ  |    | 0  | 0      |    | Õ      | ~          | 0            |
| D        | 0          | 0        | 0 | 0        | 0      | 0 | 0 | 0 | 0 | 0        | 0          | 0             | 0  | 0      | 0  | 0  | 0  | 0  | 0      | ~  | ~      | ~          | 0            |
| E<br>F   | 0          | <u> </u> | 0 | <u> </u> |        |   |   |   |   |          |            |               |    |        |    |    |    |    |        |    | -      | 0          | 0            |
| G        | 0          | $\sim$   | 0 | $\sim$   |        |   |   |   |   |          |            |               |    |        |    |    |    |    |        |    | $\sim$ | ž          | 0            |
| н        | ŏ          | -        | õ | -        |        |   |   |   |   |          |            |               |    |        |    |    |    |    |        | ~  | · ·    | õ          | 0            |
| ſ        | Ō          | Õ        | Õ | Ō        |        |   |   |   |   |          |            |               |    |        |    |    |    |    |        | Õ  | Õ      | Õ          | Õ            |
| к        | 0          | Ο        | Ο | Ο        |        |   |   |   |   | Ο        | Ο          | Ο             | Ο  | Ο      |    |    |    |    |        | 0  | Ο      | Ο          | 0            |
| L        | 0          | 0        | 0 | ~        |        |   |   |   |   | -        | -          | -             | 0  |        |    |    |    |    |        | 0  | 0      | 0          | 0            |
| MN       | 0          |          | ~ | 0        |        |   |   |   |   | <u> </u> | $\tilde{}$ | $\tilde{}$    | Õ  | $\sim$ |    |    |    |    |        | 0  | ~      | ~          | 0            |
| P        | 0          | 0        | 0 | 0        |        |   |   |   |   | -        | -          | -             | 00 | -      |    |    |    |    |        | ~  | $\sim$ | $\tilde{}$ | $\mathbf{O}$ |
| R        | -          | -        | õ | <u> </u> |        |   |   |   |   | 0        | 0          | $\cup$        | 0  | 0      |    |    |    |    |        | ~  | -      | õ          | Ŭ            |
| т        | Õ          | Õ        | Õ | Õ        |        |   |   |   |   |          |            |               |    |        |    |    |    |    |        | Õ  | õ      | õ          | Õ            |
| υ        | 0          | 0        | 0 | 0        |        |   |   |   |   |          |            |               |    |        |    |    |    |    |        | 0  | Ο      | 0          | 0            |
| V        | 0          | Ο        | Ο | 0        |        |   |   |   |   |          |            |               |    |        |    |    |    |    |        | Ο  | Ο      | Ο          | 0            |
| W        | -          | 0        | - | -        | _      | _ | _ | _ | _ | _        | _          | _             | _  | _      | _  | _  | _  | _  | _      | 0  | $\sim$ | 0          | $\sim$       |
| Y        | 0          | 0        | 0 | 0        | $\sim$ | ~ | - | - | - | -        | -          | -             | -  | _      | _  | _  | -  | ~  | $\sim$ | 0  | -      | ~          | ~            |
| AA<br>AB | 0          | 0        | 0 | 0        | 0      | 0 | - | - | - | -        | -          | -             | -  | -      | 0  | -  | -  | 0  | 0      | 0  |        | 0          | 0            |
| AC       | 0          | 0        |   | ~        | -      | - | - | - | - | -        | -          | -             | -  | Ţ.     | -  | -  | -  | -  | -      | 0  | -      | -          | -            |
| L        | $\searrow$ | _        | _ | _        | _      | _ | _ | _ | _ | _        |            | $\overline{}$ | _  | _      | _  | _  | _  | _  | _      | _  |        | $\sim$     | $\leq$       |

Figure 3-5 • 329-Pin PBGA (Top View)

### Note

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.



## **Datasheet Categories**

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as "Product Brief," "Advanced," "Production," and "Datasheet Supplement." The definitions of these categories are as follows:

## **Product Brief**

The product brief is a summarized version of a datasheet (advanced or production) containing general product information. This brief gives an overview of specific device and family information.

## Advanced

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

## Unmarked (production)

This datasheet version contains information that is considered to be final.

## **Datasheet Supplement**

The datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. The supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications that do not differ between the two families.

## International Traffic in Arms Regulations (ITAR) and Export Administration Regulations (EAR)

The products described in this datasheet are subject to the International Traffic in Arms Regulations (ITAR) or the Export Administration Regulations (EAR). They may require an approved export license prior to their export. An export can include a release or disclosure to a foreign national inside or outside the United States.