

Welcome to E-XFL.COM

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

E-XF

| Product Status                 | Obsolete                                                                  |
|--------------------------------|---------------------------------------------------------------------------|
| Number of LABs/CLBs            | 1452                                                                      |
| Number of Logic Elements/Cells | -                                                                         |
| Total RAM Bits                 | -                                                                         |
| Number of I/O                  | 81                                                                        |
| Number of Gates                | 24000                                                                     |
| Voltage - Supply               | 2.25V ~ 5.25V                                                             |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                           |
| Package / Case                 | 100-LQFP                                                                  |
| Supplier Device Package        | 100-TQFP (14x14)                                                          |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a54sx16a-2tq100 |
|                                |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Temperature Grade Offering**

| Package | A54SX08A | A54SX16A | A54SX32A | A54SX72A |
|---------|----------|----------|----------|----------|
| PQ208   | C,I,A,M  | C,I,A,M  | C,I,A,M  | C,I,A,M  |
| TQ100   | C,I,A,M  | C,I,A,M  | C,I,A,M  |          |
| TQ144   | C,I,A,M  | C,I,A,M  | C,I,A,M  |          |
| TQ176   |          |          | C,I,M    |          |
| BG329   |          |          | C,I,M    |          |
| FG144   | C,I,A,M  | C,I,A,M  | C,I,A,M  |          |
| FG256   |          | C,I,A,M  | C,I,A,M  | C,I,A,M  |
| FG484   |          |          | C,I,M    | C,I,A,M  |
| CQ208   |          |          | C,M,B    | C,M,B    |
| CQ256   |          |          | C,M,B    | C,M,B    |

#### Notes:

1. C = Commercial

- 2. I = Industrial
- 3. A = Automotive
- 4. M = Military
- 5. B = MIL-STD-883 Class B

6. For more information regarding automotive products, refer to the SX-A Automotive Family FPGAs datasheet.

7. For more information regarding Mil-Temp and ceramic packages, refer to the HiRel SX-A Family FPGAs datasheet.

## Speed Grade and Temperature Grade Matrix

|              | F | Std | -1 | -2 | -3           |
|--------------|---|-----|----|----|--------------|
| Commercial   | ✓ | 1   | 1  | 1  | Discontinued |
| Industrial   |   | 1   | 1  | 1  | Discontinued |
| Automotive   |   | 1   |    |    |              |
| Military     |   | 1   | 1  |    |              |
| MIL-STD-883B |   | 1   | 1  |    |              |

#### Notes:

1. For more information regarding automotive products, refer to the SX-A Automotive Family FPGAs datasheet.

2. For more information regarding Mil-Temp and ceramic packages, refer to the HiRel SX-A Family FPGAs datasheet.

Contact your Actel Sales representative for more information on availability.

## **Routing Resources**

The routing and interconnect resources of SX-A devices are in the top two metal layers above the logic modules (Figure 1-1 on page 1-1), providing optimal use of silicon, thus enabling the entire floor of the device to be spanned with an uninterrupted grid of logic modules. Interconnection between these logic modules is achieved using the Actel patented metal-to-metal programmable antifuse interconnect elements. The antifuses are normally open circuits and, when programmed, form a permanent low-impedance connection.

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called FastConnect and DirectConnect, which enable extremely fast and predictable interconnection of modules within Clusters and SuperClusters (Figure 1-5 on page 1-4 and Figure 1-6 on page 1-4). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance, which is often required in applications such as fast counters, state machines, and data path logic. The interconnect elements (i.e., the antifuses and metal tracks) have lower capacitance and lower resistance than any other device of similar capacity, leading to the fastest signal propagation in the industry.

DirectConnect is a horizontal routing resource that provides connections from a C-cell to its neighboring R-Cell in a given SuperCluster. DirectConnect uses a hardwired signal path requiring no programmable interconnection to achieve its fast signal propagation time of less than 0.1 ns.

FastConnect enables horizontal routing between any two logic modules within a given SuperCluster, and vertical routing with the SuperCluster immediately below it. Only one programmable connection is used in a FastConnect path, delivering a maximum pin-to-pin propagation time of 0.3 ns.

In addition to DirectConnect and FastConnect, the architecture makes use of two globally oriented routing resources known as segmented routing and high-drive routing. The Actel segmented routing structure provides a variety of track lengths for extremely fast routing between SuperClusters. The exact combination of track lengths and antifuses within each path is chosen by the 100% automatic place-and-route software to minimize signal propagation delays.

The general system of routing tracks allows any logic module in the array to be connected to any other logic or I/O module. Within this system, most connections typically require three or fewer antifuses, resulting in fast and predictable performance.

The unique local and general routing structure featured in SX-A devices allows 100% pin-locking with full logic utilization, enables concurrent printed circuit board (PCB) development, reduces design time, and allows designers to achieve performance goals with minimum effort.



Figure 1-4 • Cluster Organization



## **Other Architectural Features**

## Technology

The Actel SX-A family is implemented on a high-voltage, twin-well CMOS process using  $0.22 \,\mu/0.25 \,\mu$  design rules. The metal-to-metal antifuse is comprised of a combination of amorphous silicon and dielectric material with barrier metals and has a programmed ('on' state) resistance of 25  $\Omega$  with capacitance of 1.0 fF for low signal impedance.

### Performance

The unique architectural features of the SX-A family enable the devices to operate with internal clock frequencies of 350 MHz, causing very fast execution of even complex logic functions. The SX-A family is an optimal platform upon which to integrate the functionality previously contained in multiple complex programmable logic devices (CPLDs). In addition, designs that previously would have required a gate array to meet performance goals can be integrated into an SX-A device with dramatic improvements in cost and time-to-market. Using timing-driven place-and-route tools, designers can achieve highly deterministic device performance.

## **User Security**

Reverse engineering is virtually impossible in SX-A devices because it is extremely difficult to distinguish between programmed and unprogrammed antifuses. In addition, since SX-A is a nonvolatile, single-chip solution, there is no configuration bitstream to intercept at device power-up.

The Actel FuseLock advantage ensures that unauthorized users will not be able to read back the contents of an Actel antifuse FPGA. In addition to the inherent strengths of the architecture, special security fuses that prevent internal probing and overwriting are hidden throughout the fabric of the device. They are located where they cannot be accessed or bypassed without destroying access to the rest of the device, making both invasive and more-subtle noninvasive attacks ineffective against Actel antifuse FPGAs.

Look for this symbol to ensure your valuable IP is secure (Figure 1-11).



Figure 1-11 • FuseLock

For more information, refer to Actel's *Implementation* of Security in Actel Antifuse FPGAs application note.

## I/O Modules

For a simplified I/O schematic, refer to Figure 1 in the application note, *Actel eX, SX-A, and RTSX-S I/Os*.

Each user I/O on an SX-A device can be configured as an input, an output, a tristate output, or a bidirectional pin. Mixed I/O standards can be set for individual pins, though this is only allowed with the same voltage as the input. These I/Os, combined with array registers, can achieve clock-to-output-pad timing as fast as 3.8 ns, even without the dedicated I/O registers. In most FPGAs, I/O cells that have embedded latches and flip-flops, requiring instantiation in HDL code; this is a design complication not encountered in SX-A FPGAs. Fast pinto-pin timing ensures that the device is able to interface with any other device in the system, which in turn enables parallel design of system components and reduces overall design time. All unused I/Os are configured as tristate outputs by the Actel Designer software, for maximum flexibility when designing new boards or migrating existing designs.

SX-A I/Os should be driven by high-speed push-pull devices with a low-resistance pull-up device when being configured as tristate output buffers. If the I/O is driven by a voltage level greater than  $V_{CCI}$  and a fast push-pull device is NOT used, the high-resistance pull-up of the driver and the internal circuitry of the SX-A I/O may create a voltage divider. This voltage divider could pull the input voltage below specification for some devices connected to the driver. A logic '1' may not be correctly presented in this case. For example, if an open drain driver is used with a pull-up resistor to 5 V to provide the logic '1' input, and V<sub>CCI</sub> is set to 3.3 V on the SX-A device, the input signal may be pulled down by the SX-A input.

Each I/O module has an available power-up resistor of approximately 50 k $\Omega$  that can configure the I/O in a known state during power-up. For nominal pull-up and pull-down resistor values, refer to Table 1-4 on page 1-8 of the application note *Actel eX, SX-A, and RTSX-S I/Os.* Just slightly before V<sub>CCA</sub> reaches 2.5 V, the resistors are disabled, so the I/Os will be controlled by user logic. See Table 1-2 on page 1-8 and Table 1-3 on page 1-8 for more information concerning available I/O features.



# PCI Compliance for the SX-A Family

The SX-A family supports 3.3 V and 5 V PCI and is compliant with the PCI Local Bus Specification Rev. 2.1.

#### Table 2-7 • DC Specifications (5 V PCI Operation)

| Symbol           | Parameter                               | Condition                     | Min. | Max. | Units |
|------------------|-----------------------------------------|-------------------------------|------|------|-------|
| V <sub>CCA</sub> | Supply Voltage for Array                |                               | 2.25 | 2.75 | V     |
| V <sub>CCI</sub> | Supply Voltage for I/Os                 |                               | 4.75 | 5.25 | V     |
| V <sub>IH</sub>  | Input High Voltage                      |                               | 2.0  | 5.75 | V     |
| V <sub>IL</sub>  | Input Low Voltage                       |                               | -0.5 | 0.8  | V     |
| I <sub>IH</sub>  | Input High Leakage Current <sup>1</sup> | V <sub>IN</sub> = 2.7         | -    | 70   | μA    |
| I <sub>IL</sub>  | Input Low Leakage Current <sup>1</sup>  | V <sub>IN</sub> = 0.5         | -    | -70  | μA    |
| V <sub>OH</sub>  | Output High Voltage                     | I <sub>OUT</sub> = -2 mA      | 2.4  | -    | V     |
| V <sub>OL</sub>  | Output Low Voltage <sup>2</sup>         | I <sub>OUT</sub> = 3 mA, 6 mA | -    | 0.55 | V     |
| C <sub>IN</sub>  | Input Pin Capacitance <sup>3</sup>      |                               | -    | 10   | pF    |
| C <sub>CLK</sub> | CLK Pin Capacitance                     |                               | 5    | 12   | pF    |

Notes:

1. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs.

2. Signals without pull-up resistors must have 3 mA low output current. Signals requiring pull-up must have 6 mA; the latter includes FRAME#, IRDY#, TRDY#, DEVSEL#, STOP#, SERR#, PERR#, LOCK#, and, when used AD[63::32], C/BE[7::4]#, PAR64, REQ64#, and ACK64#.

3. Absolute maximum pin capacitance for a PCI input is 10 pF (except for CLK).



Figure 2-1 shows the 5 V PCI V/I curve and the minimum and maximum PCI drive characteristics of the SX-A family.

### Figure 2-1 • 5 V PCI V/I Curve for SX-A Family

 $I_{OH} = 11.9 * (V_{OUT} - 5.25) * (V_{OUT} + 2.45)$ for  $V_{CCI} > V_{OUT} > 3.1V$   $I_{OL} = 78.5 * V_{OUT} * (4.4 - V_{OUT})$ for 0V < V<sub>OUT</sub> < 0.71V

EQ 2-2

#### Table 2-9 • DC Specifications (3.3 V PCI Operation)

| Symbol           | Parameter                          | Condition                   | Min.                | Max.                   | Units |
|------------------|------------------------------------|-----------------------------|---------------------|------------------------|-------|
| V <sub>CCA</sub> | Supply Voltage for Array           |                             | 2.25                | 2.75                   | V     |
| V <sub>CCI</sub> | Supply Voltage for I/Os            |                             | 3.0                 | 3.6                    | V     |
| V <sub>IH</sub>  | Input High Voltage                 |                             | 0.5V <sub>CCI</sub> | V <sub>CCI</sub> + 0.5 | V     |
| V <sub>IL</sub>  | Input Low Voltage                  |                             | -0.5                | 0.3V <sub>CCI</sub>    | V     |
| I <sub>IPU</sub> | Input Pull-up Voltage <sup>1</sup> |                             | 0.7V <sub>CCI</sub> | -                      | V     |
| IIL              | Input Leakage Current <sup>2</sup> | $0 < V_{IN} < V_{CCI}$      | -10                 | +10                    | μΑ    |
| V <sub>OH</sub>  | Output High Voltage                | I <sub>OUT</sub> = -500 μA  | 0.9V <sub>CCI</sub> | -                      | V     |
| V <sub>OL</sub>  | Output Low Voltage                 | I <sub>OUT</sub> = 1,500 μA |                     | 0.1V <sub>CCI</sub>    | V     |
| C <sub>IN</sub>  | Input Pin Capacitance <sup>3</sup> |                             | -                   | 10                     | pF    |
| C <sub>CLK</sub> | CLK Pin Capacitance                |                             | 5                   | 12                     | рF    |

EQ 2-1

Notes:

1. This specification should be guaranteed by design. It is the minimum voltage to which pull-up resistors are calculated to pull a floated network. Designers should ensure that the input buffer is conducting minimum current at this input voltage in applications sensitive to static power utilization.

2. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs.

3. Absolute maximum pin capacitance for a PCI input is 10 pF (except for CLK).

#### SX-A Family FPGAs

## Theta-JA

Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is determined under standard conditions specified by JESD-51 series but has little relevance in actual performance of the product in real application. It should be employed with caution but is useful for comparing the thermal performance of one package to another.

A sample calculation to estimate the absolute maximum power dissipation allowed (worst case) for a 329-pin PBGA package at still air is as follows. i.e.:

$$\theta_{JA} = 17.1^{\circ}$$
C/W is taken from Table 2-12 on page 2-11

 $T_A = 125$ °C is the maximum limit of ambient (from the datasheet)

Max. Allowed Power = 
$$\frac{\text{Max Junction Temp - Max. Ambient Temp}}{\theta_{JA}} = \frac{150^{\circ}\text{C} - 125^{\circ}\text{C}}{17.1^{\circ}\text{C/W}} = 1.46 \text{ W}$$

EQ 2-11

The device's power consumption must be lower than the calculated maximum power dissipation by the package.

The power consumption of a device can be calculated using the Actel power calculator. If the power consumption is higher than the device's maximum allowable power dissipation, then a heat sink can be attached on top of the case or the airflow inside the system must be increased.

## Theta-JC

Junction-to-case thermal resistance ( $\theta_{JC}$ ) measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable for packages used with external heat sinks and only applies to situations where all or nearly all of the heat is dissipated through the surface in consideration. If the power consumption is higher than the calculated maximum power dissipation of the package, then a heat sink is required.

## **Calculation for Heat Sink**

For example, in a design implemented in a FG484 package, the power consumption value using the power calculator is 3.00 W. The user-dependent data  $T_J$  and  $T_A$  are given as follows:

$$T_J = 110^{\circ}C$$
  
 $T_A = 70^{\circ}C$ 

From the datasheet:

 $\theta_{JA} = 18.0^{\circ}C/W$  $\theta_{JC} = 3.2^{\circ}C/W$ 

$$P = \frac{\text{Max Junction Temp} - \text{Max. Ambient Temp}}{\theta_{JA}} = \frac{110^{\circ}\text{C} - 70^{\circ}\text{C}}{18.0^{\circ}\text{C/W}} = 2.22 \text{ W}$$

EQ 2-12

The 2.22 W power is less than then required 3.00 W; therefore, the design requires a heat sink or the airflow where the device is mounted should be increased. The design's junction-to-air thermal resistance requirement can be estimated by:

$$\theta_{JA} = \frac{Max Junction Temp - Max. Ambient Temp}{P} = \frac{110^{\circ}C - 70^{\circ}C}{3.00 W} = 13.33^{\circ}C/W$$

EQ 2-13

# **Input Buffer Delays**



t INY **C-Cell Delays** 



Figure 2-6 • Input Buffer Delays

GND

Figure 2-7 • C-Cell Delays

# **Cell Timing Characteristics**

t<sub>INY</sub>



Figure 2-8 • Flip-Flops

### Table 2-20 A54SX08A Timing Characteristics

|                               |                                  | -2 S | -2 Speed -1 Speed S |      |       |      | Speed | –F Speed |       |       |
|-------------------------------|----------------------------------|------|---------------------|------|-------|------|-------|----------|-------|-------|
| Parameter                     | Description                      | Min. | Max.                | Min. | Max.  | Min. | Max.  | Min.     | Max.  | Units |
| 5 V PCI Outp                  | out Module Timing <sup>1</sup>   | 1    |                     |      |       |      |       |          |       | 1     |
| t <sub>DLH</sub>              | Data-to-Pad Low to High          |      | 2.4                 |      | 2.8   |      | 3.2   |          | 4.5   | ns    |
| t <sub>DHL</sub>              | Data-to-Pad High to Low          |      | 3.2                 |      | 3.6   |      | 4.2   |          | 5.9   | ns    |
| t <sub>ENZL</sub>             | Enable-to-Pad, Z to L            |      | 1.5                 |      | 1.7   |      | 2.0   |          | 2.8   | ns    |
| t <sub>ENZH</sub>             | Enable-to-Pad, Z to H            |      | 2.4                 |      | 2.8   |      | 3.2   |          | 4.5   | ns    |
| t <sub>ENLZ</sub>             | Enable-to-Pad, L to Z            |      | 3.5                 |      | 3.9   |      | 4.6   |          | 6.4   | ns    |
| t <sub>ENHZ</sub>             | Enable-to-Pad, H to Z            |      | 3.2                 |      | 3.6   |      | 4.2   |          | 5.9   | ns    |
| d <sub>TLH</sub> <sup>2</sup> | Delta Low to High                |      | 0.016               |      | 0.02  |      | 0.022 |          | 0.032 | ns/pF |
| $d_{THL}^2$                   | Delta High to Low                |      | 0.03                |      | 0.032 |      | 0.04  |          | 0.052 | ns/pF |
| 5 V TTL Outp                  | out Module Timing <sup>3</sup>   | 1    |                     |      |       |      |       |          |       | 1     |
| t <sub>DLH</sub>              | Data-to-Pad Low to High          |      | 2.4                 |      | 2.8   |      | 3.2   |          | 4.5   | ns    |
| t <sub>DHL</sub>              | Data-to-Pad High to Low          |      | 3.2                 |      | 3.6   |      | 4.2   |          | 5.9   | ns    |
| t <sub>DHLS</sub>             | Data-to-Pad High to Low—low slew |      | 7.6                 |      | 8.6   |      | 10.1  |          | 14.2  | ns    |
| t <sub>ENZL</sub>             | Enable-to-Pad, Z to L            |      | 2.4                 |      | 2.7   |      | 3.2   |          | 4.5   | ns    |
| t <sub>ENZLS</sub>            | Enable-to-Pad, Z to L—low slew   |      | 8.4                 |      | 9.5   |      | 11.0  |          | 15.4  | ns    |
| t <sub>ENZH</sub>             | Enable-to-Pad, Z to H            |      | 2.4                 |      | 2.8   |      | 3.2   |          | 4.5   | ns    |
| t <sub>ENLZ</sub>             | Enable-to-Pad, L to Z            |      | 4.2                 |      | 4.7   |      | 5.6   |          | 7.8   | ns    |
| t <sub>ENHZ</sub>             | Enable-to-Pad, H to Z            |      | 3.2                 |      | 3.6   |      | 4.2   |          | 5.9   | ns    |
| d <sub>TLH</sub>              | Delta Low to High                |      | 0.017               |      | 0.017 |      | 0.023 |          | 0.031 | ns/pF |
| d <sub>THL</sub>              | Delta High to Low                |      | 0.029               |      | 0.031 |      | 0.037 |          | 0.051 | ns/pF |
| d <sub>THLS</sub>             | Delta High to Low—low slew       |      | 0.046               |      | 0.057 |      | 0.066 |          | 0.089 | ns/pF |

Notes:

1. Delays based on 50 pF loading.

2. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1 * V_{CCI} - 0.9 * V_{CCI}) / (C_{load} * d_{T[LH|HL|HLS]})$ where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

3. Delays based on 35 pF loading.

### Table 2-23 • A54SX16A Timing Characteristics

| (Worst-Case Commercial Conditions V <sub>CCA</sub> | = 2.25 V, V <sub>CCI</sub> = 3.0 V, T <sub>J</sub> = 70°C) |
|----------------------------------------------------|------------------------------------------------------------|
|----------------------------------------------------|------------------------------------------------------------|

|                    |                                                         | -3 S | beed* | -2 S | peed | -1 Speed |      | Std. Speed |      | -F Speed |      |          |
|--------------------|---------------------------------------------------------|------|-------|------|------|----------|------|------------|------|----------|------|----------|
| Parameter          | Description                                             | Min. | Max.  | Min. | Max. | Min.     | Max. | Min.       | Max. | Min.     | Max. | Units    |
| Dedicated          | (Hardwired) Array Clock Netwo                           | rks  |       |      |      |          |      |            |      |          |      | <u> </u> |
| t <sub>НСКН</sub>  | Input Low to High<br>(Pad to R-cell Input)              |      | 1.2   |      | 1.4  |          | 1.6  |            | 1.8  |          | 2.8  | ns       |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |      | 1.0   |      | 1.1  |          | 1.3  |            | 1.5  |          | 2.2  | ns       |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.4  |       | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>HPVVL</sub> | Minimum Pulse Width Low                                 | 1.4  |       | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>HCKSW</sub> | Maximum Skew                                            |      | 0.3   |      | 0.3  |          | 0.4  |            | 0.4  |          | 0.6  | ns       |
| t <sub>HP</sub>    | Minimum Period                                          | 2.8  |       | 3.4  |      | 3.8      |      | 4.4        |      | 6.0      |      | ns       |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |      | 357   |      | 294  |          | 263  |            | 227  |          | 167  | MHz      |
| <b>Routed Arr</b>  | ay Clock Networks                                       |      |       |      |      |          |      |            |      |          |      |          |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |      | 1.0   |      | 1.2  |          | 1.3  |            | 1.5  |          | 2.1  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |      | 1.1   |      | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |      | 1.1   |      | 1.3  |          | 1.4  |            | 1.7  |          | 2.3  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |      | 1.1   |      | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |      | 1.3   |      | 1.5  |          | 1.7  |            | 2.0  |          | 2.7  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |      | 1.3   |      | 1.5  |          | 1.7  |            | 2.0  |          | 2.8  | ns       |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.4  |       | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.4  |       | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |      | 0.8   |      | 0.9  |          | 1.0  |            | 1.2  |          | 1.7  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |      | 0.8   |      | 0.9  |          | 1.0  |            | 1.2  |          | 1.7  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |      | 1.0   |      | 1.1  |          | 1.3  |            | 1.5  |          | 2.1  | ns       |

*Note:* \*All –3 speed grades have been discontinued.

## SX-A Family FPGAs

### Table 2-24 A54SX16A Timing Characteristics

| (Worst-Case Commercial Conditions | V <sub>CCA</sub> = 2.25 V, V <sub>CCI</sub> =4.75 V, T <sub>J</sub> = 70°C) |
|-----------------------------------|-----------------------------------------------------------------------------|
|-----------------------------------|-----------------------------------------------------------------------------|

|                    |                                                         | -3 Speed* |      | -2 S | peed | -1 Speed |      | Std. Speed |      | -F Speed |      |          |
|--------------------|---------------------------------------------------------|-----------|------|------|------|----------|------|------------|------|----------|------|----------|
| Parameter          | Description                                             | Min.      | Max. | Min. | Max. | Min.     | Max. | Min.       | Max. | Min.     | Max. | Units    |
| Dedicated          | (Hardwired) Array Clock Netwo                           | rks       |      | 1    |      |          |      |            |      |          |      | <u>.</u> |
| t <sub>HCKH</sub>  | Input Low to High<br>(Pad to R-cell Input)              |           | 1.2  |      | 1.4  |          | 1.6  |            | 1.8  |          | 2.8  | ns       |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |           | 1.0  |      | 1.1  |          | 1.2  |            | 1.5  |          | 2.2  | ns       |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.4       |      | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.4       |      | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>HCKSW</sub> | Maximum Skew                                            |           | 0.3  |      | 0.3  |          | 0.4  |            | 0.4  |          | 0.7  | ns       |
| t <sub>HP</sub>    | Minimum Period                                          | 2.8       |      | 3.4  |      | 3.8      |      | 4.4        |      | 6.0      |      | ns       |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |           | 357  |      | 294  |          | 263  |            | 227  |          | 167  | MHz      |
| <b>Routed Arr</b>  | ay Clock Networks                                       |           |      |      |      |          |      |            |      |          |      |          |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |           | 1.0  |      | 1.2  |          | 1.3  |            | 1.6  |          | 2.2  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |           | 1.1  |      | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |           | 1.1  |      | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |           | 1.1  |      | 1.3  |          | 1.5  |            | 1.7  |          | 2.4  | ns       |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |           | 1.3  |      | 1.5  |          | 1.7  |            | 2.0  |          | 2.8  | ns       |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |           | 1.3  |      | 1.5  |          | 1.7  |            | 2.0  |          | 2.8  | ns       |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.4       |      | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.4       |      | 1.7  |      | 1.9      |      | 2.2        |      | 3.0      |      | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |           | 0.8  |      | 0.9  |          | 1.0  |            | 1.2  |          | 1.7  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |           | 0.8  |      | 0.9  |          | 1.0  |            | 1.2  |          | 1.7  | ns       |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |           | 1.0  |      | 1.1  |          | 1.3  |            | 1.5  |          | 2.1  | ns       |

*Note:* \**All* –3 speed grades have been discontinued.

### Table 2-28 A545X32A Timing Characteristics (Continued)

|                    |                                          | -3 Sp | beed <sup>1</sup> | -2 Sp | beed | -1 Speed |      | Std. Speed |      | -F Speed |      |       |  |
|--------------------|------------------------------------------|-------|-------------------|-------|------|----------|------|------------|------|----------|------|-------|--|
| Parameter          | Description                              | Min.  | Max.              | Min.  | Max. | Min.     | Max. | Min.       | Max. | Min.     | Max. | Units |  |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V PCI         |       | 0.7               |       | 0.8  |          | 0.9  |            | 1.0  |          | 1.4  | ns    |  |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V PCI          |       | 0.9               |       | 1.1  |          | 1.2  |            | 1.4  |          | 1.9  | ns    |  |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V TTL         |       | 0.9               |       | 1.1  |          | 1.2  |            | 1.4  |          | 1.9  | ns    |  |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V TTL          |       | 1.4               |       | 1.6  |          | 1.8  |            | 2.1  |          | 2.9  | ns    |  |
| Input Modu         | le Predicted Routing Delays <sup>3</sup> |       |                   |       |      |          |      |            |      |          |      |       |  |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                     |       | 0.3               |       | 0.3  |          | 0.3  |            | 0.4  |          | 0.6  | ns    |  |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                     |       | 0.4               |       | 0.5  |          | 0.5  |            | 0.6  |          | 0.8  | ns    |  |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                     |       | 0.5               |       | 0.6  |          | 0.7  |            | 0.8  |          | 1.1  | ns    |  |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                     |       | 0.7               |       | 0.8  |          | 0.9  |            | 1    |          | 1.4  | ns    |  |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                     |       | 1.2               |       | 1.4  |          | 1.5  |            | 1.8  |          | 2.5  | ns    |  |
| t <sub>IRD12</sub> | FO = 12 Routing Delay                    |       | 1.7               |       | 2    |          | 2.2  |            | 2.6  |          | 3.6  | ns    |  |

### (Worst-Case Commercial Conditions, $V_{CCA} = 2.25 \text{ V}_{CCI} = 3.0 \text{ V}, T_J = 70^{\circ}\text{C}$ )

Notes:

1. All –3 speed grades have been discontinued.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

### Table 2-35 A545X72A Timing Characteristics (Continued)

|                    |                                          | -3 Sp | beed <sup>1</sup> | -2 Speed |      | –1 Speed |      | Std. Speed |      | -F Speed |      |       |
|--------------------|------------------------------------------|-------|-------------------|----------|------|----------|------|------------|------|----------|------|-------|
| Parameter          | Description                              | Min.  | Max.              | Min.     | Max. | Min.     | Max. | Min.       | Max. | Min.     | Max. | Units |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V PCI         |       | 0.5               |          | 0.6  |          | 0.7  |            | 0.8  |          | 1.1  | ns    |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V PCI          |       | 0.8               |          | 0.9  |          | 1.0  |            | 1.2  |          | 1.6  | ns    |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V TTL         |       | 0.7               |          | 0.8  |          | 0.9  |            | 1.0  |          | 1.4  | ns    |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V TTL          |       | 0.9               |          | 1.1  |          | 1.2  |            | 1.4  |          | 1.9  | ns    |
| Input Modu         | le Predicted Routing Delays <sup>3</sup> |       |                   |          |      |          |      |            |      |          |      |       |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                     |       | 0.3               |          | 0.3  |          | 0.4  |            | 0.5  |          | 0.7  | ns    |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                     |       | 0.4               |          | 0.5  |          | 0.6  |            | 0.7  |          | 1    | ns    |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                     |       | 0.5               |          | 0.7  |          | 0.8  |            | 0.9  |          | 1.3  | ns    |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                     |       | 0.7               |          | 0.9  |          | 1    |            | 1.1  |          | 1.5  | ns    |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                     |       | 1.2               |          | 1.5  |          | 1.7  |            | 2.1  |          | 2.9  | ns    |
| t <sub>IRD12</sub> | FO = 12 Routing Delay                    |       | 1.7               |          | 2.2  |          | 2.5  |            | 3    |          | 4.2  | ns    |

## (Worst-Case Commercial Conditions, $V_{CCA} = 2.25 \text{ V}$ , $V_{CCI} = 3.0 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ )

Notes:

1. All –3 speed grades have been discontinued.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

### Table 2-40 A54SX72A Timing Characteristics

| (Worst-Case Commercial | Conditions Vaca -             | - 2 25 V V                   | $30V T = 70^{\circ}C$ |
|------------------------|-------------------------------|------------------------------|-----------------------|
| (worst-case commercial | Conditions V <sub>CCA</sub> - | - 2.23 v, v <sub>CCl</sub> – | 3.0 v, 1 = 70 C       |

|                                |                                   | -3 Sp | -3 Speed <sup>1</sup> -2 Speed -1 Speed S |      | Std.  | Speed | -F Speed |      |       |      |       |       |
|--------------------------------|-----------------------------------|-------|-------------------------------------------|------|-------|-------|----------|------|-------|------|-------|-------|
| Parameter                      | Description                       | Min.  | Max.                                      | Min. | Max.  | Min.  | Max.     | Min. | Max.  | Min. | Max.  | Units |
| 3.3 V PCI O                    | utput Module Timing <sup>2</sup>  |       |                                           |      |       |       |          |      |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High           |       | 2.3                                       |      | 2.7   |       | 3.0      |      | 3.6   |      | 5.0   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low           |       | 2.5                                       |      | 2.9   |       | 3.2      |      | 3.8   |      | 5.3   | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L             |       | 1.4                                       |      | 1.7   |       | 1.9      |      | 2.2   |      | 3.1   | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H             |       | 2.3                                       |      | 2.7   |       | 3.0      |      | 3.6   |      | 5.0   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z             |       | 2.5                                       |      | 2.8   |       | 3.2      |      | 3.8   |      | 5.3   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z             |       | 2.5                                       |      | 2.9   |       | 3.2      |      | 3.8   |      | 5.3   | ns    |
| d <sub>TLH</sub> <sup>3</sup>  | Delta Low to High                 |       | 0.025                                     |      | 0.03  |       | 0.03     |      | 0.04  |      | 0.045 | ns/pF |
| d <sub>THL</sub> <sup>3</sup>  | Delta High to Low                 |       | 0.015                                     |      | 0.015 |       | 0.015    |      | 0.015 |      | 0.025 | ns/pF |
| 3.3 V LVTTL                    | Output Module Timing <sup>4</sup> |       |                                           |      |       |       |          |      |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High           |       | 3.2                                       |      | 3.7   |       | 4.2      |      | 5.0   |      | 6.9   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low           |       | 3.2                                       |      | 3.7   |       | 4.2      |      | 4.9   |      | 6.9   | ns    |
| t <sub>DHLS</sub>              | Data-to-Pad High to Low—low slew  |       | 10.3                                      |      | 11.9  |       | 13.5     |      | 15.8  |      | 22.2  | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L             |       | 2.2                                       |      | 2.6   |       | 2.9      |      | 3.4   |      | 4.8   | ns    |
| t <sub>ENZLS</sub>             | Enable-to-Pad, Z to L—low slew    |       | 15.8                                      |      | 18.9  |       | 21.3     |      | 25.4  |      | 34.9  | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H             |       | 3.2                                       |      | 3.7   |       | 4.2      |      | 5.0   |      | 6.9   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z             |       | 2.9                                       |      | 3.3   |       | 3.7      |      | 4.4   |      | 6.2   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z             |       | 3.2                                       |      | 3.7   |       | 4.2      |      | 4.9   |      | 6.9   | ns    |
| d <sub>TLH</sub> <sup>3</sup>  | Delta Low to High                 |       | 0.025                                     |      | 0.03  |       | 0.03     |      | 0.04  |      | 0.045 | ns/pF |
| d <sub>THL</sub> <sup>3</sup>  | Delta High to Low                 |       | 0.015                                     |      | 0.015 |       | 0.015    |      | 0.015 |      | 0.025 | ns/pF |
| d <sub>THLS</sub> <sup>3</sup> | Delta High to Low—low slew        |       | 0.053                                     |      | 0.053 |       | 0.067    |      | 0.073 |      | 0.107 | ns/pF |

#### Notes:

1. All –3 speed grades have been discontinued.

2. Delays based on 10 pF loading and 25  $\Omega$  resistance.

3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1 * V_{CCI} - 0.9 * V_{CCI}) / (C_{load} * d_{T[LH|HL|HLS]})$ where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

4. Delays based on 35 pF loading.

### SX-A Family FPGAs

#### Table 2-41 • A54SX72A Timing Characteristics

| (Worst-Case Commercial Conditions | V <sub>CCA</sub> = 2.25 V, V <sub>CCI</sub> = 4.75 V, T <sub>J</sub> = 70°C) |
|-----------------------------------|------------------------------------------------------------------------------|
|-----------------------------------|------------------------------------------------------------------------------|

|                                           |                                  | -3 Sp | 3 Speed <sup>1</sup> –2 Speed –1 Speed 5 |      | Std.  | Speed | d –F Speed |      |       |      |       |       |
|-------------------------------------------|----------------------------------|-------|------------------------------------------|------|-------|-------|------------|------|-------|------|-------|-------|
| Parameter                                 | Description                      | Min.  | Max.                                     | Min. | Max.  | Min.  | Max.       | Min. | Max.  | Min. | Max.  | Units |
| 5 V PCI Output Module Timing <sup>2</sup> |                                  |       |                                          |      |       |       |            |      |       | •    |       |       |
| t <sub>DLH</sub>                          | Data-to-Pad Low to High          |       | 2.7                                      |      | 3.1   |       | 3.5        |      | 4.1   |      | 5.7   | ns    |
| t <sub>DHL</sub>                          | Data-to-Pad High to Low          |       | 3.4                                      |      | 3.9   |       | 4.4        |      | 5.1   |      | 7.2   | ns    |
| t <sub>ENZL</sub>                         | Enable-to-Pad, Z to L            |       | 1.3                                      |      | 1.5   |       | 1.7        |      | 2.0   |      | 2.8   | ns    |
| t <sub>ENZH</sub>                         | Enable-to-Pad, Z to H            |       | 2.7                                      |      | 3.1   |       | 3.5        |      | 4.1   |      | 5.7   | ns    |
| t <sub>ENLZ</sub>                         | Enable-to-Pad, L to Z            |       | 3.0                                      |      | 3.5   |       | 3.9        |      | 4.6   |      | 6.4   | ns    |
| t <sub>ENHZ</sub>                         | Enable-to-Pad, H to Z            |       | 3.4                                      |      | 3.9   |       | 4.4        |      | 5.1   |      | 7.2   | ns    |
| d <sub>TLH</sub> <sup>3</sup>             | Delta Low to High                |       | 0.016                                    |      | 0.016 |       | 0.02       |      | 0.022 |      | 0.032 | ns/pF |
| d <sub>THL</sub> <sup>3</sup>             | Delta High to Low                |       | 0.026                                    |      | 0.03  |       | 0.032      |      | 0.04  |      | 0.052 | ns/pF |
| 5 V TTL Out                               | put Module Timing <sup>4</sup>   | •     |                                          |      |       |       |            |      |       | •    |       |       |
| t <sub>DLH</sub>                          | Data-to-Pad Low to High          |       | 2.4                                      |      | 2.8   |       | 3.1        |      | 3.7   |      | 5.1   | ns    |
| t <sub>DHL</sub>                          | Data-to-Pad High to Low          |       | 3.1                                      |      | 3.5   |       | 4.0        |      | 4.7   |      | 6.6   | ns    |
| t <sub>DHLS</sub>                         | Data-to-Pad High to Low—low slew |       | 7.4                                      |      | 8.5   |       | 9.7        |      | 11.4  |      | 15.9  | ns    |
| t <sub>ENZL</sub>                         | Enable-to-Pad, Z to L            |       | 2.1                                      |      | 2.4   |       | 2.7        |      | 3.2   |      | 4.5   | ns    |
| t <sub>ENZLS</sub>                        | Enable-to-Pad, Z to L—low slew   |       | 7.4                                      |      | 8.4   |       | 9.5        |      | 11.0  |      | 15.4  | ns    |
| t <sub>ENZH</sub>                         | Enable-to-Pad, Z to H            |       | 2.4                                      |      | 2.8   |       | 3.1        |      | 3.7   |      | 5.1   | ns    |
| t <sub>ENLZ</sub>                         | Enable-to-Pad, L to Z            |       | 3.6                                      |      | 4.2   |       | 4.7        |      | 5.6   |      | 7.8   | ns    |
| t <sub>ENHZ</sub>                         | Enable-to-Pad, H to Z            |       | 3.1                                      |      | 3.5   |       | 4.0        |      | 4.7   |      | 6.6   | ns    |
| d <sub>TLH</sub> <sup>3</sup>             | Delta Low to High                |       | 0.014                                    |      | 0.017 |       | 0.017      |      | 0.023 |      | 0.031 | ns/pF |
| $d_{THL}^{3}$                             | Delta High to Low                |       | 0.023                                    |      | 0.029 |       | 0.031      |      | 0.037 |      | 0.051 | ns/pF |
| d <sub>THLS</sub> <sup>3</sup>            | Delta High to Low—low slew       |       | 0.043                                    |      | 0.046 |       | 0.057      |      | 0.066 |      | 0.089 | ns/pF |

Notes:

1. All –3 speed grades have been discontinued.

2. Delays based on 50 pF loading.

3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1 * V_{CCI} - 0.9 * V_{CCI}) / (C_{load} * d_{T[LH|HL|HLS]})$ where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

4. Delays based on 35 pF loading.



# 100-Pin TQFP



Figure 3-2 • 100-Pin TQFP

### Note

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.

# 144-Pin TQFP



Figure 3-3 • 144-Pin TQFP (Top View)

## Note

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.



| 329-Pi        | n PBGA               | 329-Pi        | n PBGA               | 329-Pi        | n PBGA               | 329-Pin PBGA  |                      |  |
|---------------|----------------------|---------------|----------------------|---------------|----------------------|---------------|----------------------|--|
| Pin<br>Number | A54SX32A<br>Function | Pin<br>Number | A54SX32A<br>Function | Pin<br>Number | A54SX32A<br>Function | Pin<br>Number | A54SX32A<br>Function |  |
| A1            | GND                  | AA15          | I/O                  | AC6           | I/O                  | B20           | I/O                  |  |
| A2            | GND                  | AA16          | I/O                  | AC7           | I/O                  | B21           | I/O                  |  |
| A3            | V <sub>CCI</sub>     | AA17          | I/O                  | AC8           | I/O                  | B22           | GND                  |  |
| A4            | NC                   | AA18          | I/O                  | AC9           | V <sub>CCI</sub>     | B23           | V <sub>CCI</sub>     |  |
| A5            | I/O                  | AA19          | I/O                  | AC10          | I/O                  | C1            | NC                   |  |
| A6            | I/O                  | AA20          | TDO, I/O             | AC11          | I/O                  | C2            | TDI, I/O             |  |
| A7            | V <sub>CCI</sub>     | AA21          | V <sub>CCI</sub>     | AC12          | I/O                  | C3            | GND                  |  |
| A8            | NC                   | AA22          | I/O                  | AC13          | I/O                  | C4            | I/O                  |  |
| A9            | I/O                  | AA23          | V <sub>CCI</sub>     | AC14          | I/O                  | C5            | I/O                  |  |
| A10           | I/O                  | AB1           | I/O                  | AC15          | NC                   | C6            | I/O                  |  |
| A11           | I/O                  | AB2           | GND                  | AC16          | I/O                  | С7            | I/O                  |  |
| A12           | I/O                  | AB3           | I/O                  | AC17          | I/O                  | С8            | I/O                  |  |
| A13           | CLKB                 | AB4           | I/O                  | AC18          | I/O                  | С9            | I/O                  |  |
| A14           | I/O                  | AB5           | I/O                  | AC19          | I/O                  | C10           | I/O                  |  |
| A15           | I/O                  | AB6           | I/O                  | AC20          | I/O                  | C11           | I/O                  |  |
| A16           | I/O                  | AB7           | I/O                  | AC21          | NC                   | C12           | I/O                  |  |
| A17           | I/O                  | AB8           | I/O                  | AC22          | V <sub>CCI</sub>     | C13           | I/O                  |  |
| A18           | I/O                  | AB9           | I/O                  | AC23          | GND                  | C14           | I/O                  |  |
| A19           | I/O                  | AB10          | I/O                  | B1            | V <sub>CCI</sub>     | C15           | I/O                  |  |
| A20           | I/O                  | AB11          | PRB, I/O             | B2            | GND                  | C16           | I/O                  |  |
| A21           | NC                   | AB12          | I/O                  | B3            | I/O                  | C17           | I/O                  |  |
| A22           | V <sub>CCI</sub>     | AB13          | HCLK                 | B4            | I/O                  | C18           | I/O                  |  |
| A23           | GND                  | AB14          | I/O                  | B5            | I/O                  | C19           | I/O                  |  |
| AA1           | V <sub>CCI</sub>     | AB15          | I/O                  | B6            | I/O                  | C20           | I/O                  |  |
| AA2           | I/O                  | AB16          | I/O                  | B7            | I/O                  | C21           | V <sub>CCI</sub>     |  |
| AA3           | GND                  | AB17          | I/O                  | B8            | I/O                  | C22           | GND                  |  |
| AA4           | I/O                  | AB18          | I/O                  | B9            | I/O                  | C23           | NC                   |  |
| AA5           | I/O                  | AB19          | I/O                  | B10           | I/O                  | D1            | I/O                  |  |
| AA6           | I/O                  | AB20          | I/O                  | B11           | I/O                  | D2            | I/O                  |  |
| AA7           | I/O                  | AB21          | I/O                  | B12           | PRA, I/O             | D3            | I/O                  |  |
| AA8           | I/O                  | AB22          | GND                  | B13           | CLKA                 | D4            | TCK, I/O             |  |
| AA9           | I/O                  | AB23          | I/O                  | B14           | I/O                  | D5            | I/O                  |  |
| AA10          | I/O                  | AC1           | GND                  | B15           | I/O                  | D6            | I/O                  |  |
| AA11          | I/O                  | AC2           | V <sub>CCI</sub>     | B16           | I/O                  | D7            | I/O                  |  |
| AA12          | I/O                  | AC3           | NC                   | B17           | I/O                  | D8            | I/O                  |  |
| AA13          | I/O                  | AC4           | I/O                  | B18           | I/O                  | D9            | I/O                  |  |
| AA14          | I/O                  | AC5           | I/O                  | B19           | I/O                  | D10           | I/O                  |  |



# **Datasheet Information**

# List of Changes

The following table lists critical changes that were made in the current version of the document.

| <b>Previous Version</b> | Changes in Current Version (v5.3)                                                                           | Page  |  |  |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------|-------|--|--|--|
| v5.2                    | –3 speed grades have been discontinued.                                                                     | N/A   |  |  |  |
| (June 2006)             | The "SX-A Timing Model" was updated with –2 data.                                                           | 2-14  |  |  |  |
| v5.1                    | RoHS information was added to the "Ordering Information".                                                   | ii    |  |  |  |
| February 2005           | The "Programming" section was updated.                                                                      | 1-13  |  |  |  |
| v5.0                    | Revised Table 1 and the timing data to reflect the phase out of the –3 speed grade for the A54SX08A device. |       |  |  |  |
|                         | The "Thermal Characteristics" section was updated.                                                          | 2-11  |  |  |  |
|                         | The "176-Pin TQFP" was updated to add pins 81 to 90.                                                        | 3-11  |  |  |  |
|                         | The "484-Pin FBGA" was updated to add pins R4 to Y26                                                        | 3-26  |  |  |  |
| v4.0                    | The "Temperature Grade Offering" is new.                                                                    | 1-iii |  |  |  |
|                         | The "Speed Grade and Temperature Grade Matrix" is new.                                                      |       |  |  |  |
|                         | "SX-A Family Architecture" was updated.                                                                     |       |  |  |  |
|                         | "Clock Resources" was updated.                                                                              |       |  |  |  |
|                         | "User Security" was updated.                                                                                |       |  |  |  |
|                         | "Power-Up/Down and Hot Swapping" was updated.                                                               |       |  |  |  |
|                         | "Dedicated Mode" is new                                                                                     |       |  |  |  |
|                         | Table 1-5 is new.                                                                                           | 1-9   |  |  |  |
|                         | "JTAG Instructions" is new                                                                                  | 1-10  |  |  |  |
|                         | "Design Considerations" was updated.                                                                        | 1-12  |  |  |  |
|                         | The "Programming" section is new.                                                                           | 1-13  |  |  |  |
|                         | "Design Environment" was updated.                                                                           | 1-13  |  |  |  |
|                         | "Pin Description" was updated.                                                                              | 1-15  |  |  |  |
|                         | Table 2-1 was updated.                                                                                      | 2-1   |  |  |  |
|                         | Table 2-2 was updated.                                                                                      | 2-1   |  |  |  |
|                         | Table 2-3 is new.                                                                                           | 2-1   |  |  |  |
|                         | Table 2-4 is new.                                                                                           | 2-1   |  |  |  |
|                         | Table 2-5 was updated.                                                                                      | 2-2   |  |  |  |
|                         | Table 2-6 was updated.                                                                                      | 2-2   |  |  |  |
|                         | "Power Dissipation" is new.                                                                                 | 2-8   |  |  |  |
|                         | Table 2-11 was updated.                                                                                     | 2-9   |  |  |  |



## **Datasheet Categories**

In order to provide the latest information to designers, some datasheets are published before data has been fully characterized. Datasheets are designated as "Product Brief," "Advanced," "Production," and "Datasheet Supplement." The definitions of these categories are as follows:

## **Product Brief**

The product brief is a summarized version of a datasheet (advanced or production) containing general product information. This brief gives an overview of specific device and family information.

## Advanced

This datasheet version contains initial estimated information based on simulation, other products, devices, or speed grades. This information can be used as estimates, but not for production.

## Unmarked (production)

This datasheet version contains information that is considered to be final.

## **Datasheet Supplement**

The datasheet supplement gives specific device information for a derivative family that differs from the general family datasheet. The supplement is to be used in conjunction with the datasheet to obtain more detailed information and for specifications that do not differ between the two families.

# International Traffic in Arms Regulations (ITAR) and Export Administration Regulations (EAR)

The products described in this datasheet are subject to the International Traffic in Arms Regulations (ITAR) or the Export Administration Regulations (EAR). They may require an approved export license prior to their export. An export can include a release or disclosure to a foreign national inside or outside the United States.