



Welcome to **E-XFL.COM** 

## Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

| Details                        |                                                                            |
|--------------------------------|----------------------------------------------------------------------------|
| Product Status                 | Active                                                                     |
| Number of LABs/CLBs            | 2880                                                                       |
| Number of Logic Elements/Cells | -                                                                          |
| Total RAM Bits                 | -                                                                          |
| Number of I/O                  | 249                                                                        |
| Number of Gates                | 48000                                                                      |
| Voltage - Supply               | 2.25V ~ 5.25V                                                              |
| Mounting Type                  | Surface Mount                                                              |
| Operating Temperature          | -40°C ~ 85°C (TA)                                                          |
| Package / Case                 | 329-BBGA                                                                   |
| Supplier Device Package        | 329-PBGA (31x31)                                                           |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a54sx32a-bgg329i |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| General Description                                                        |
|----------------------------------------------------------------------------|
| Introduction                                                               |
| SX-A Family Architecture 1-1                                               |
| Other Architectural Features 1-7                                           |
| Programming 1-13                                                           |
| Related Documents 1-14                                                     |
| Pin Description                                                            |
| Detailed Specifications                                                    |
| Operating Conditions 2-1                                                   |
| Typical SX-A Standby Current                                               |
| Electrical Specifications                                                  |
| PCI Compliance for the SX-A Family 2-3                                     |
| Thermal Characteristics 2-11                                               |
| SX-A Timing Model                                                          |
| Sample Path Calculations                                                   |
| Output Buffer Delays 2-15                                                  |
| AC Test Loads 2-15                                                         |
| Input Buffer Delays 2-16                                                   |
| C-Cell Delays 2-16                                                         |
| Cell Timing Characteristics 2-16                                           |
| Timing Characteristics 2-17                                                |
| Temperature and Voltage Derating Factors 2-17                              |
| Timing Characteristics                                                     |
| Package Pin Assignments                                                    |
| 208-Pin PQFP                                                               |
| 100-Pin TQFP 3-5                                                           |
| 144-Pin TQFP                                                               |
| 176-Pin TQFP                                                               |
| 329-Pin PBGA 3-14                                                          |
| 144-Pin FBGA 3-18                                                          |
| 256-Pin FBGA 3-21                                                          |
| 484-Pin FBGA 3-26                                                          |
| Datasheet Information                                                      |
| List of Changes 4-1                                                        |
| Datasheet Categories                                                       |
| International Traffic in Arms Regulations (ITAR) and Export Administration |
| Regulations (EAR)                                                          |

iv v5.3



#### **Clock Resources**

Actel's high-drive routing structure provides three clock networks (Table 1-1). The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select multiplexor (MUX) in each R-cell. HCLK cannot be connected to combinatorial logic. This provides a fast propagation path for the clock signal. If not used, this pin must be set as Low or High on the board. It must not be left floating. Figure 1-7 describes the clock circuit used for the constant load HCLK and the macros supported.

HCLK does not function until the fourth clock cycle each time the device is powered up to prevent false output levels due to any possible slow power-on-reset signal and fast start-up clock circuit. To activate HCLK from the first cycle, the TRST pin must be reserved in the Design software and the pin must be tied to GND on the board.

Two additional clocks (CLKA, CLKB) are global clocks that can be sourced from external pins or from internal logic signals within the SX-A device. CLKA and CLKB may be connected to sequential cells or to combinational logic. If CLKA or CLKB pins are not used or sourced from signals, these pins must be set as Low or High on the board. They must not be left floating. Figure 1-8 describes the CLKA

and CLKB circuit used and the macros supported in SX-A devices with the exception of A54SX72A.

In addition, the A54SX72A device provides four quadrant clocks (QCLKA, QCLKB, QCLKC, and QCLKD—corresponding to bottom-left, bottom-right, top-left, and top-right locations on the die, respectively), which can be sourced from external pins or from internal logic signals within the device. Each of these clocks can individually drive up to an entire quadrant of the chip, or they can be grouped together to drive multiple quadrants (Figure 1-9 on page 1-6). QCLK pins can function as user I/O pins. If not used, the QCLK pins must be tied Low or High on the board and must not be left floating.

For more information on how to use quadrant clocks in the A54SX72A device, refer to the *Global Clock Networks* in Actel's Antifuse Devices and Using A54SX72A and RT54SX72S Quadrant Clocks application notes.

The CLKA, CLKB, and QCLK circuits for A54SX72A as well as the macros supported are shown in Figure 1-10 on page 1-6. Note that bidirectional clock buffers are only available in A54SX72A. For more information, refer to the "Pin Description" section on page 1-15.

Table 1-1 • SX-A Clock Resources

|                                              | A54SX08A | A54SX16A | A54SX32A | A54SX72A |
|----------------------------------------------|----------|----------|----------|----------|
| Routed Clocks (CLKA, CLKB)                   | 2        | 2        | 2        | 2        |
| Hardwired Clocks (HCLK)                      | 1        | 1        | 1        | 1        |
| Quadrant Clocks (QCLKA, QCLKB, QCLKC, QCLKD) | 0        | 0        | 0        | 4        |



Figure 1-7 • SX-A HCLK Clock Buffer



Figure 1-8 • SX-A Routed Clock Buffer

v5.3 1-5

## Power-Up/Down and Hot Swapping

SX-A I/Os are configured to be hot-swappable, with the exception of 3.3 V PCI. During power-up/down (or partial up/down), all I/Os are tristated. V<sub>CCA</sub> and V<sub>CCI</sub> do not have to be stable during power-up/down, and can be powered up/down in any order. When the SX-A device is plugged into an electrically active system, the device will not degrade the reliability of or cause damage to the host system. The device's output pins are driven to a high impedance state until normal chip operating conditions

are reached. Table 1-4 summarizes the  $V_{CCA}$  voltage at which the I/Os behave according to the user's design for an SX-A device at room temperature for various ramp-up rates. The data reported assumes a linear ramp-up profile to 2.5 V. For more information on power-up and hot-swapping, refer to the application note, Actel SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications.

Table 1-2 • I/O Features

| Function                          | Description                                                                                                                                                                                     |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Buffer Threshold Selections | • 5 V: PCI, TTL                                                                                                                                                                                 |
|                                   | • 3.3 V: PCI, LVTTL                                                                                                                                                                             |
|                                   | • 2.5 V: LVCMOS2 (commercial only)                                                                                                                                                              |
| Flexible Output Driver            | • 5 V: PCI, TTL                                                                                                                                                                                 |
|                                   | • 3.3 V: PCI, LVTTL                                                                                                                                                                             |
|                                   | • 2.5 V: LVCMOS2 (commercial only)                                                                                                                                                              |
| Output Buffer                     | "Hot-Swap" Capability (3.3 V PCI is not hot swappable)                                                                                                                                          |
|                                   | I/O on an unpowered device does not sink current                                                                                                                                                |
|                                   | Can be used for "cold-sparing"                                                                                                                                                                  |
|                                   | Selectable on an individual I/O basis                                                                                                                                                           |
|                                   | Individually selectable slew rate; high slew or low slew (The default is high slew rate). The slew is only affected on the falling edge of an output. Rising edges of outputs are not affected. |
| Power-Up                          | Individually selectable pull-ups and pull-downs during power-up (default is to power-up in tristate)                                                                                            |
|                                   | Enables deterministic power-up of device                                                                                                                                                        |
|                                   | $V_{CCA}$ and $V_{CCI}$ can be powered in any order                                                                                                                                             |

**Table 1-3** • I/O Characteristics for All I/O Configurations

|                     | Hot Swappable | Slew Rate Control                          | Power-Up Resistor    |
|---------------------|---------------|--------------------------------------------|----------------------|
| TTL, LVTTL, LVCMOS2 | Yes           | Yes. Only affects falling edges of outputs | Pull-up or pull-down |
| 3.3 V PCI           | No            | No. High slew rate only                    | Pull-up or pull-down |
| 5 V PCI             | Yes           | No. High slew rate only                    | Pull-up or pull-down |

Table 1-4 • Power-Up Time at which I/Os Become Active

| Supply Ramp Rate | <b>0.25 V/</b> μ <b>s</b> | <b>0.025 V</b> /μs | 5 V/ms | 2.5 V/ms | 0.5 V/ms | 0.25 V/ms | 0.1 V/ms | 0.025 V/ms |
|------------------|---------------------------|--------------------|--------|----------|----------|-----------|----------|------------|
| Units            | μ <b>s</b>                | μ <b>s</b>         | ms     | ms       | ms       | ms        | ms       | ms         |
| A54SX08A         | 10                        | 96                 | 0.34   | 0.65     | 2.7      | 5.4       | 12.9     | 50.8       |
| A54SX16A         | 10                        | 100                | 0.36   | 0.62     | 2.5      | 4.7       | 11.0     | 41.6       |
| A54SX32A         | 10                        | 100                | 0.46   | 0.74     | 2.8      | 5.2       | 12.1     | 47.2       |
| A54SX72A         | 10                        | 100                | 0.41   | 0.67     | 2.6      | 5.0       | 12.1     | 47.2       |

1-8 v5.3



## **Boundary-Scan Testing (BST)**

All SX-A devices are IEEE 1149.1 compliant and offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. The BST function is controlled through the special JTAG pins (TMS, TDI, TCK, TDO, and TRST). The functionality of the JTAG pins is defined by two available modes: Dedicated and Flexible. TMS cannot be employed as a user I/O in either mode.

#### **Dedicated Mode**

In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification.

To select Dedicated mode, the user must reserve the JTAG pins in Actel's Designer software. Reserve the JTAG pins by checking the **Reserve JTAG** box in the Device Selection Wizard (Figure 1-12).

The default for the software is Flexible mode; all boxes are unchecked. Table 1-5 lists the definitions of the options in the Device Selection Wizard.



Figure 1-12 • Device Selection Wizard

Table 1-5 • Reserve Pin Definitions

| Pin                        | Function                                                                             |  |  |  |  |  |  |  |
|----------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Reserve JTAG               | Keeps pins from being used and changes the behavior of JTAG pins (no pull-up on TMS) |  |  |  |  |  |  |  |
| Reserve JTAG Test<br>Reset | Regular I/O or JTAG reset with an internal pull-up                                   |  |  |  |  |  |  |  |
| Reserve Probe              | Keeps pins from being used or regular I/O                                            |  |  |  |  |  |  |  |

#### Flexible Mode

In Flexible mode, TDI, TCK, and TDO may be employed as either user I/Os or as JTAG input pins. The internal resistors on the TMS and TDI pins are not present in flexible JTAG mode.

To select the Flexible mode, uncheck the **Reserve JTAG** box in the Device Selection Wizard dialog in the Actel Designer software. In Flexible mode, TDI, TCK, and TDO pins may function as user I/Os or BST pins. The functionality is controlled by the BST Test Access Port (TAP) controller. The TAP controller receives two control inputs, TMS and TCK. Upon power-up, the TAP controller enters the Test-Logic-Reset state. In this state, TDI, TCK, and TDO function as user I/Os. The TDI, TCK, and TDO are transformed from user I/Os into BST pins when a rising edge on TCK is detected while TMS is at logic low. To return to Test-Logic Reset state, TMS must be high for at least five TCK cycles. **An external 10 k pull-up resistor to V**<sub>CCI</sub> **should be placed on the TMS pin to pull it High by default.** 

Table 1-6 describes the different configuration requirements of BST pins and their functionality in different modes.

Table 1-6 • Boundary-Scan Pin Configurations and Functions

| Mode                | Designer<br>"Reserve JTAG"<br>Selection | TAP Controller<br>State         |
|---------------------|-----------------------------------------|---------------------------------|
| Dedicated (JTAG)    | Checked                                 | Any                             |
| Flexible (User I/O) | Unchecked                               | Test-Logic-Reset                |
| Flexible (JTAG)     | Unchecked                               | Any EXCEPT Test-<br>Logic-Reset |

#### **TRST Pin**

The TRST pin functions as a dedicated Boundary-Scan Reset pin when the **Reserve JTAG Test Reset** option is selected as shown in Figure 1-12. An internal pull-up resistor is permanently enabled on the TRST pin in this mode. Actel recommends connecting this pin to ground in normal operation to keep the JTAG state controller in the Test-Logic-Reset state. When JTAG is being used, it can be left floating or can be driven high.

When the **Reserve JTAG Test Reset** option is not selected, this pin will function as a regular I/O. If unused as an I/O in the design, it will be configured as a tristated output.

v5.3 1-9

#### **SX-A Probe Circuit Control Pins**

SX-A devices contain internal probing circuitry that provides built-in access to every node in a design, enabling 100% real-time observation and analysis of a device's internal logic nodes without design iteration. The probe circuitry is accessed by Silicon Explorer II, an easy to use, integrated verification and logic analysis tool that can sample data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds.

The Silicon Explorer II tool uses the boundary-scan ports (TDI, TCK, TMS, and TDO) to select the desired nets for verification. The selected internal nets are assigned to the

PRA/PRB pins for observation. Figure 1-13 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification.

## **Design Considerations**

In order to preserve device probing capabilities, users should avoid using the TDI, TCK, TDO, PRA, and PRB pins as input or bidirectional ports. Since these pins are active during probing, critical input signals through these pins are not available. In addition, the security fuse must not be programmed to preserve probing capabilities. Actel recommends that you use a  $70\,\Omega$  series termination resistor on every probe connector (TDI, TCK, TMS, TDO, PRA, PRB). The  $70\,\Omega$  series termination is used to prevent data transmission corruption during probing and reading back the checksum.



Figure 1-13 • Probe Setup

1-12 v5.3

### **Guidelines for Estimating Power**

The following guidelines are meant to represent worst-case scenarios; they can be generally used to predict the upper limits of power dissipation:

Logic Modules (m) = 20% of modules

Inputs Switching (n) = Number inputs/4

Outputs Switching (p) = Number of outputs/4

CLKA Loads (q1) = 20% of R-cells

CLKB Loads (q2) = 20% of R-cells

Load Capacitance (CL) = 35 pF

Average Logic Module Switching Rate (fm) = f/10

Average Input Switching Rate (fn) = f/5

Average Output Switching Rate (fp) = f/10

Average CLKA Rate (fq1) = f/2

Average CLKB Rate (fq2) = f/2

Average HCLK Rate (fs1) = f

HCLK loads (s1) = 20% of R-cells

To assist customers in estimating the power dissipations of their designs, Actel has published the eX, SX-A and RT54SX-S Power Calculator worksheet.

2-10 v5.3

Table 2-19 • A54SX08A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                                |                                   | -2 S | peed  | -1 S | peed  | Std. | Speed | −F S | peed  |       |
|--------------------------------|-----------------------------------|------|-------|------|-------|------|-------|------|-------|-------|
| Parameter                      | Description                       | Min. | Мах.  | Min. | Max.  | Min. | Max.  | Min. | Max.  | Units |
| 3.3 V PCI Ou                   |                                   |      |       |      |       |      |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High           |      | 2.2   |      | 2.4   |      | 2.9   |      | 4.0   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low           |      | 2.3   |      | 2.6   |      | 3.1   |      | 4.3   | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L             |      | 1.7   |      | 1.9   |      | 2.2   |      | 3.1   | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H             |      | 2.2   |      | 2.4   |      | 2.9   |      | 4.0   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z             |      | 2.8   |      | 3.2   |      | 3.8   |      | 5.3   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z             |      | 2.3   |      | 2.6   |      | 3.1   |      | 4.3   | ns    |
| $d_{TLH}^2$                    | Delta Low to High                 |      | 0.03  |      | 0.03  |      | 0.04  |      | 0.045 | ns/pF |
| $d_{THL}^2$                    | Delta High to Low                 |      | 0.015 |      | 0.015 |      | 0.015 |      | 0.025 | ns/pF |
| 3.3 V LVTTL (                  | Dutput Module Timing <sup>3</sup> | •    |       |      |       |      |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High           |      | 3.0   |      | 3.4   |      | 4.0   |      | 5.6   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low           |      | 3.0   |      | 3.3   |      | 3.9   |      | 5.5   | ns    |
| t <sub>DHLS</sub>              | Data-to-Pad High to Low—low slew  |      | 10.4  |      | 11.8  |      | 13.8  |      | 19.3  | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L             |      | 2.6   |      | 2.9   |      | 3.4   |      | 4.8   | ns    |
| t <sub>ENZLS</sub>             | Enable-to-Pad, Z to L—low slew    |      | 18.9  |      | 21.3  |      | 25.4  |      | 34.9  | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H             |      | 3     |      | 3.4   |      | 4     |      | 5.6   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z             |      | 3.3   |      | 3.7   |      | 4.4   |      | 6.2   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z             |      | 3     |      | 3.3   |      | 3.9   |      | 5.5   | ns    |
| $d_{TLH}^2$                    | Delta Low to High                 |      | 0.03  |      | 0.03  |      | 0.04  |      | 0.045 | ns/pF |
| $d_{THL}^2$                    | Delta High to Low                 |      | 0.015 |      | 0.015 |      | 0.015 |      | 0.025 | ns/pF |
| d <sub>THLS</sub> <sup>2</sup> | Delta High to Low—low slew        |      | 0.053 |      | 0.067 |      | 0.073 |      | 0.107 | ns/pF |

#### Notes:

- 1. Delays based on 10 pF loading and 25  $\Omega$  resistance.
- 2. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1*V_{CCI} 0.9*V_{CCI})'$  ( $C_{load}*d_{T[LH|HL|HLS]}$ ) where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

3. Delays based on 35 pF loading.

2-24 v5.3



Table 2-20 • A54SX08A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 4.75 V, T<sub>J</sub> = 70°C)

|                               |                                  | -2 S | peed  | -1 S | peed  | Std. S | Speed | −F S | peed  |       |
|-------------------------------|----------------------------------|------|-------|------|-------|--------|-------|------|-------|-------|
| Parameter                     | Description                      | Min. | Мах.  | Min. | Мах.  | Min.   | Max.  | Min. | Мах.  | Units |
| 5 V PCI Outp                  | ut Module Timing <sup>1</sup>    |      |       |      |       |        |       |      |       | •     |
| t <sub>DLH</sub>              | Data-to-Pad Low to High          |      | 2.4   |      | 2.8   |        | 3.2   |      | 4.5   | ns    |
| t <sub>DHL</sub>              | Data-to-Pad High to Low          |      | 3.2   |      | 3.6   |        | 4.2   |      | 5.9   | ns    |
| t <sub>ENZL</sub>             | Enable-to-Pad, Z to L            |      | 1.5   |      | 1.7   |        | 2.0   |      | 2.8   | ns    |
| t <sub>ENZH</sub>             | Enable-to-Pad, Z to H            |      | 2.4   |      | 2.8   |        | 3.2   |      | 4.5   | ns    |
| t <sub>ENLZ</sub>             | Enable-to-Pad, L to Z            |      | 3.5   |      | 3.9   |        | 4.6   |      | 6.4   | ns    |
| t <sub>ENHZ</sub>             | Enable-to-Pad, H to Z            |      | 3.2   |      | 3.6   |        | 4.2   |      | 5.9   | ns    |
| $d_{TLH}^2$                   | Delta Low to High                |      | 0.016 |      | 0.02  |        | 0.022 |      | 0.032 | ns/pF |
| d <sub>THL</sub> <sup>2</sup> | Delta High to Low                |      | 0.03  |      | 0.032 |        | 0.04  |      | 0.052 | ns/pF |
| 5 V TTL Outp                  | out Module Timing <sup>3</sup>   |      |       |      |       |        |       |      |       |       |
| t <sub>DLH</sub>              | Data-to-Pad Low to High          |      | 2.4   |      | 2.8   |        | 3.2   |      | 4.5   | ns    |
| t <sub>DHL</sub>              | Data-to-Pad High to Low          |      | 3.2   |      | 3.6   |        | 4.2   |      | 5.9   | ns    |
| t <sub>DHLS</sub>             | Data-to-Pad High to Low—low slew |      | 7.6   |      | 8.6   |        | 10.1  |      | 14.2  | ns    |
| t <sub>ENZL</sub>             | Enable-to-Pad, Z to L            |      | 2.4   |      | 2.7   |        | 3.2   |      | 4.5   | ns    |
| t <sub>ENZLS</sub>            | Enable-to-Pad, Z to L—low slew   |      | 8.4   |      | 9.5   |        | 11.0  |      | 15.4  | ns    |
| t <sub>ENZH</sub>             | Enable-to-Pad, Z to H            |      | 2.4   |      | 2.8   |        | 3.2   |      | 4.5   | ns    |
| t <sub>ENLZ</sub>             | Enable-to-Pad, L to Z            |      | 4.2   |      | 4.7   |        | 5.6   |      | 7.8   | ns    |
| t <sub>ENHZ</sub>             | Enable-to-Pad, H to Z            |      | 3.2   |      | 3.6   |        | 4.2   |      | 5.9   | ns    |
| $d_{TLH}$                     | Delta Low to High                |      | 0.017 |      | 0.017 |        | 0.023 |      | 0.031 | ns/pF |
| d <sub>THL</sub>              | Delta High to Low                |      | 0.029 |      | 0.031 |        | 0.037 |      | 0.051 | ns/pF |
| d <sub>THLS</sub>             | Delta High to Low—low slew       |      | 0.046 |      | 0.057 |        | 0.066 |      | 0.089 | ns/pF |

#### Notes:

- 1. Delays based on 50 pF loading.
- 2. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1*V_{CCI} 0.9*V_{CCI})'$  ( $C_{load}*d_{T[LH|HL|HLS]}$ ) where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

3. Delays based on 35 pF loading.



Table 2-21 • A54SX16A Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                    |                                          | -3 Sp | oeed <sup>1</sup> | -2 S | peed | -1 S <sub> </sub> | peed | Std. 9 | peed | -F Speed |      |       |
|--------------------|------------------------------------------|-------|-------------------|------|------|-------------------|------|--------|------|----------|------|-------|
| Parameter          | Description                              | Min.  | Max.              | Min. | Max. | Min.              | Max. | Min.   | Max. | Min.     | Max. | Units |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V PCI         |       | 0.5               |      | 0.5  |                   | 0.6  |        | 0.7  |          | 0.9  | ns    |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V PCI          |       | 0.7               |      | 0.8  |                   | 0.9  |        | 1.1  |          | 1.5  | ns    |
| t <sub>INYH</sub>  | Input Data Pad to Y High 5 V TTL         |       | 0.5               |      | 0.5  |                   | 0.6  |        | 0.7  |          | 0.9  | ns    |
| t <sub>INYL</sub>  | Input Data Pad to Y Low 5 V TTL          |       | 0.7               |      | 0.8  |                   | 0.9  |        | 1.1  |          | 1.5  | ns    |
| Input Modu         | le Predicted Routing Delays <sup>2</sup> |       |                   |      |      |                   |      |        |      |          |      |       |
| t <sub>IRD1</sub>  | FO = 1 Routing Delay                     |       | 0.3               |      | 0.3  |                   | 0.3  |        | 0.4  |          | 0.6  | ns    |
| t <sub>IRD2</sub>  | FO = 2 Routing Delay                     |       | 0.4               |      | 0.5  |                   | 0.5  |        | 0.6  |          | 0.8  | ns    |
| t <sub>IRD3</sub>  | FO = 3 Routing Delay                     |       | 0.5               |      | 0.6  |                   | 0.7  |        | 8.0  |          | 1.1  | ns    |
| t <sub>IRD4</sub>  | FO = 4 Routing Delay                     |       | 0.7               |      | 0.8  |                   | 0.9  |        | 1.0  |          | 1.4  | ns    |
| t <sub>IRD8</sub>  | FO = 8 Routing Delay                     |       | 1.2               |      | 1.4  |                   | 1.5  |        | 0.8  |          | 2.5  | ns    |
| t <sub>IRD12</sub> | FO = 12 Routing Delay                    |       | 1.7               |      | 2.0  |                   | 2.2  |        | 2.6  |          | 3.6  | ns    |

#### Notes:

- 1. All –3 speed grades have been discontinued.
- 2. For dual-module macros, use  $t_{PD}$  +  $t_{RD1}$  +  $t_{PDn}$ ,  $t_{RCO}$  +  $t_{RD1}$  +  $t_{PDn}$ , or  $t_{PD1}$  +  $t_{RD1}$  +  $t_{SUD}$ , whichever is appropriate.
- 3. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.



Table 2-27 • A54SX16A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 4.75 V, T<sub>J</sub> = 70°C)

|                                |                                  | -3 Spee | d <sup>1</sup> | -2 S <sub>I</sub> | peed  | -1 S | peed  | Std. S | Speed | −F S | peed  |       |
|--------------------------------|----------------------------------|---------|----------------|-------------------|-------|------|-------|--------|-------|------|-------|-------|
| Parameter                      | Description                      | Min. M  | ax.            | Min.              | Max.  | Min. | Max.  | Min.   | Мах.  | Min. | Max.  | Units |
| 5 V PCI Out                    | put Module Timing <sup>2</sup>   |         |                |                   |       |      |       |        |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High          | 2       | 2.2            |                   | 2.5   |      | 2.8   |        | 3.3   |      | 4.6   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low          | 2       | 8.             |                   | 3.2   |      | 3.6   |        | 4.2   |      | 5.9   | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L            | 1       | .3             |                   | 1.5   |      | 1.7   |        | 2.0   |      | 2.8   | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H            | 2       | 2.2            |                   | 2.5   |      | 2.8   |        | 3.3   |      | 4.6   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z            | 3       | 3.0            |                   | 3.5   |      | 3.9   |        | 4.6   |      | 6.4   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z            | 2       | 8.8            |                   | 3.2   |      | 3.6   |        | 4.2   |      | 5.9   | ns    |
| $d_{TLH}^3$                    | Delta Low to High                | 0.0     | 016            |                   | 0.016 |      | 0.02  |        | 0.022 |      | 0.032 | ns/pF |
| $d_{THL}^{3}$                  | Delta High to Low                | 0.0     | 026            |                   | 0.03  |      | 0.032 |        | 0.04  |      | 0.052 | ns/pF |
| 5 V TTL Out                    | put Module Timing <sup>4</sup>   |         |                |                   |       |      |       |        |       |      |       |       |
| t <sub>DLH</sub>               | Data-to-Pad Low to High          | 2       | 2              |                   | 2.5   |      | 2.8   |        | 3.3   |      | 4.6   | ns    |
| t <sub>DHL</sub>               | Data-to-Pad High to Low          | 2       | 8.             |                   | 3.2   |      | 3.6   |        | 4.2   |      | 5.9   | ns    |
| t <sub>DHLS</sub>              | Data-to-Pad High to Low—low slew | 6       | 5.7            |                   | 7.7   |      | 8.7   |        | 10.2  |      | 14.3  | ns    |
| t <sub>ENZL</sub>              | Enable-to-Pad, Z to L            | 2       | 1.1            |                   | 2.4   |      | 2.7   |        | 3.2   |      | 4.5   | ns    |
| t <sub>ENZLS</sub>             | Enable-to-Pad, Z to L—low slew   | 7       | '.4            |                   | 8.4   |      | 9.5   |        | 11.0  |      | 15.4  | ns    |
| t <sub>ENZH</sub>              | Enable-to-Pad, Z to H            | 1       | .9             |                   | 2.2   |      | 2.5   |        | 2.9   |      | 4.1   | ns    |
| t <sub>ENLZ</sub>              | Enable-to-Pad, L to Z            | 3       | 3.6            |                   | 4.2   |      | 4.7   |        | 5.6   |      | 7.8   | ns    |
| t <sub>ENHZ</sub>              | Enable-to-Pad, H to Z            | 2       | 2.5            |                   | 2.9   |      | 3.3   |        | 3.9   |      | 5.4   | ns    |
| $d_{TLH}^3$                    | Delta Low to High                | 0.0     | 014            |                   | 0.017 |      | 0.017 |        | 0.023 |      | 0.031 | ns/pF |
| $d_{THL}^3$                    | Delta High to Low                | 0.0     | 023            |                   | 0.029 |      | 0.031 |        | 0.037 |      | 0.051 | ns/pF |
| d <sub>THLS</sub> <sup>3</sup> | Delta High to Low—low slew       | 0.0     | 043            |                   | 0.046 |      | 0.057 |        | 0.066 |      | 0.089 | ns/pF |

#### Notes:

- 1. All –3 speed grades have been discontinued.
- 2. Delays based on 50 pF loading.
- 3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1*V_{CCI} 0.9*V_{CCI})'$  ( $C_{load} * d_{T[LH|HL]HLS}$ ) where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

4. Delays based on 35 pF loading.

Table 2-36 • A54SX72A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 2.25 V, T<sub>J</sub> = 70°C)

|                    |                                                         | -3 Sp | eed* | -2 S | peed | -1 S | peed | Std. | Speed | −F S | peed |       |
|--------------------|---------------------------------------------------------|-------|------|------|------|------|------|------|-------|------|------|-------|
| Parameter          | Description                                             | Min.  | Мах. | Min. | Max. | Min. | Мах. | Min. | Мах.  | Min. | Max. | Units |
| Dedicated (        | Hardwired) Array Clock Netwo                            | orks  |      |      |      |      |      |      |       |      |      |       |
| t <sub>HCKH</sub>  | Input Low to High<br>(Pad to R-cell Input)              |       | 1.6  |      | 1.9  |      | 2.1  |      | 2.5   |      | 3.8  | ns    |
| <sup>t</sup> HCKL  | Input High to Low<br>(Pad to R-cell Input)              |       | 1.6  |      | 1.9  |      | 2.1  |      | 2.5   |      | 3.8  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.5   |      | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.5   |      | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |       | 1.4  |      | 1.6  |      | 1.8  |      | 2.1   |      | 3.3  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 3.0   |      | 3.4  |      | 4.0  |      | 4.6  |       | 6.4  |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |       | 333  |      | 294  |      | 250  |      | 217   |      | 156  | MHz   |
| Routed Arra        | ay Clock Networks                                       |       |      |      |      |      |      |      |       |      |      |       |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 2.3  |      | 2.6  |      | 2.9  |      | 3.4   |      | 4.8  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 2.8  |      | 3.2  |      | 3.7  |      | 4.3   |      | 6.0  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 2.4  |      | 2.8  |      | 3.2  |      | 3.7   |      | 5.2  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 2.9  |      | 3.3  |      | 3.8  |      | 4.5   |      | 6.2  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |       | 2.6  |      | 3.0  |      | 3.4  |      | 4.0   |      | 5.6  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |       | 3.1  |      | 3.6  |      | 4.0  |      | 4.7   |      | 6.6  | ns    |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.5   |      | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.5   |      | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |       | 1.9  |      | 2.2  |      | 2.5  |      | 3.0   |      | 4.1  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |       | 1.8  |      | 2.1  |      | 2.4  |      | 2.8   |      | 3.9  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |       | 1.8  |      | 2.1  |      | 2.4  |      | 2.8   |      | 3.9  | ns    |
| Quadrant A         | rray Clock Networks                                     |       |      |      |      |      |      |      |       |      |      |       |
| t <sub>QCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 2.6  |      | 3.0  |      | 3.4  |      | 4.0   |      | 5.6  | ns    |
| t <sub>QCHKL</sub> | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 2.6  |      | 3.0  |      | 3.3  |      | 3.9   |      | 5.5  | ns    |
| <sup>t</sup> QCKH  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 2.8  |      | 3.2  |      | 3.6  |      | 4.3   |      | 6.0  | ns    |
| <sup>t</sup> QCHKL | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 2.8  |      | 3.2  |      | 3.6  |      | 4.2   |      | 5.9  | ns    |

**Note:** \*All –3 speed grades have been discontinued.

2-44 v5.3



Table 2-38 • A54SX72A Timing Characteristics (Continued) (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                                        | -3 Sp | eed* | -2 S | peed | -1 S | peed | Std. 9 | Speed | −F S <sub>I</sub> | peed |       |
|--------------------|--------------------------------------------------------|-------|------|------|------|------|------|--------|-------|-------------------|------|-------|
| Parameter          | Description                                            | Min.  | Max. | Min. | Мах. | Min. | Max. | Min.   | Max.  | Min.              | Max. | Units |
| <sup>t</sup> QCKH  | Input Low to High (100% Load)<br>(Pad to R-cell Input) |       | 1.6  |      | 1.8  |      | 2.1  |        | 2.4   |                   | 3.4  | ns    |
| <sup>t</sup> QCHKL | Input High to Low (100% Load)<br>(Pad to R-cell Input) |       | 1.6  |      | 1.9  |      | 2.1  |        | 2.5   |                   | 3.5  | ns    |
| t <sub>QPWH</sub>  | Minimum Pulse Width High                               | 1.5   |      | 1.7  |      | 2.0  |      | 2.3    |       | 3.2               |      | ns    |
| t <sub>QPWL</sub>  | Minimum Pulse Width Low                                | 1.5   |      | 1.7  |      | 2.0  |      | 2.3    |       | 3.2               |      | ns    |
| t <sub>QCKSW</sub> | Maximum Skew (Light Load)                              |       | 0.2  |      | 0.3  |      | 0.3  |        | 0.3   |                   | 0.5  | ns    |
| t <sub>QCKSW</sub> | Maximum Skew (50% Load)                                |       | 0.4  |      | 0.5  |      | 0.5  |        | 0.6   |                   | 0.9  | ns    |
| t <sub>QCKSW</sub> | Maximum Skew (100% Load)                               |       | 0.4  |      | 0.5  |      | 0.5  |        | 0.6   |                   | 0.9  | ns    |

**Note:** \*All –3 speed grades have been discontinued.

Table 2-39 • A54SX72A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 2.3 V, T<sub>J</sub> = 70°C)

|                    |                                                   | -3 Sp | oeed <sup>1</sup> | -2 S | peed  | -1 S | peed  | Std. 9 | Speed | −F S | peed  |       |
|--------------------|---------------------------------------------------|-------|-------------------|------|-------|------|-------|--------|-------|------|-------|-------|
| Parameter          | Description                                       | Min.  | Max.              | Min. | Max.  | Min. | Max.  | Min.   | Max.  | Min. | Max.  | Units |
| 2.5 V LVCM         | 2.5 V LVCMOS Output Module Timing <sup>2, 3</sup> |       |                   |      |       |      |       |        |       |      |       |       |
| t <sub>DLH</sub>   | Data-to-Pad Low to High                           |       | 3.9               |      | 4.5   |      | 5.1   |        | 6.0   |      | 8.4   | ns    |
| t <sub>DHL</sub>   | Data-to-Pad High to Low                           |       | 3.1               |      | 3.6   |      | 4.1   |        | 4.8   |      | 6.7   | ns    |
| t <sub>DHLS</sub>  | Data-to-Pad High to Low—low slew                  |       | 12.7              |      | 14.6  |      | 16.5  |        | 19.4  |      | 27.2  | ns    |
| t <sub>ENZL</sub>  | Enable-to-Pad, Z to L                             |       | 2.4               |      | 2.8   |      | 3.2   |        | 3.7   |      | 5.2   | ns    |
| t <sub>ENZLS</sub> | Data-to-Pad, Z to L—low slew                      |       | 11.8              |      | 13.7  |      | 15.5  |        | 18.2  |      | 25.5  | ns    |
| t <sub>ENZH</sub>  | Enable-to-Pad, Z to H                             |       | 3.9               |      | 4.5   |      | 5.1   |        | 6.0   |      | 8.4   | ns    |
| t <sub>ENLZ</sub>  | Enable-to-Pad, L to Z                             |       | 2.1               |      | 2.5   |      | 2.8   |        | 3.3   |      | 4.7   | ns    |
| t <sub>ENHZ</sub>  | Enable-to-Pad, H to Z                             |       | 3.1               |      | 3.6   |      | 4.1   |        | 4.8   |      | 6.7   | ns    |
| $d_{TLH}^{4}$      | Delta Low to High                                 |       | 0.031             |      | 0.037 |      | 0.043 |        | 0.051 |      | 0.071 | ns/pF |
| $d_{THL}^{4}$      | Delta High to Low                                 |       | 0.017             |      | 0.017 |      | 0.023 |        | 0.023 |      | 0.037 | ns/pF |
| $d_{THLS}^{4}$     | Delta High to Low—low slew                        |       | 0.057             |      | 0.06  |      | 0.071 |        | 0.086 |      | 0.117 | ns/pF |

#### Note:

- 1. All –3 speed grades have been discontinued.
- 2. Delays based on 35 pF loading.
- 3. The equivalent IO Attribute settings for 2.5 V LVCMOS is 2.5 V LVTTL in the software.
- 4. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1*V_{CCI} 0.9*V_{CCI})'$  ( $C_{load}*d_{T[LH|HL|HLS]}$ ) where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.

2-50 v5.3

Table 2-41 • A54SX72A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 4.75 V, T<sub>J</sub> = 70°C)

|                    |                                  | -3 Speed <sup>1</sup> | -2 Speed  | -1 Speed  | Std. Speed | -F Speed  |       |
|--------------------|----------------------------------|-----------------------|-----------|-----------|------------|-----------|-------|
| Parameter          | Description                      | Min. Max.             | Min. Max. | Min. Max. | Min. Max.  | Min. Max. | Units |
| 5 V PCI Out        | put Module Timing <sup>2</sup>   |                       |           |           |            |           |       |
| t <sub>DLH</sub>   | Data-to-Pad Low to High          | 2.7                   | 3.1       | 3.5       | 4.1        | 5.7       | ns    |
| t <sub>DHL</sub>   | Data-to-Pad High to Low          | 3.4                   | 3.9       | 4.4       | 5.1        | 7.2       | ns    |
| t <sub>ENZL</sub>  | Enable-to-Pad, Z to L            | 1.3                   | 1.5       | 1.7       | 2.0        | 2.8       | ns    |
| t <sub>ENZH</sub>  | Enable-to-Pad, Z to H            | 2.7                   | 3.1       | 3.5       | 4.1        | 5.7       | ns    |
| t <sub>ENLZ</sub>  | Enable-to-Pad, L to Z            | 3.0                   | 3.5       | 3.9       | 4.6        | 6.4       | ns    |
| t <sub>ENHZ</sub>  | Enable-to-Pad, H to Z            | 3.4                   | 3.9       | 4.4       | 5.1        | 7.2       | ns    |
| $d_{TLH}^3$        | Delta Low to High                | 0.016                 | 0.016     | 0.02      | 0.022      | 0.032     | ns/pF |
| $d_{THL}^3$        | Delta High to Low                | 0.026                 | 0.03      | 0.032     | 0.04       | 0.052     | ns/pF |
| 5 V TTL Out        | put Module Timing <sup>4</sup>   |                       |           |           |            |           |       |
| t <sub>DLH</sub>   | Data-to-Pad Low to High          | 2.4                   | 2.8       | 3.1       | 3.7        | 5.1       | ns    |
| t <sub>DHL</sub>   | Data-to-Pad High to Low          | 3.1                   | 3.5       | 4.0       | 4.7        | 6.6       | ns    |
| t <sub>DHLS</sub>  | Data-to-Pad High to Low—low slew | 7.4                   | 8.5       | 9.7       | 11.4       | 15.9      | ns    |
| t <sub>ENZL</sub>  | Enable-to-Pad, Z to L            | 2.1                   | 2.4       | 2.7       | 3.2        | 4.5       | ns    |
| t <sub>ENZLS</sub> | Enable-to-Pad, Z to L—low slew   | 7.4                   | 8.4       | 9.5       | 11.0       | 15.4      | ns    |
| t <sub>ENZH</sub>  | Enable-to-Pad, Z to H            | 2.4                   | 2.8       | 3.1       | 3.7        | 5.1       | ns    |
| t <sub>ENLZ</sub>  | Enable-to-Pad, L to Z            | 3.6                   | 4.2       | 4.7       | 5.6        | 7.8       | ns    |
| t <sub>ENHZ</sub>  | Enable-to-Pad, H to Z            | 3.1                   | 3.5       | 4.0       | 4.7        | 6.6       | ns    |
| $d_{TLH}^3$        | Delta Low to High                | 0.014                 | 0.017     | 0.017     | 0.023      | 0.031     | ns/pF |
| $d_{THL}^3$        | Delta High to Low                | 0.023                 | 0.029     | 0.031     | 0.037      | 0.051     | ns/pF |
| $d_{THLS}^{3}$     | Delta High to Low—low slew       | 0.043                 | 0.046     | 0.057     | 0.066      | 0.089     | ns/pF |

#### Notes:

- 1. All –3 speed grades have been discontinued.
- 2. Delays based on 50 pF loading.
- 3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the V<sub>CCI</sub> value into the following equation: Slew Rate [V/ns] = (0.1\*V<sub>CCI</sub> 0.9\*V<sub>CCI</sub>)/ (C<sub>load</sub> \* d<sub>T[LH|HL|HLS]</sub>) where C<sub>load</sub> is the load capacitance driven by the I/O in pF d<sub>T[LH|HL|HLS]</sub> is the worst case delta value from the datasheet in ns/pF.

4. Delays based on 35 pF loading.

2-52 v5.3

# **Package Pin Assignments**

## 208-Pin PQFP



Figure 3-1 • 208-Pin PQFP (Top View)

#### **Note**

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.



| 208-Pin PQFP  |                      |                      |                      |                      |  |  |  |  |
|---------------|----------------------|----------------------|----------------------|----------------------|--|--|--|--|
| Pin<br>Number | A54SX08A<br>Function | A54SX16A<br>Function | A54SX32A<br>Function | A54SX72A<br>Function |  |  |  |  |
| 71            | 1/0                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 72            | 1/0                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 73            | NC                   | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 74            | 1/0                  | I/O                  | I/O                  | QCLKA                |  |  |  |  |
| 75            | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 76            | PRB, I/O             | PRB, I/O             | PRB, I/O             | PRB,I/O              |  |  |  |  |
| 77            | GND                  | GND                  | GND                  | GND                  |  |  |  |  |
| 78            | $V_{CCA}$            | $V_{CCA}$            | $V_{CCA}$            | $V_{CCA}$            |  |  |  |  |
| 79            | GND                  | GND                  | GND                  | GND                  |  |  |  |  |
| 80            | NC                   | NC                   | NC                   | NC                   |  |  |  |  |
| 81            | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 82            | HCLK                 | HCLK                 | HCLK                 | HCLK                 |  |  |  |  |
| 83            | I/O                  | I/O                  | I/O                  | $V_{CCI}$            |  |  |  |  |
| 84            | I/O                  | I/O                  | I/O                  | QCLKB                |  |  |  |  |
| 85            | NC                   | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 86            | I/O                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 87            | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 88            | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 89            | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 90            | I/O                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 91            | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 92            | I/O                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 93            | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 94            | NC                   | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 95            | I/O                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 96            | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 97            | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 98            | $V_{CCI}$            | $V_{CCI}$            | $V_{CCI}$            | $V_{CCI}$            |  |  |  |  |
| 99            | 1/0                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |
| 100           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 101           | 1/0                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 102           | 1/0                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 103           | TDO, I/O             | TDO, I/O             | TDO, I/O             | TDO, I/O             |  |  |  |  |
| 104           | 1/0                  | I/O                  | I/O                  | I/O                  |  |  |  |  |
| 105           | GND                  | GND                  | GND                  | GND                  |  |  |  |  |

| 208-Pin PQFP  |                      |                      |                      |                      |  |  |  |  |  |
|---------------|----------------------|----------------------|----------------------|----------------------|--|--|--|--|--|
| Pin<br>Number | A54SX08A<br>Function | A54SX16A<br>Function | A54SX32A<br>Function | A54SX72A<br>Function |  |  |  |  |  |
| 106           | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 107           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 108           | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 109           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 110           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 111           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 112           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 113           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 114           | $V_{CCA}$            | $V_{CCA}$            | $V_{CCA}$            | $V_{CCA}$            |  |  |  |  |  |
| 115           | V <sub>CCI</sub>     | V <sub>CCI</sub>     | V <sub>CCI</sub>     | V <sub>CCI</sub>     |  |  |  |  |  |
| 116           | NC                   | I/O                  | I/O                  | GND                  |  |  |  |  |  |
| 117           | I/O                  | I/O                  | I/O                  | $V_{CCA}$            |  |  |  |  |  |
| 118           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 119           | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 120           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 121           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 122           | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 123           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 124           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 125           | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 126           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 127           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 128           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 129           | GND                  | GND                  | GND                  | GND                  |  |  |  |  |  |
| 130           | $V_{CCA}$            | $V_{CCA}$            | $V_{CCA}$            | $V_{CCA}$            |  |  |  |  |  |
| 131           | GND                  | GND                  | GND                  | GND                  |  |  |  |  |  |
| 132           | NC                   | NC                   | NC                   | 1/0                  |  |  |  |  |  |
| 133           | I/O                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |  |
| 134           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 135           | NC                   | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 136           | I/O                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |  |
| 137           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |
| 138           | NC                   | 1/0                  | 1/0                  | 1/0                  |  |  |  |  |  |
| 139           | I/O                  | I/O                  | I/O                  | 1/0                  |  |  |  |  |  |
| 140           | I/O                  | I/O                  | I/O                  | I/O                  |  |  |  |  |  |



| 176-Pin TQFP  |                      |  |  |  |  |  |
|---------------|----------------------|--|--|--|--|--|
| Pin<br>Number | A54SX32A<br>Function |  |  |  |  |  |
| 145           | I/O                  |  |  |  |  |  |
| 146           | I/O                  |  |  |  |  |  |
| 147           | 1/0                  |  |  |  |  |  |
| 148           | I/O                  |  |  |  |  |  |
| 149           | 1/0                  |  |  |  |  |  |
| 150           | 1/0                  |  |  |  |  |  |
| 151           | 1/0                  |  |  |  |  |  |
| 152           | CLKA                 |  |  |  |  |  |
| 153           | CLKB                 |  |  |  |  |  |
| 154           | NC                   |  |  |  |  |  |
| 155           | GND                  |  |  |  |  |  |
| 156           | $V_{CCA}$            |  |  |  |  |  |
| 157           | PRA, I/O             |  |  |  |  |  |
| 158           | 1/0                  |  |  |  |  |  |
| 159           | 1/0                  |  |  |  |  |  |
| 160           | 1/0                  |  |  |  |  |  |
| 161           | 1/0                  |  |  |  |  |  |
| 162           | 1/0                  |  |  |  |  |  |
| 163           | 1/0                  |  |  |  |  |  |
| 164           | 1/0                  |  |  |  |  |  |
| 165           | 1/0                  |  |  |  |  |  |
| 166           | 1/0                  |  |  |  |  |  |
| 167           | 1/0                  |  |  |  |  |  |
| 168           | 1/0                  |  |  |  |  |  |
| 169           | V <sub>CCI</sub>     |  |  |  |  |  |
| 170           | 1/0                  |  |  |  |  |  |
| 171           | 1/0                  |  |  |  |  |  |
| 172           | 1/0                  |  |  |  |  |  |
| 173           | 1/0                  |  |  |  |  |  |
| 174           | 1/0                  |  |  |  |  |  |
| 175           | 1/0                  |  |  |  |  |  |
| 176           | TCK, I/O             |  |  |  |  |  |

## 329-Pin PBGA



Figure 3-5 • 329-Pin PBGA (Top View)

#### Note

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.

3-14 v5.3

## 256-Pin FBGA



Figure 3-7 • 256-Pin FBGA (Top View)

#### **Note**

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.

## **Datasheet Information**

# **List of Changes**

The following table lists critical changes that were made in the current version of the document.

| Previous Version | Changes in Current Version (v5.3)                                                                           | Page  |
|------------------|-------------------------------------------------------------------------------------------------------------|-------|
| v5.2             | −3 speed grades have been discontinued.                                                                     | N/A   |
| (June 2006)      | The "SX-A Timing Model" was updated with –2 data.                                                           | 2-14  |
| v5.1             | RoHS information was added to the "Ordering Information".                                                   | ii    |
| February 2005    | The "Programming" section was updated.                                                                      | 1-13  |
| v5.0             | Revised Table 1 and the timing data to reflect the phase out of the –3 speed grade for the A54SX08A device. | i     |
|                  | The "Thermal Characteristics" section was updated.                                                          | 2-11  |
|                  | The "176-Pin TQFP" was updated to add pins 81 to 90.                                                        | 3-11  |
|                  | The "484-Pin FBGA" was updated to add pins R4 to Y26                                                        | 3-26  |
| v4.0             | The "Temperature Grade Offering" is new.                                                                    | 1-iii |
|                  | The "Speed Grade and Temperature Grade Matrix" is new.                                                      | 1-iii |
|                  | "SX-A Family Architecture" was updated.                                                                     | 1-1   |
|                  | "Clock Resources" was updated.                                                                              | 1-5   |
|                  | "User Security" was updated.                                                                                | 1-7   |
|                  | "Power-Up/Down and Hot Swapping" was updated.                                                               | 1-7   |
|                  | "Dedicated Mode" is new                                                                                     | 1-9   |
|                  | Table 1-5 is new.                                                                                           | 1-9   |
|                  | "JTAG Instructions" is new                                                                                  | 1-10  |
|                  | "Design Considerations" was updated.                                                                        | 1-12  |
|                  | The "Programming" section is new.                                                                           | 1-13  |
|                  | "Design Environment" was updated.                                                                           | 1-13  |
|                  | "Pin Description" was updated.                                                                              | 1-15  |
|                  | Table 2-1 was updated.                                                                                      | 2-1   |
|                  | Table 2-2 was updated.                                                                                      | 2-1   |
|                  | Table 2-3 is new.                                                                                           | 2-1   |
|                  | Table 2-4 is new.                                                                                           | 2-1   |
|                  | Table 2-5 was updated.                                                                                      | 2-2   |
|                  | Table 2-6 was updated.                                                                                      | 2-2   |
|                  | "Power Dissipation" is new.                                                                                 | 2-8   |
|                  | Table 2-11 was updated.                                                                                     | 2-9   |

v5.3 4