



Welcome to <u>E-XFL.COM</u>

#### Understanding <u>Embedded - FPGAs (Field</u> <u>Programmable Gate Array)</u>

Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware.

#### **Applications of Embedded - FPGAs**

The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications.

#### Details

| Product Status                 | Active                                                                    |
|--------------------------------|---------------------------------------------------------------------------|
| Number of LABs/CLBs            | 2880                                                                      |
| Number of Logic Elements/Cells | -                                                                         |
| Total RAM Bits                 | -                                                                         |
| Number of I/O                  | 249                                                                       |
| Number of Gates                | 48000                                                                     |
| Voltage - Supply               | 2.25V ~ 5.25V                                                             |
| Mounting Type                  | Surface Mount                                                             |
| Operating Temperature          | 0°C ~ 70°C (TA)                                                           |
| Package / Case                 | 484-BGA                                                                   |
| Supplier Device Package        | 484-FPBGA (27X27)                                                         |
| Purchase URL                   | https://www.e-xfl.com/product-detail/microchip-technology/a54sx32a-ffg484 |
|                                |                                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Routing Resources**

The routing and interconnect resources of SX-A devices are in the top two metal layers above the logic modules (Figure 1-1 on page 1-1), providing optimal use of silicon, thus enabling the entire floor of the device to be spanned with an uninterrupted grid of logic modules. Interconnection between these logic modules is achieved using the Actel patented metal-to-metal programmable antifuse interconnect elements. The antifuses are normally open circuits and, when programmed, form a permanent low-impedance connection.

Clusters and SuperClusters can be connected through the use of two innovative local routing resources called FastConnect and DirectConnect, which enable extremely fast and predictable interconnection of modules within Clusters and SuperClusters (Figure 1-5 on page 1-4 and Figure 1-6 on page 1-4). This routing architecture also dramatically reduces the number of antifuses required to complete a circuit, ensuring the highest possible performance, which is often required in applications such as fast counters, state machines, and data path logic. The interconnect elements (i.e., the antifuses and metal tracks) have lower capacitance and lower resistance than any other device of similar capacity, leading to the fastest signal propagation in the industry.

DirectConnect is a horizontal routing resource that provides connections from a C-cell to its neighboring R-Cell in a given SuperCluster. DirectConnect uses a hardwired signal path requiring no programmable interconnection to achieve its fast signal propagation time of less than 0.1 ns.

FastConnect enables horizontal routing between any two logic modules within a given SuperCluster, and vertical routing with the SuperCluster immediately below it. Only one programmable connection is used in a FastConnect path, delivering a maximum pin-to-pin propagation time of 0.3 ns.

In addition to DirectConnect and FastConnect, the architecture makes use of two globally oriented routing resources known as segmented routing and high-drive routing. The Actel segmented routing structure provides a variety of track lengths for extremely fast routing between SuperClusters. The exact combination of track lengths and antifuses within each path is chosen by the 100% automatic place-and-route software to minimize signal propagation delays.

The general system of routing tracks allows any logic module in the array to be connected to any other logic or I/O module. Within this system, most connections typically require three or fewer antifuses, resulting in fast and predictable performance.

The unique local and general routing structure featured in SX-A devices allows 100% pin-locking with full logic utilization, enables concurrent printed circuit board (PCB) development, reduces design time, and allows designers to achieve performance goals with minimum effort.



Figure 1-4 • Cluster Organization



## **Clock Resources**

Actel's high-drive routing structure provides three clock networks (Table 1-1). The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select multiplexor (MUX) in each R-cell. HCLK cannot be connected to combinatorial logic. This provides a fast propagation path for the clock signal. If not used, this pin must be set as Low or High on the board. It must not be left floating. Figure 1-7 describes the clock circuit used for the constant load HCLK and the macros supported.

HCLK does not function until the fourth clock cycle each time the device is powered up to prevent false output levels due to any possible slow power-on-reset signal and fast start-up clock circuit. To activate HCLK from the first cycle, the TRST pin must be reserved in the Design software and the pin must be tied to GND on the board.

Two additional clocks (CLKA, CLKB) are global clocks that can be sourced from external pins or from internal logic signals within the SX-A device. CLKA and CLKB may be connected to sequential cells or to combinational logic. If CLKA or CLKB pins are not used or sourced from signals, these pins must be set as Low or High on the board. They must not be left floating. Figure 1-8 describes the CLKA and CLKB circuit used and the macros supported in SX-A devices with the exception of A54SX72A.

In addition, the A54SX72A device provides four quadrant clocks (QCLKA, QCLKB, QCLKC, and QCLKD corresponding to bottom-left, bottom-right, top-left, and top-right locations on the die, respectively), which can be sourced from external pins or from internal logic signals within the device. Each of these clocks can individually drive up to an entire quadrant of the chip, or they can be grouped together to drive multiple quadrants (Figure 1-9 on page 1-6). QCLK pins can function as user I/O pins. If not used, the QCLK pins must be tied Low or High on the board and must not be left floating.

For more information on how to use quadrant clocks in the A54SX72A device, refer to the *Global Clock Networks in Actel's Antifuse Devices* and *Using A54SX72A and RT54SX72S Quadrant Clocks* application notes.

The CLKA, CLKB, and QCLK circuits for A54SX72A as well as the macros supported are shown in Figure 1-10 on page 1-6. Note that bidirectional clock buffers are only available in A54SX72A. For more information, refer to the "Pin Description" section on page 1-15.

#### Table 1-1 • SX-A Clock Resources

|                                              | A54SX08A | A54SX16A | A54SX32A | A54SX72A |
|----------------------------------------------|----------|----------|----------|----------|
| Routed Clocks (CLKA, CLKB)                   | 2        | 2        | 2        | 2        |
| Hardwired Clocks (HCLK)                      | 1        | 1        | 1        | 1        |
| Quadrant Clocks (QCLKA, QCLKB, QCLKC, QCLKD) | 0        | 0        | 0        | 4        |



#### Figure 1-7 • SX-A HCLK Clock Buffer



#### Figure 1-8 • SX-A Routed Clock Buffer



## **Other Architectural Features**

## Technology

The Actel SX-A family is implemented on a high-voltage, twin-well CMOS process using  $0.22 \,\mu/0.25 \,\mu$  design rules. The metal-to-metal antifuse is comprised of a combination of amorphous silicon and dielectric material with barrier metals and has a programmed ('on' state) resistance of 25  $\Omega$  with capacitance of 1.0 fF for low signal impedance.

## Performance

The unique architectural features of the SX-A family enable the devices to operate with internal clock frequencies of 350 MHz, causing very fast execution of even complex logic functions. The SX-A family is an optimal platform upon which to integrate the functionality previously contained in multiple complex programmable logic devices (CPLDs). In addition, designs that previously would have required a gate array to meet performance goals can be integrated into an SX-A device with dramatic improvements in cost and time-to-market. Using timing-driven place-and-route tools, designers can achieve highly deterministic device performance.

## **User Security**

Reverse engineering is virtually impossible in SX-A devices because it is extremely difficult to distinguish between programmed and unprogrammed antifuses. In addition, since SX-A is a nonvolatile, single-chip solution, there is no configuration bitstream to intercept at device power-up.

The Actel FuseLock advantage ensures that unauthorized users will not be able to read back the contents of an Actel antifuse FPGA. In addition to the inherent strengths of the architecture, special security fuses that prevent internal probing and overwriting are hidden throughout the fabric of the device. They are located where they cannot be accessed or bypassed without destroying access to the rest of the device, making both invasive and more-subtle noninvasive attacks ineffective against Actel antifuse FPGAs.

Look for this symbol to ensure your valuable IP is secure (Figure 1-11).



Figure 1-11 • FuseLock

For more information, refer to Actel's *Implementation* of Security in Actel Antifuse FPGAs application note.

## I/O Modules

For a simplified I/O schematic, refer to Figure 1 in the application note, *Actel eX, SX-A, and RTSX-S I/Os*.

Each user I/O on an SX-A device can be configured as an input, an output, a tristate output, or a bidirectional pin. Mixed I/O standards can be set for individual pins, though this is only allowed with the same voltage as the input. These I/Os, combined with array registers, can achieve clock-to-output-pad timing as fast as 3.8 ns, even without the dedicated I/O registers. In most FPGAs, I/O cells that have embedded latches and flip-flops, requiring instantiation in HDL code; this is a design complication not encountered in SX-A FPGAs. Fast pinto-pin timing ensures that the device is able to interface with any other device in the system, which in turn enables parallel design of system components and reduces overall design time. All unused I/Os are configured as tristate outputs by the Actel Designer software, for maximum flexibility when designing new boards or migrating existing designs.

SX-A I/Os should be driven by high-speed push-pull devices with a low-resistance pull-up device when being configured as tristate output buffers. If the I/O is driven by a voltage level greater than  $V_{CCI}$  and a fast push-pull device is NOT used, the high-resistance pull-up of the driver and the internal circuitry of the SX-A I/O may create a voltage divider. This voltage divider could pull the input voltage below specification for some devices connected to the driver. A logic '1' may not be correctly presented in this case. For example, if an open drain driver is used with a pull-up resistor to 5 V to provide the logic '1' input, and V<sub>CCI</sub> is set to 3.3 V on the SX-A input.

Each I/O module has an available power-up resistor of approximately 50 k $\Omega$  that can configure the I/O in a known state during power-up. For nominal pull-up and pull-down resistor values, refer to Table 1-4 on page 1-8 of the application note *Actel eX, SX-A, and RTSX-S I/Os.* Just slightly before V<sub>CCA</sub> reaches 2.5 V, the resistors are disabled, so the I/Os will be controlled by user logic. See Table 1-2 on page 1-8 and Table 1-3 on page 1-8 for more information concerning available I/O features.

## Power-Up/Down and Hot Swapping

SX-A I/Os are configured to be hot-swappable, with the exception of 3.3 V PCI. During power-up/down (or partial up/down), all I/Os are tristated.  $V_{CCA}$  and  $V_{CCI}$  do not have to be stable during power-up/down, and can be powered up/down in any order. When the SX-A device is plugged into an electrically active system, the device will not degrade the reliability of or cause damage to the host system. The device's output pins are driven to a high impedance state until normal chip operating conditions

are reached. Table 1-4 summarizes the V<sub>CCA</sub> voltage at which the I/Os behave according to the user's design for an SX-A device at room temperature for various ramp-up rates. The data reported assumes a linear ramp-up profile to 2.5 V. For more information on power-up and hot-swapping, refer to the application note, Actel SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications.

| Function                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Input Buffer Threshold Selections | <ul> <li>5 V: PCI, TTL</li> <li>3.3 V: PCI, LVTTL</li> <li>2.5 V: LVCMOS2 (commercial only)</li> </ul>                                                                                                                                                                                                                                                                                                                                        |
| Flexible Output Driver            | <ul> <li>5 V: PCI, TTL</li> <li>3.3 V: PCI, LVTTL</li> <li>2.5 V: LVCMOS2 (commercial only)</li> </ul>                                                                                                                                                                                                                                                                                                                                        |
| Output Buffer                     | <ul> <li>"Hot-Swap" Capability (3.3 V PCI is not hot swappable)</li> <li>I/O on an unpowered device does not sink current</li> <li>Can be used for "cold-sparing"</li> <li>Selectable on an individual I/O basis</li> <li>Individually selectable slew rate; high slew or low slew (The default is high slew rate).</li> <li>The slew is only affected on the falling edge of an output. Rising edges of outputs are not affected.</li> </ul> |
| Power-Up                          | Individually selectable pull-ups and pull-downs during power-up (default is to power-up in tristate)<br>Enables deterministic power-up of device<br>V <sub>CCA</sub> and V <sub>CCI</sub> can be powered in any order                                                                                                                                                                                                                         |

#### Table 1-2 • I/O Features

#### Table 1-3 • I/O Characteristics for All I/O Configurations

|                     | Hot Swappable | Slew Rate Control                          | Power-Up Resistor    |
|---------------------|---------------|--------------------------------------------|----------------------|
| TTL, LVTTL, LVCMOS2 | Yes           | Yes. Only affects falling edges of outputs | Pull-up or pull-down |
| 3.3 V PCI           | No            | No. High slew rate only                    | Pull-up or pull-down |
| 5 V PCI             | Yes           | No. High slew rate only                    | Pull-up or pull-down |

Table 1-4 • Power-Up Time at which I/Os Become Active

| Supply Ramp Rate | <b>0.25 V/</b> μs | <b>0.025 V/</b> μs | 5 V/ms | 2.5 V/ms | 0.5 V/ms | 0.25 V/ms | 0.1 V/ms | 0.025 V/ms |
|------------------|-------------------|--------------------|--------|----------|----------|-----------|----------|------------|
| Units            | μs                | μs                 | ms     | ms       | ms       | ms        | ms       | ms         |
| A54SX08A         | 10                | 96                 | 0.34   | 0.65     | 2.7      | 5.4       | 12.9     | 50.8       |
| A54SX16A         | 10                | 100                | 0.36   | 0.62     | 2.5      | 4.7       | 11.0     | 41.6       |
| A54SX32A         | 10                | 100                | 0.46   | 0.74     | 2.8      | 5.2       | 12.1     | 47.2       |
| A54SX72A         | 10                | 100                | 0.41   | 0.67     | 2.6      | 5.0       | 12.1     | 47.2       |

## **Electrical Specifications**

Table 2-5 • 3.3 V LVTTL and 5 V TTL Electrical Specifications

|                                  |                                                                  |                            | Comm                 | ercial | Indus                | strial |       |
|----------------------------------|------------------------------------------------------------------|----------------------------|----------------------|--------|----------------------|--------|-------|
| Symbol                           | Parameter                                                        |                            | Min.                 | Max.   | Min.                 | Max.   | Units |
| V <sub>OH</sub>                  | $V_{CCI} = Minimum$<br>$V_I = V_{IH} \text{ or } V_{IL}$         | $(I_{OH} = -1 \text{ mA})$ | 0.9 V <sub>CCI</sub> |        | 0.9 V <sub>CCI</sub> |        | V     |
|                                  | $V_{CCI} = Minimum$<br>$V_I = V_{IH} \text{ or } V_{IL}$         | (I <sub>OH</sub> = -8 mA)  | 2.4                  |        | 2.4                  |        | V     |
| V <sub>OL</sub>                  | $V_{CCI} = Minimum$<br>$V_I = V_{IH} \text{ or } V_{IL}$         | (I <sub>OL</sub> = 1 mA)   |                      | 0.4    |                      | 0.4    | V     |
|                                  | $V_{CCI} = Minimum$<br>$V_I = V_{IH} \text{ or } V_{IL}$         | (I <sub>OL</sub> = 12 mA)  |                      | 0.4    |                      | 0.4    | V     |
| V <sub>IL</sub>                  | Input Low Voltage                                                |                            |                      | 0.8    |                      | 0.8    | V     |
| V <sub>IH</sub>                  | Input High Voltage                                               |                            | 2.0                  | 5.75   | 2.0                  | 5.75   | V     |
| I <sub>IL</sub> /I <sub>IH</sub> | Input Leakage Current, V <sub>IN</sub> = V <sub>CCI</sub> or GND |                            | -10                  | 10     | -10                  | 10     | μA    |
| I <sub>OZ</sub>                  | Tristate Output Leakage Current                                  |                            | -10                  | 10     | -10                  | 10     | μΑ    |
| t <sub>R</sub> , t <sub>F</sub>  | Input Transition Time t <sub>R</sub> , t <sub>F</sub>            |                            |                      | 10     |                      | 10     | ns    |
| C <sub>IO</sub>                  | I/O Capacitance                                                  |                            |                      | 10     |                      | 10     | pF    |
| I <sub>CC</sub>                  | Standby Current                                                  |                            |                      | 10     |                      | 20     | mA    |
| IV Curve*                        | Can be derived from the IBIS model on the web.                   |                            |                      |        |                      |        |       |

Note: \*The IBIS model can be found at http://www.actel.com/download/ibis/default.aspx.

#### Table 2-6 • 2.5 V LVCMOS2 Electrical Specifications

|                                 |                                                                  |                            | Comn | nercial | Indu | strial |       |
|---------------------------------|------------------------------------------------------------------|----------------------------|------|---------|------|--------|-------|
| Symbol                          | Parameter                                                        |                            | Min. | Max.    | Min. | Max.   | Units |
| V <sub>OH</sub>                 | $V_{DD} = MIN,$                                                  | $(I_{OH} = -100 \ \mu A)$  | 2.1  |         | 2.1  |        | V     |
|                                 | $V_{I} = V_{IH} \text{ or } V_{IL}$                              |                            |      |         |      |        |       |
|                                 | $V_{DD} = MIN,$<br>$V_{I} = V_{UI} \text{ or } V_{U}$            | $(I_{OH} = -1 \text{ mA})$ | 2.0  |         | 2.0  |        | V     |
|                                 |                                                                  | (l - 2mA)                  | 17   |         | 17   |        | V     |
|                                 | $V_{DD} = V_{IH}$ or $V_{IL}$                                    | (I <sub>OH</sub> =2 IIIA)  | 1.7  |         | 1.7  |        | v     |
| V <sub>OL</sub>                 | $V_{DD} = MIN,$                                                  | (I <sub>OL</sub> = 100 μA) |      | 0.2     |      | 0.2    | V     |
|                                 | $V_{I} = V_{IH} \text{ or } V_{IL}$                              |                            |      |         |      |        |       |
|                                 | $V_{DD} = MIN,$                                                  | (I <sub>OL</sub> = 1 mA)   |      | 0.4     |      | 0.4    | V     |
|                                 | $V_{I} = V_{IH} \text{ or } V_{IL}$                              | -                          |      |         |      |        |       |
|                                 | $V_{DD} = MIN,$                                                  | (I <sub>OL</sub> = 2 mA)   |      | 0.7     |      | 0.7    | V     |
|                                 | $V_{I} = V_{IH} \text{ or } V_{IL}$                              |                            |      |         |      |        |       |
| V <sub>IL</sub>                 | Input Low Voltage, $V_{OUT} \le V_{VOL(max)}$                    |                            | -0.3 | 0.7     | -0.3 | 0.7    | V     |
| V <sub>IH</sub>                 | Input High Voltage, $V_{OUT} \ge V_{VOH(min)}$                   |                            | 1.7  | 5.75    | 1.7  | 5.75   | V     |
| $I_{\rm IL}/I_{\rm IH}$         | Input Leakage Current, V <sub>IN</sub> = V <sub>CCI</sub> or GND |                            | -10  | 10      | -10  | 10     | μΑ    |
| I <sub>OZ</sub>                 | Tristate Output Leakage Current, $V_{OUT} = V_{CCI}$ or GND      |                            | -10  | 10      | -10  | 10     | μΑ    |
| t <sub>R</sub> , t <sub>F</sub> | Input Transition Time t <sub>R</sub> , t <sub>F</sub>            |                            |      | 10      |      | 10     | ns    |
| C <sub>IO</sub>                 | I/O Capacitance                                                  |                            |      | 10      |      | 10     | pF    |
| I <sub>CC</sub>                 | Standby Current                                                  |                            |      | 10      |      | 20     | mA    |
| IV Curve*                       | Can be derived from the IBIS model on the web.                   |                            |      |         |      |        |       |

Note: \*The IBIS model can be found at http://www.actel.com/download/ibis/default.aspx.

| Symbol              | Parameter              | Condition                                                 | Min.                                   | Max.                  | Units |
|---------------------|------------------------|-----------------------------------------------------------|----------------------------------------|-----------------------|-------|
| I <sub>OH(AC)</sub> | Switching Current High | $0 < V_{OUT} \le 1.4^{-1}$                                | -44                                    | _                     | mA    |
|                     |                        | $1.4 \le V_{OUT} < 2.4^{-1, 2}$                           | (-44 + (V <sub>OUT</sub> - 1.4)/0.024) | -                     | mA    |
|                     |                        | 3.1 < V <sub>OUT</sub> < V <sub>CCI</sub> <sup>1, 3</sup> | -                                      | EQ 2-1 on<br>page 2-5 | _     |
|                     | (Test Point)           | V <sub>OUT</sub> = 3.1 <sup>3</sup>                       | -                                      | -142                  | mA    |
| I <sub>OL(AC)</sub> | Switching Current Low  | $V_{OUT} \ge 2.2^{-1}$                                    | 95                                     | _                     | mA    |
|                     |                        | 2.2 > V <sub>OUT</sub> > 0.55 <sup>1</sup>                | (V <sub>OUT</sub> /0.023)              | -                     | mA    |
|                     |                        | 0.71 > V <sub>OUT</sub> > 0 <sup>1, 3</sup>               | -                                      | EQ 2-2 on<br>page 2-5 | -     |
|                     | (Test Point)           | V <sub>OUT</sub> = 0.71 <sup>3</sup>                      | -                                      | 206                   | mA    |
| I <sub>CL</sub>     | Low Clamp Current      | $-5 < V_{IN} \le -1$                                      | -25 + (V <sub>IN</sub> + 1)/0.015      | -                     | mA    |
| slew <sub>R</sub>   | Output Rise Slew Rate  | 0.4 V to 2.4 V load <sup>4</sup>                          | 1                                      | 5                     | V/ns  |
| slew <sub>F</sub>   | Output Fall Slew Rate  | 2.4 V to 0.4 V load <sup>4</sup>                          | 1                                      | 5                     | V/ns  |

#### Table 2-8 • AC Specifications (5 V PCI Operation)

Notes:

1. Refer to the V/I curves in Figure 2-1 on page 2-5. Switching current characteristics for REQ# and GNT# are permitted to be one half of that specified here; i.e., half size output drivers may be used on these signals. This specification does not apply to CLK and RST#, which are system outputs. "Switching Current High" specifications are not relevant to SERR#, INTA#, INTB#, INTC#, and INTD#, which are open drain outputs.

2. Note that this segment of the minimum current curve is drawn from the AC drive point directly to the DC drive point rather than toward the voltage rail (as is done in the pull-down curve). This difference is intended to allow for an optional N-channel pull-up.

3. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (A and B) are provided with the respective diagrams in Figure 2-1 on page 2-5. The equation defined maximum should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver.

4. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per revision 2.0 of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is now required (the maximum is no longer simply a guideline). Since adherence to the maximum slew rate was not required prior to revision 2.1 of the specification, there may be components in the market for some time that have faster edge rates; therefore, motherboard designers must bear in mind that rise and fall times faster than this specification could occur and should ensure that signal integrity modeling accounts for this. Rise slew rate does not apply to open drain outputs.





#### Where:

- C<sub>EQCM</sub> = Equivalent capacitance of combinatorial modules (C-cells) in pF
- C<sub>EQSM</sub> = Equivalent capacitance of sequential modules (R-Cells) in pF
- $C_{EQI}$  = Equivalent capacitance of input buffers in pF
- $C_{EQO}$  = Equivalent capacitance of output buffers in pF
- C<sub>EQCR</sub> = Equivalent capacitance of CLKA/B in pF
- $C_{EQHV}$  = Variable capacitance of HCLK in pF
- $C_{EQHF}$  = Fixed capacitance of HCLK in pF
  - C<sub>L =</sub> Output lead capacitance in pF
  - $f_m$  = Average logic module switching rate in MHz
  - $f_n =$  Average input buffer switching rate in MHz
  - $f_p$  = Average output buffer switching rate in MHz
  - $f_{a1} =$  Average CLKA rate in MHz
  - $f_{\alpha 2}$  = Average CLKB rate in MHz
  - $f_{s1}$  = Average HCLK rate in MHz
  - m = Number of logic modules switching at fm
  - n = Number of input buffers switching at fn
  - p = Number of output buffers switching at fp
  - q<sub>1</sub> = Number of clock loads on CLKA
  - q<sub>2</sub> = Number of clock loads on CLKB
  - $r_1 =$  Fixed capacitance due to CLKA
  - r<sub>2</sub> = Fixed capacitance due to CLKB
  - s1 = Number of clock loads on HCLK
  - x = Number of I/Os at logic low
  - y = Number of I/Os at logic high

#### Table 2-11 • CEQ Values for SX-A Devices

|                                                           | A54SX08A | A54SX16A | A54SX32A  | A54SX72A  |
|-----------------------------------------------------------|----------|----------|-----------|-----------|
| Combinatorial modules (C <sub>EQCM</sub> )                | 1.70 pF  | 2.00 pF  | 2.00 pF   | 1.80 pF   |
| Sequential modules (C <sub>EQCM</sub> )                   | 1.50 pF  | 1.50 pF  | 1.30 pF   | 1.50 pF   |
| Input buffers (C <sub>EQI</sub> )                         | 1.30 pF  | 1.30 pF  | 1.30 pF   | 1.30 pF   |
| Output buffers (C <sub>EQO</sub> )                        | 7.40 pF  | 7.40 pF  | 7.40 pF   | 7.40 pF   |
| Routed array clocks (C <sub>EQCR</sub> )                  | 1.05 pF  | 1.05 pF  | 1.05 pF   | 1.05 pF   |
| Dedicated array clocks – variable<br>(C <sub>EQHV</sub> ) | 0.85 pF  | 0.85 pF  | 0.85 pF   | 0.85 pF   |
| Dedicated array clocks – fixed ( $C_{EQHF}$ )             | 30.00 pF | 55.00 pF | 110.00 pF | 240.00 pF |
| Routed array clock A (r <sub>1</sub> )                    | 35.00 pF | 50.00 pF | 90.00 pF  | 310.00 pF |



To determine the heat sink's thermal performance, use the following equation:

$$\theta_{JA(TOTAL)} = \theta_{JC} + \theta_{CS} + \theta_{SA}$$

EQ 2-14

where:

 $\theta_{CS} = 0.37^{\circ}C/W$ 

 thermal resistance of the interface material between the case and the heat sink, usually provided by the thermal interface manufacturer

 $\theta_{SA}$  = thermal resistance of the heat sink in °C/W

 $\theta_{SA} = \theta_{JA(TOTAL)} - \theta_{JC} - \theta_{CS}$ EQ 2-15  $\theta_{SA} = 13.33^{\circ}C/W - 3.20^{\circ}C/W - 0.37^{\circ}C/W$ 

$$\theta_{SA} = 9.76^{\circ}C/W$$

A heat sink with a thermal resistance of 9.76°C/W or better should be used. Thermal resistance of heat sinks is a function of airflow. The heat sink performance can be significantly improved with the presence of airflow.

Carefully estimating thermal resistance is important in the long-term reliability of an Actel FPGA. Design engineers should always correlate the power consumption of the device with the maximum allowable power dissipation of the package selected for that device, using the provided thermal resistance data.

Note: The values may vary depending on the application.

## Table 2-24 A54SX16A Timing Characteristics

| (Worst-Case Commercial Condition | s V <sub>CCA</sub> = 2.25 V, V <sub>CCI</sub> =4.75 V | ', Τ <sub>J</sub> = 70°C) |
|----------------------------------|-------------------------------------------------------|---------------------------|
|----------------------------------|-------------------------------------------------------|---------------------------|

|                    |                                                         | -3 Sp | peed* | -2 S | peed | -1 S | peed | Std. | Speed | –F S | peed |       |
|--------------------|---------------------------------------------------------|-------|-------|------|------|------|------|------|-------|------|------|-------|
| Parameter          | Description                                             | Min.  | Max.  | Min. | Max. | Min. | Max. | Min. | Max.  | Min. | Max. | Units |
| Dedicated          | Hardwired) Array Clock Netwo                            | rks   |       |      |      |      |      |      |       |      |      | 1     |
| t <sub>HCKH</sub>  | Input Low to High<br>(Pad to R-cell Input)              |       | 1.2   |      | 1.4  |      | 1.6  |      | 1.8   |      | 2.8  | ns    |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |       | 1.0   |      | 1.1  |      | 1.2  |      | 1.5   |      | 2.2  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.7  |      | 1.9  |      | 2.2  |       | 3.0  |      | ns    |
| t <sub>HPVVL</sub> | Minimum Pulse Width Low                                 | 1.4   |       | 1.7  |      | 1.9  |      | 2.2  |       | 3.0  |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |       | 0.3   |      | 0.3  |      | 0.4  |      | 0.4   |      | 0.7  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 2.8   |       | 3.4  |      | 3.8  |      | 4.4  |       | 6.0  |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |       | 357   |      | 294  |      | 263  |      | 227   |      | 167  | MHz   |
| Routed Arr         | ay Clock Networks                                       |       |       |      |      |      |      |      |       |      |      |       |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 1.0   |      | 1.2  |      | 1.3  |      | 1.6   |      | 2.2  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 1.1   |      | 1.3  |      | 1.5  |      | 1.7   |      | 2.4  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 1.1   |      | 1.3  |      | 1.5  |      | 1.7   |      | 2.4  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 1.1   |      | 1.3  |      | 1.5  |      | 1.7   |      | 2.4  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |       | 1.3   |      | 1.5  |      | 1.7  |      | 2.0   |      | 2.8  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |       | 1.3   |      | 1.5  |      | 1.7  |      | 2.0   |      | 2.8  | ns    |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.7  |      | 1.9  |      | 2.2  |       | 3.0  |      | ns    |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.4   |       | 1.7  |      | 1.9  |      | 2.2  |       | 3.0  |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |       | 0.8   |      | 0.9  |      | 1.0  |      | 1.2   |      | 1.7  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |       | 0.8   |      | 0.9  |      | 1.0  |      | 1.2   |      | 1.7  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |       | 1.0   |      | 1.1  |      | 1.3  |      | 1.5   |      | 2.1  | ns    |

## Table 2-29 A54SX32A Timing Characteristics

| (Worst-Case Commercial Condition | s V <sub>CCA</sub> = 2.25 V, V <sub>c</sub> | <sub>CCI</sub> = 2.25 V, T <sub>J</sub> = 70°C) |
|----------------------------------|---------------------------------------------|-------------------------------------------------|
|----------------------------------|---------------------------------------------|-------------------------------------------------|

|                    |                                                         | -3 Sp | beed* | -2 S | peed | -1 S | peed | Std. | Speed | –F S | peed |       |
|--------------------|---------------------------------------------------------|-------|-------|------|------|------|------|------|-------|------|------|-------|
| Parameter          | Description                                             | Min.  | Max.  | Min. | Max. | Min. | Max. | Min. | Max.  | Min. | Max. | Units |
| Dedicated          | (Hardwired) Array Clock Netwo                           | 'ks   |       |      |      |      |      |      |       |      |      |       |
| t <sub>HCKH</sub>  | Input Low to High<br>(Pad to R-cell Input)              |       | 1.7   |      | 2.0  |      | 2.2  |      | 2.6   |      | 4.0  | ns    |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |       | 1.7   |      | 2.0  |      | 2.2  |      | 2.6   |      | 4.0  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |       | 0.6   |      | 0.6  |      | 0.7  |      | 0.8   |      | 1.3  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 2.8   |       | 3.2  |      | 3.6  |      | 4.2  |       | 5.8  |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |       | 357   |      | 313  |      | 278  |      | 238   |      | 172  | MHz   |
| Routed Arr         | ay Clock Networks                                       |       |       |      |      |      |      |      |       |      |      |       |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 2.2   |      | 2.5  |      | 2.9  |      | 3.4   |      | 4.7  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 2.1   |      | 2.4  |      | 2.7  |      | 3.2   |      | 4.4  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 2.4   |      | 2.7  |      | 3.1  |      | 3.6   |      | 5.1  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 2.2   |      | 2.5  |      | 2.8  |      | 3.3   |      | 4.6  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |       | 2.5   |      | 2.9  |      | 3.2  |      | 3.8   |      | 5.3  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |       | 2.4   |      | 2.7  |      | 3.1  |      | 3.6   |      | 5.0  | ns    |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |       | 1.0   |      | 1.1  |      | 1.3  |      | 1.5   |      | 2.1  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |       | 0.9   |      | 1.0  |      | 1.2  |      | 1.4   |      | 1.9  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |       | 0.9   |      | 1.0  |      | 1.2  |      | 1.4   |      | 1.9  | ns    |

## Table 2-30 • A54SX32A Timing Characteristics

| (Worst-Case Commercial Condition | s V <sub>CCA</sub> = 2.25 V, V <sub>C</sub> | <sub>CI</sub> = 3.0 V, T <sub>J</sub> = 70°C) |
|----------------------------------|---------------------------------------------|-----------------------------------------------|
|----------------------------------|---------------------------------------------|-----------------------------------------------|

|                    |                                                         | -3 Sp | beed* | -2 S | peed | -1 S | peed | Std. | Speed | –F S | peed |       |
|--------------------|---------------------------------------------------------|-------|-------|------|------|------|------|------|-------|------|------|-------|
| Parameter          | Description                                             | Min.  | Max.  | Min. | Max. | Min. | Max. | Min. | Max.  | Min. | Max. | Units |
| Dedicated (        | (Hardwired) Array Clock Netwo                           | rks   |       |      |      |      |      |      |       |      |      |       |
| t <sub>HCKH</sub>  | Input Low to High<br>(Pad to R-cell Input)              |       | 1.7   |      | 2.0  |      | 2.2  |      | 2.6   |      | 4.0  | ns    |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |       | 1.7   |      | 2.0  |      | 2.2  |      | 2.6   |      | 4.0  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |       | 0.6   |      | 0.6  |      | 0.7  |      | 0.8   |      | 1.3  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 2.8   |       | 3.2  |      | 3.6  |      | 4.2  |       | 5.8  |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |       | 357   |      | 313  |      | 278  |      | 238   |      | 172  | MHz   |
| Routed Arr         | ay Clock Networks                                       |       |       |      |      |      |      |      |       |      |      |       |
| t <sub>RCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 2.2   |      | 2.5  |      | 2.8  |      | 3.3   |      | 4.6  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 2.1   |      | 2.4  |      | 2.7  |      | 3.2   |      | 4.5  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 2.3   |      | 2.7  |      | 3.1  |      | 3.6   |      | 5    | ns    |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 2.2   |      | 2.5  |      | 2.9  |      | 3.4   |      | 4.7  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |       | 2.4   |      | 2.8  |      | 3.2  |      | 3.7   |      | 5.2  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |       | 2.4   |      | 2.8  |      | 3.1  |      | 3.7   |      | 5.1  | ns    |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.4   |       | 1.6  |      | 1.8  |      | 2.1  |       | 2.9  |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |       | 1.0   |      | 1.1  |      | 1.3  |      | 1.5   |      | 2.1  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |       | 0.9   |      | 1.0  |      | 1.2  |      | 1.4   |      | 1.9  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |       | 0.9   |      | 1.0  |      | 1.2  |      | 1.4   |      | 1.9  | ns    |

#### Table 2-35 • A54SX72A Timing Characteristics

(Worst-Case Commercial Conditions, V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C)

|                      |                                          | -3 Sp | beed <sup>1</sup> | -2 S | peed | -1 S | peed | Std. S | Speed | –F S | peed |       |
|----------------------|------------------------------------------|-------|-------------------|------|------|------|------|--------|-------|------|------|-------|
| Parameter            | Description                              | Min.  | Max.              | Min. | Max. | Min. | Max. | Min.   | Max.  | Min. | Max. | Units |
| C-Cell Propa         | agation Delays <sup>2</sup>              |       |                   |      |      |      |      |        |       |      |      |       |
| t <sub>PD</sub>      | Internal Array Module                    |       | 1.0               |      | 1.1  |      | 1.3  |        | 1.5   |      | 2.0  | ns    |
| Predicted R          | outing Delays <sup>3</sup>               |       |                   |      |      |      |      |        |       |      |      |       |
| t <sub>DC</sub>      | FO = 1 Routing Delay, Direct<br>Connect  |       | 0.1               |      | 0.1  |      | 0.1  |        | 0.1   |      | 0.1  | ns    |
| t <sub>FC</sub>      | FO = 1 Routing Delay, Fast Connect       |       | 0.3               |      | 0.3  |      | 0.3  |        | 0.4   |      | 0.6  | ns    |
| t <sub>RD1</sub>     | FO = 1 Routing Delay                     |       | 0.3               |      | 0.3  |      | 0.4  |        | 0.5   |      | 0.7  | ns    |
| t <sub>RD2</sub>     | FO = 2 Routing Delay                     |       | 0.4               |      | 0.5  |      | 0.6  |        | 0.7   |      | 1    | ns    |
| t <sub>RD3</sub>     | FO = 3 Routing Delay                     |       | 0.5               |      | 0.7  |      | 0.8  |        | 0.9   |      | 1.3  | ns    |
| t <sub>RD4</sub>     | FO = 4 Routing Delay                     |       | 0.7               |      | 0.9  |      | 1    |        | 1.1   |      | 1.5  | ns    |
| t <sub>RD8</sub>     | FO = 8 Routing Delay                     |       | 1.2               |      | 1.5  |      | 1.7  |        | 2.1   |      | 2.9  | ns    |
| t <sub>RD12</sub>    | FO = 12 Routing Delay                    |       | 1.7               |      | 2.2  |      | 2.5  |        | 3     |      | 4.2  | ns    |
| R-Cell Timin         | ng                                       |       |                   |      |      |      |      |        |       |      |      |       |
| t <sub>RCO</sub>     | Sequential Clock-to-Q                    |       | 0.7               |      | 0.8  |      | 0.9  |        | 1.1   |      | 1.5  | ns    |
| t <sub>CLR</sub>     | Asynchronous Clear-to-Q                  |       | 0.6               |      | 0.7  |      | 0.7  |        | 0.9   |      | 1.2  | ns    |
| t <sub>PRESET</sub>  | Asynchronous Preset-to-Q                 |       | 0.7               |      | 0.8  |      | 0.8  |        | 1.0   |      | 1.4  | ns    |
| t <sub>SUD</sub>     | Flip-Flop Data Input Set-Up              | 0.7   |                   | 0.8  |      | 0.9  |      | 1.0    |       | 1.4  |      | ns    |
| t <sub>HD</sub>      | Flip-Flop Data Input Hold                | 0.0   |                   | 0.0  |      | 0.0  |      | 0.0    |       | 0.0  |      | ns    |
| t <sub>WASYN</sub>   | Asynchronous Pulse Width                 | 1.3   |                   | 1.5  |      | 1.7  |      | 2.0    |       | 2.8  |      | ns    |
| t <sub>recasyn</sub> | Asynchronous Recovery Time               | 0.3   |                   | 0.4  |      | 0.4  |      | 0.5    |       | 0.7  |      | ns    |
| t <sub>HASYN</sub>   | Asynchronous Hold Time                   | 0.3   |                   | 0.3  |      | 0.3  |      | 0.4    |       | 0.6  |      | ns    |
| t <sub>MPW</sub>     | Clock Minimum Pulse Width                | 1.5   |                   | 1.7  |      | 2.0  |      | 2.3    |       | 3.2  |      | ns    |
| Input Modu           | le Propagation Delays                    |       |                   |      |      | -    |      | -      |       |      |      |       |
| t <sub>INYH</sub>    | Input Data Pad to Y High 2.5 V<br>LVCMOS |       | 0.6               |      | 0.7  |      | 0.8  |        | 0.9   |      | 1.3  | ns    |
| t <sub>INYL</sub>    | Input Data Pad to Y Low 2.5 V<br>LVCMOS  |       | 0.8               |      | 1.0  |      | 1.1  |        | 1.3   |      | 1.7  | ns    |
| t <sub>INYH</sub>    | Input Data Pad to Y High 3.3 V PCI       |       | 0.6               |      | 0.7  |      | 0.7  |        | 0.9   |      | 1.2  | ns    |
| t <sub>INYL</sub>    | Input Data Pad to Y Low 3.3 V PCI        |       | 0.7               |      | 0.8  |      | 0.9  |        | 1.0   |      | 1.4  | ns    |
| t <sub>INYH</sub>    | Input Data Pad to Y High 3.3 V<br>LVTTL  |       | 0.7               |      | 0.7  |      | 0.8  |        | 1.0   |      | 1.4  | ns    |
| t <sub>INYL</sub>    | Input Data Pad to Y Low 3.3 V LVTTL      |       | 1.0               |      | 1.2  |      | 1.3  |        | 1.5   |      | 2.1  | ns    |

#### Notes:

1. All –3 speed grades have been discontinued.

2. For dual-module macros, use  $t_{PD} + t_{RD1} + t_{PDn}$ ,  $t_{RCO} + t_{RD1} + t_{PDn}$ , or  $t_{PD1} + t_{RD1} + t_{SUD}$ , whichever is appropriate.

3. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance.

## Table 2-36 A54SX72A Timing Characteristics

| (Worst-Case Commercial Conditions V <sub>CCA</sub> | _ = 2.25 V, V <sub>CCl</sub> = 2.25 V, Τ <sub>J</sub> = 70°C |
|----------------------------------------------------|--------------------------------------------------------------|
|----------------------------------------------------|--------------------------------------------------------------|

|                    |                                                         | -3 Sp | beed* | -2 S | peed | -1 S | peed | Std. | Speed | –F S | peed |       |
|--------------------|---------------------------------------------------------|-------|-------|------|------|------|------|------|-------|------|------|-------|
| Parameter          | Description                                             | Min.  | Max.  | Min. | Max. | Min. | Max. | Min. | Max.  | Min. | Max. | Units |
| Dedicated (        | (Hardwired) Array Clock Netwo                           | rks   |       |      |      |      |      |      |       |      |      | 1     |
| t <sub>нскн</sub>  | Input Low to High<br>(Pad to R-cell Input)              |       | 1.6   |      | 1.9  |      | 2.1  |      | 2.5   |      | 3.8  | ns    |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |       | 1.6   |      | 1.9  |      | 2.1  |      | 2.5   |      | 3.8  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.5   |       | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.5   |       | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |       | 1.4   |      | 1.6  |      | 1.8  |      | 2.1   |      | 3.3  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 3.0   |       | 3.4  |      | 4.0  |      | 4.6  |       | 6.4  |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |       | 333   |      | 294  |      | 250  |      | 217   |      | 156  | MHz   |
| Routed Arra        | ay Clock Networks                                       |       |       |      |      |      |      |      |       |      |      |       |
| t <sub>rckh</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 2.3   |      | 2.6  |      | 2.9  |      | 3.4   |      | 4.8  | ns    |
| t <sub>rckl</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 2.8   |      | 3.2  |      | 3.7  |      | 4.3   |      | 6.0  | ns    |
| t <sub>rckh</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 2.4   |      | 2.8  |      | 3.2  |      | 3.7   |      | 5.2  | ns    |
| t <sub>rckl</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 2.9   |      | 3.3  |      | 3.8  |      | 4.5   |      | 6.2  | ns    |
| t <sub>rckh</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |       | 2.6   |      | 3.0  |      | 3.4  |      | 4.0   |      | 5.6  | ns    |
| t <sub>rckl</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |       | 3.1   |      | 3.6  |      | 4.0  |      | 4.7   |      | 6.6  | ns    |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.5   |       | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.5   |       | 1.7  |      | 2.0  |      | 2.3  |       | 3.2  |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |       | 1.9   |      | 2.2  |      | 2.5  |      | 3.0   |      | 4.1  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |       | 1.8   |      | 2.1  |      | 2.4  |      | 2.8   |      | 3.9  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |       | 1.8   |      | 2.1  |      | 2.4  |      | 2.8   |      | 3.9  | ns    |
| Quadrant A         | rray Clock Networks                                     |       |       |      |      |      |      |      |       |      |      |       |
| t <sub>QCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 2.6   |      | 3.0  |      | 3.4  |      | 4.0   |      | 5.6  | ns    |
| t <sub>QCHKL</sub> | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 2.6   |      | 3.0  |      | 3.3  |      | 3.9   |      | 5.5  | ns    |
| t <sub>QCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 2.8   |      | 3.2  |      | 3.6  |      | 4.3   |      | 6.0  | ns    |
| t <sub>qchkl</sub> | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 2.8   |      | 3.2  |      | 3.6  |      | 4.2   |      | 5.9  | ns    |

## Table 2-38 A54SX72A Timing Characteristics

| (Worst-Case Commercial Conditions V <sub>CCA</sub> | = 2.25 V, V <sub>CCl</sub> = 4.75 V, T <sub>J</sub> = 70°C |
|----------------------------------------------------|------------------------------------------------------------|
|----------------------------------------------------|------------------------------------------------------------|

|                    |                                                         | -3 Sr | beed* | -2 S | peed | -1 S | peed | Std. 9 | Speed | –F S | peed |       |
|--------------------|---------------------------------------------------------|-------|-------|------|------|------|------|--------|-------|------|------|-------|
| Parameter          | Description                                             | Min.  | Max.  | Min. | Max. | Min. | Max. | Min.   | Max.  | Min. | Max. | Units |
| Dedicated (        | Hardwired) Array Clock Netwo                            | rks   |       |      |      |      |      |        |       |      |      |       |
| t <sub>нскн</sub>  | Input Low to High<br>(Pad to R-cell Input)              |       | 1.6   |      | 1.8  |      | 2.1  |        | 2.4   |      | 3.8  | ns    |
| t <sub>HCKL</sub>  | Input High to Low<br>(Pad to R-cell Input)              |       | 1.6   |      | 1.9  |      | 2.1  |        | 2.5   |      | 3.8  | ns    |
| t <sub>HPWH</sub>  | Minimum Pulse Width High                                | 1.5   |       | 1.7  |      | 2.0  |      | 2.3    |       | 3.2  |      | ns    |
| t <sub>HPWL</sub>  | Minimum Pulse Width Low                                 | 1.5   |       | 1.7  |      | 2.0  |      | 2.3    |       | 3.2  |      | ns    |
| t <sub>HCKSW</sub> | Maximum Skew                                            |       | 1.4   |      | 1.6  |      | 1.8  |        | 2.1   |      | 3.3  | ns    |
| t <sub>HP</sub>    | Minimum Period                                          | 3.0   |       | 3.4  |      | 4.0  |      | 4.6    |       | 6.4  |      | ns    |
| f <sub>HMAX</sub>  | Maximum Frequency                                       |       | 333   |      | 294  |      | 250  |        | 217   |      | 156  | MHz   |
| Routed Arra        | ay Clock Networks                                       |       |       |      |      |      |      |        |       |      |      |       |
| t <sub>rckh</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 2.3   |      | 2.6  |      | 3.0  |        | 3.5   |      | 4.9  | ns    |
| t <sub>rckl</sub>  | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 2.8   |      | 3.2  |      | 3.6  |        | 4.3   |      | 6.0  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 2.5   |      | 2.9  |      | 3.2  |        | 3.8   |      | 5.3  | ns    |
| t <sub>RCKL</sub>  | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 3.0   |      | 3.4  |      | 3.9  |        | 4.6   |      | 6.4  | ns    |
| t <sub>RCKH</sub>  | Input Low to High (100% Load)<br>(Pad to R-cell Input)  |       | 2.6   |      | 3.0  |      | 3.4  |        | 3.9   |      | 5.5  | ns    |
| t <sub>rckl</sub>  | Input High to Low (100% Load)<br>(Pad to R-cell Input)  |       | 3.2   |      | 3.6  |      | 4.1  |        | 4.8   |      | 6.8  | ns    |
| t <sub>RPWH</sub>  | Minimum Pulse Width High                                | 1.5   |       | 1.7  |      | 2.0  |      | 2.3    |       | 3.2  |      | ns    |
| t <sub>RPWL</sub>  | Minimum Pulse Width Low                                 | 1.5   |       | 1.7  |      | 2.0  |      | 2.3    |       | 3.2  |      | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (Light Load)                               |       | 1.9   |      | 2.2  |      | 2.5  |        | 3.0   |      | 4.1  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (50% Load)                                 |       | 1.9   |      | 2.2  |      | 2.5  |        | 3.0   |      | 4.1  | ns    |
| t <sub>RCKSW</sub> | Maximum Skew (100% Load)                                |       | 1.9   |      | 2.2  |      | 2.5  |        | 3.0   |      | 4.1  | ns    |
| Quadrant A         | rray Clock Networks                                     |       |       |      |      |      |      |        |       |      |      | -     |
| t <sub>QCKH</sub>  | Input Low to High (Light Load)<br>(Pad to R-cell Input) |       | 1.2   |      | 1.4  |      | 1.6  |        | 1.8   |      | 2.6  | ns    |
| t <sub>QCHKL</sub> | Input High to Low (Light Load)<br>(Pad to R-cell Input) |       | 1.3   |      | 1.4  |      | 1.6  |        | 1.9   |      | 2.7  | ns    |
| t <sub>QCKH</sub>  | Input Low to High (50% Load)<br>(Pad to R-cell Input)   |       | 1.4   |      | 1.6  |      | 1.8  |        | 2.1   |      | 3.0  | ns    |
| t <sub>QCHKL</sub> | Input High to Low (50% Load)<br>(Pad to R-cell Input)   |       | 1.4   |      | 1.7  |      | 1.9  |        | 2.2   |      | 3.1  | ns    |

#### Table 2-39 A54SX72A Timing Characteristics

## (Worst-Case Commercial Conditions $V_{CCA} = 2.25 \text{ V}$ , $V_{CCI} = 2.3 \text{ V}$ , $T_J = 70^{\circ}\text{C}$ )

|                      |                                         | -3 Speed | -2    | Speed  | -1 Speed | Std. 9 | Speed | –F Sp | beed  |       |
|----------------------|-----------------------------------------|----------|-------|--------|----------|--------|-------|-------|-------|-------|
| Parameter            | Description                             | Min. Ma  | . Mir | . Max. | Min. Max | Min.   | Max.  | Min.  | Max.  | Units |
| 2.5 V LVCM           | OS Output Module Timing <sup>2, 3</sup> |          |       |        |          |        |       |       |       |       |
| t <sub>DLH</sub>     | Data-to-Pad Low to High                 | 3.9      |       | 4.5    | 5.1      |        | 6.0   |       | 8.4   | ns    |
| t <sub>DHL</sub>     | Data-to-Pad High to Low                 | 3.1      |       | 3.6    | 4.1      |        | 4.8   |       | 6.7   | ns    |
| t <sub>DHLS</sub>    | Data-to-Pad High to Low—low slew        | 12.      | ,     | 14.6   | 16.5     |        | 19.4  |       | 27.2  | ns    |
| t <sub>ENZL</sub>    | Enable-to-Pad, Z to L                   | 2.4      |       | 2.8    | 3.2      |        | 3.7   |       | 5.2   | ns    |
| t <sub>ENZLS</sub>   | Data-to-Pad, Z to L—low slew            | 11.      | 3     | 13.7   | 15.5     |        | 18.2  |       | 25.5  | ns    |
| t <sub>ENZH</sub>    | Enable-to-Pad, Z to H                   | 3.9      |       | 4.5    | 5.1      |        | 6.0   |       | 8.4   | ns    |
| t <sub>ENLZ</sub>    | Enable-to-Pad, L to Z                   | 2.1      |       | 2.5    | 2.8      |        | 3.3   |       | 4.7   | ns    |
| t <sub>ENHZ</sub>    | Enable-to-Pad, H to Z                   | 3.1      |       | 3.6    | 4.1      |        | 4.8   |       | 6.7   | ns    |
| $d_{\text{TLH}}^{4}$ | Delta Low to High                       | 0.03     | 1     | 0.037  | 0.043    |        | 0.051 |       | 0.071 | ns/pF |
| ${\sf d_{THL}}^4$    | Delta High to Low                       | 0.01     | 7     | 0.017  | 0.023    |        | 0.023 |       | 0.037 | ns/pF |
| $d_{\text{THLS}}^4$  | Delta High to Low—low slew              | 0.05     | 7     | 0.06   | 0.071    |        | 0.086 |       | 0.117 | ns/pF |

#### Note:

1. All –3 speed grades have been discontinued.

2. Delays based on 35 pF loading.

3. The equivalent IO Attribute settings for 2.5 V LVCMOS is 2.5 V LVTTL in the software.

4. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the  $V_{CCI}$  value into the following equation: Slew Rate [V/ns] =  $(0.1 * V_{CCI} - 0.9 * V_{CCI})/(C_{load} * d_{T[LH|HL|HLS]})$ where  $C_{load}$  is the load capacitance driven by the I/O in pF

 $d_{T[LH|HL|HLS]}$  is the worst case delta value from the datasheet in ns/pF.



|            | 100-                 | TQFP                 |                      |
|------------|----------------------|----------------------|----------------------|
| Pin Number | A54SX08A<br>Function | A54SX16A<br>Function | A54SX32A<br>Function |
| 71         | I/O                  | I/O                  | I/O                  |
| 72         | I/O                  | I/O                  | I/O                  |
| 73         | I/O                  | I/O                  | I/O                  |
| 74         | I/O                  | I/O                  | I/O                  |
| 75         | I/O                  | I/O                  | I/O                  |
| 76         | I/O                  | I/O                  | I/O                  |
| 77         | I/O                  | I/O                  | I/O                  |
| 78         | I/O                  | I/O                  | I/O                  |
| 79         | I/O                  | I/O                  | I/O                  |
| 80         | I/O                  | I/O                  | I/O                  |
| 81         | I/O                  | I/O                  | I/O                  |
| 82         | V <sub>CCI</sub>     | V <sub>CCI</sub>     | V <sub>CCI</sub>     |
| 83         | I/O                  | I/O                  | I/O                  |
| 84         | I/O                  | I/O                  | I/O                  |
| 85         | I/O                  | I/O                  | I/O                  |
| 86         | I/O                  | I/O                  | I/O                  |
| 87         | CLKA                 | CLKA                 | CLKA                 |
| 88         | CLKB                 | CLKB                 | CLKB                 |
| 89         | NC                   | NC                   | NC                   |
| 90         | V <sub>CCA</sub>     | V <sub>CCA</sub>     | V <sub>CCA</sub>     |
| 91         | GND                  | GND                  | GND                  |
| 92         | PRA, I/O             | PRA, I/O             | PRA, I/O             |
| 93         | I/O                  | I/O                  | I/O                  |
| 94         | I/O                  | I/O                  | I/O                  |
| 95         | I/O                  | I/O                  | I/O                  |
| 96         | I/O                  | I/O                  | I/O                  |
| 97         | I/O                  | I/O                  | I/O                  |
| 98         | I/O                  | I/O                  | I/O                  |
| 99         | I/O                  | I/O                  | I/O                  |
| 100        | TCK, I/O             | TCK, I/O             | TCK, I/O             |

| 176-P         | in TQFP              |
|---------------|----------------------|---------------|----------------------|---------------|----------------------|---------------|----------------------|
| Pin<br>Number | A54SX32A<br>Function | Pin<br>Number | A54SX32A<br>Function | Pin<br>Number | A54SX32A<br>Function | Pin<br>Number | A54SX32A<br>Function |
| 1             | GND                  | 37            | I/O                  | 73            | I/O                  | 109           | V <sub>CCA</sub>     |
| 2             | TDI, I/O             | 38            | I/O                  | 74            | I/O                  | 110           | GND                  |
| 3             | I/O                  | 39            | I/O                  | 75            | I/O                  | 111           | I/O                  |
| 4             | I/O                  | 40            | I/O                  | 76            | I/O                  | 112           | I/O                  |
| 5             | I/O                  | 41            | I/O                  | 77            | I/O                  | 113           | I/O                  |
| 6             | I/O                  | 42            | I/O                  | 78            | I/O                  | 114           | I/O                  |
| 7             | I/O                  | 43            | I/O                  | 79            | I/O                  | 115           | I/O                  |
| 8             | I/O                  | 44            | GND                  | 80            | I/O                  | 116           | I/O                  |
| 9             | I/O                  | 45            | I/O                  | 81            | I/O                  | 117           | I/O                  |
| 10            | TMS                  | 46            | I/O                  | 82            | V <sub>CCI</sub>     | 118           | I/O                  |
| 11            | V <sub>CCI</sub>     | 47            | I/O                  | 83            | I/O                  | 119           | I/O                  |
| 12            | I/O                  | 48            | I/O                  | 84            | I/O                  | 120           | I/O                  |
| 13            | I/O                  | 49            | I/O                  | 85            | I/O                  | 121           | I/O                  |
| 14            | I/O                  | 50            | I/O                  | 86            | I/O                  | 122           | V <sub>CCA</sub>     |
| 15            | I/O                  | 51            | I/O                  | 87            | TDO, I/O             | 123           | GND                  |
| 16            | I/O                  | 52            | V <sub>CCI</sub>     | 88            | I/O                  | 124           | V <sub>CCI</sub>     |
| 17            | I/O                  | 53            | I/O                  | 89            | GND                  | 125           | I/O                  |
| 18            | I/O                  | 54            | I/O                  | 90            | I/O                  | 126           | I/O                  |
| 19            | I/O                  | 55            | I/O                  | 91            | I/O                  | 127           | I/O                  |
| 20            | I/O                  | 56            | I/O                  | 92            | I/O                  | 128           | I/O                  |
| 21            | GND                  | 57            | I/O                  | 93            | I/O                  | 129           | I/O                  |
| 22            | V <sub>CCA</sub>     | 58            | I/O                  | 94            | I/O                  | 130           | I/O                  |
| 23            | GND                  | 59            | I/O                  | 95            | I/O                  | 131           | I/O                  |
| 24            | I/O                  | 60            | I/O                  | 96            | I/O                  | 132           | I/O                  |
| 25            | TRST, I/O            | 61            | I/O                  | 97            | I/O                  | 133           | GND                  |
| 26            | I/O                  | 62            | I/O                  | 98            | V <sub>CCA</sub>     | 134           | I/O                  |
| 27            | I/O                  | 63            | I/O                  | 99            | V <sub>CCI</sub>     | 135           | I/O                  |
| 28            | I/O                  | 64            | PRB, I/O             | 100           | I/O                  | 136           | I/O                  |
| 29            | I/O                  | 65            | GND                  | 101           | I/O                  | 137           | I/O                  |
| 30            | I/O                  | 66            | V <sub>CCA</sub>     | 102           | I/O                  | 138           | I/O                  |
| 31            | I/O                  | 67            | NC                   | 103           | I/O                  | 139           | I/O                  |
| 32            | V <sub>CCI</sub>     | 68            | I/O                  | 104           | I/O                  | 140           | V <sub>CCI</sub>     |
| 33            | V <sub>CCA</sub>     | 69            | HCLK                 | 105           | I/O                  | 141           | I/O                  |
| 34            | I/O                  | 70            | I/O                  | 106           | I/O                  | 142           | I/O                  |
| 35            | I/O                  | 71            | I/O                  | 107           | I/O                  | 143           | I/O                  |
| 36            | I/O                  | 72            | I/O                  | 108           | GND                  | 144           | I/O                  |

## 484-Pin FBGA

|                    | 1                                       | 2                                      | 3                                      | 4                                       | 5                                      | 6     | /       | 8          | 9       | 10     | 11              | 12              | 13              | 14                                      | 15              | 16              | 17              | 18    | 19    | 20    | 21    | 22                                      | 23                                      | 24                                      | 252  | 6                  |
|--------------------|-----------------------------------------|----------------------------------------|----------------------------------------|-----------------------------------------|----------------------------------------|-------|---------|------------|---------|--------|-----------------|-----------------|-----------------|-----------------------------------------|-----------------|-----------------|-----------------|-------|-------|-------|-------|-----------------------------------------|-----------------------------------------|-----------------------------------------|------|--------------------|
| ABCDEFGHJKLMNPRTUV | - 0000000000000000000000000000000000000 | 2 000000000000000000000000000000000000 | ₃ 000000000000000000000000000000000000 | 4 0000000000000000000000000000000000000 | ♪ 000000000000000000000000000000000000 | 00000 | / 00000 | ×<br>00000 | 9 00000 |        | 000000 00000000 | 000000 00000000 | 000000 00000000 | 000000 00000000000000000000000000000000 | 000000 00000000 | 000000 00000000 | 000000 00000000 | 00000 | 00000 | 00000 | 00000 | 2 0000000000000000000000000000000000000 | 2 0000000000000000000000000000000000000 | 4  000000000000000000000000000000000000 |      |                    |
| H<br>J             | 00                                      | 000                                    | 00                                     | 00                                      | 00                                     |       |         |            |         |        |                 |                 |                 |                                         |                 |                 |                 |       |       |       |       | 00                                      | 00                                      | 00                                      |      | 2                  |
| K<br>L             | 00                                      | 000                                    | 00                                     | 00                                      | 00                                     |       |         |            |         | 000    | 00              | 00              | 000             | 00                                      | 00              | 000             | 00              |       |       |       |       | 00                                      | 00                                      | 0                                       |      | 2                  |
| M<br>N             | 00                                      | 00                                     | 00                                     | 00                                      | 00                                     |       |         |            |         | 00     | 00              | 00              | 00              | 00                                      | 00              | 000             | 00              |       |       |       |       | 00                                      | 0                                       | 0                                       |      | 2                  |
| P<br>R             | 00                                      | 00                                     | 00                                     | 00                                      | 00                                     |       |         |            |         | 00     | 00              | 00              | 00              | 00                                      | 00              | 000             | 00              |       |       |       |       | 00                                      | 0                                       | 0                                       |      | )                  |
| T<br>U             | 000                                     | 000                                    | 000                                    | 000                                     | 000                                    |       |         |            |         | 000    | 00              | 00              | 00              | 00                                      | 00              | 00              | 00              |       |       |       |       | 000                                     | 00                                      | 000                                     | 0000 |                    |
| w                  | 000                                     | 000                                    | 000                                    | 000                                     | 000                                    |       |         |            |         |        |                 |                 |                 |                                         |                 |                 |                 |       |       |       |       | 000                                     | 000                                     | 000                                     |      | )                  |
| AA<br>AR           | 000                                     | 000                                    | 000                                    | 000                                     | 000                                    | 0     | 0       | 0          | 0       | 0      | 0               | 0               | 0               | 0                                       | 0               | 0               | 0               | 0     | 0     | 0     | 0     | 000                                     | 000                                     | 000                                     |      |                    |
| AC<br>AD           | 000                                     | õ                                      | õ                                      | 00                                      | 000                                    | 000   | 000     | 000        | 000     | 000    | 000             | 000             | õ               | 00                                      | õ               | õ               | 000             | õ     | õ     | õ     | 000   | õ                                       | õ                                       | 000                                     |      | $\hat{\mathbf{b}}$ |
| AE<br>AF           | 000                                     | 000                                    | 000                                    | 000                                     | 000                                    | 000   | 000     | 000        | 000     | 0<br>0 | 000             | 000             | 000             | 000                                     | 000             | 000             | 000             | 000   | 000   | 000   | 000   | 000                                     | ŏ<br>o                                  | 000                                     |      | 5                  |
| Ļ                  |                                         |                                        |                                        |                                         |                                        |       |         |            |         |        |                 |                 |                 |                                         |                 |                 |                 |       |       |       |       |                                         |                                         |                                         |      | 1                  |

Figure 3-8 • 484-Pin FBGA (Top View)

### Note

For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html.

| 484-Pin FBGA  |                      |                      |  |  |
|---------------|----------------------|----------------------|--|--|
| Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function |  |  |
| K10           | GND                  | GND                  |  |  |
| K11           | GND                  | GND                  |  |  |
| K12           | GND                  | GND                  |  |  |
| K13           | GND                  | GND                  |  |  |
| K14           | GND                  | GND                  |  |  |
| K15           | GND                  | GND                  |  |  |
| K16           | GND                  | GND                  |  |  |
| K17           | GND                  | GND                  |  |  |
| K22           | I/O                  | I/O                  |  |  |
| K23           | I/O                  | I/O                  |  |  |
| K24           | NC*                  | NC                   |  |  |
| K25           | NC*                  | I/O                  |  |  |
| K26           | NC*                  | I/O                  |  |  |
| L1            | NC*                  | I/O                  |  |  |
| L2            | NC*                  | I/O                  |  |  |
| L3            | I/O                  | I/O                  |  |  |
| L4            | I/O                  | I/O                  |  |  |
| L5            | I/O                  | I/O                  |  |  |
| L10           | GND                  | GND                  |  |  |
| L11           | GND                  | GND                  |  |  |
| L12           | GND                  | GND                  |  |  |
| L13           | GND                  | GND                  |  |  |
| L14           | GND                  | GND                  |  |  |
| L15           | GND                  | GND                  |  |  |
| L16           | GND                  | GND                  |  |  |
| L17           | GND                  | GND                  |  |  |
| L22           | I/O                  | I/O                  |  |  |
| L23           | I/O                  | I/O                  |  |  |
| L24           | I/O                  | I/O                  |  |  |
| L25           | I/O                  | I/O                  |  |  |
| L26           | I/O                  | I/O                  |  |  |
| M1            | NC*                  | NC                   |  |  |
| M2            | I/O                  | I/O                  |  |  |
| M3            | I/O                  | I/O                  |  |  |
| M4            | I/O                  | I/O                  |  |  |

| 484-Pin FBGA  |                      |                      |  |  |  |
|---------------|----------------------|----------------------|--|--|--|
| Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function |  |  |  |
| M5            | I/O                  | I/O                  |  |  |  |
| M10           | GND                  | GND                  |  |  |  |
| M11           | GND                  | GND                  |  |  |  |
| M12           | GND                  | GND                  |  |  |  |
| M13           | GND                  | GND                  |  |  |  |
| M14           | GND                  | GND                  |  |  |  |
| M15           | GND                  | GND                  |  |  |  |
| M16           | GND                  | GND                  |  |  |  |
| M17           | GND                  | GND                  |  |  |  |
| M22           | I/O                  | I/O                  |  |  |  |
| M23           | I/O                  | I/O                  |  |  |  |
| M24           | I/O                  | I/O                  |  |  |  |
| M25           | NC*                  | I/O                  |  |  |  |
| M26           | NC*                  | I/O                  |  |  |  |
| N1            | I/O                  | I/O                  |  |  |  |
| N2            | V <sub>CCI</sub>     | V <sub>CCI</sub>     |  |  |  |
| N3            | I/O                  | I/O                  |  |  |  |
| N4            | I/O                  | I/O                  |  |  |  |
| N5            | I/O                  | I/O                  |  |  |  |
| N10           | GND                  | GND                  |  |  |  |
| N11           | GND                  | GND                  |  |  |  |
| N12           | GND                  | GND                  |  |  |  |
| N13           | GND                  | GND                  |  |  |  |
| N14           | GND                  | GND                  |  |  |  |
| N15           | GND                  | GND                  |  |  |  |
| N16           | GND                  | GND                  |  |  |  |
| N17           | GND                  | GND                  |  |  |  |
| N22           | V <sub>CCA</sub>     | V <sub>CCA</sub>     |  |  |  |
| N23           | I/O                  | I/O                  |  |  |  |
| N24           | I/O                  | I/O                  |  |  |  |
| N25           | I/O                  | I/O                  |  |  |  |
| N26           | NC*                  | NC                   |  |  |  |
| P1            | NC*                  | I/O                  |  |  |  |
| P2            | NC*                  | I/O                  |  |  |  |
| P3            | I/O                  | I/O                  |  |  |  |

| 484-Pin FBGA  |                      |                      |  |  |  |
|---------------|----------------------|----------------------|--|--|--|
| Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function |  |  |  |
| P4            | I/O                  | I/O                  |  |  |  |
| P5            | V <sub>CCA</sub>     | V <sub>CCA</sub>     |  |  |  |
| P10           | GND                  | GND                  |  |  |  |
| P11           | GND                  | GND                  |  |  |  |
| P12           | GND                  | GND                  |  |  |  |
| P13           | GND                  | GND                  |  |  |  |
| P14           | GND                  | GND                  |  |  |  |
| P15           | GND                  | GND                  |  |  |  |
| P16           | GND                  | GND                  |  |  |  |
| P17           | GND                  | GND                  |  |  |  |
| P22           | I/O                  | I/O                  |  |  |  |
| P23           | Ι/O                  | I/O                  |  |  |  |
| P24           | V <sub>CCI</sub>     | V <sub>CCI</sub>     |  |  |  |
| P25           | I/O                  | I/O                  |  |  |  |
| P26           | I/O                  | I/O                  |  |  |  |
| R1            | NC*                  | I/O                  |  |  |  |
| R2            | NC*                  | I/O                  |  |  |  |
| R3            | I/O                  | I/O                  |  |  |  |
| R4            | I/O                  | I/O                  |  |  |  |
| R5            | TRST, I/O            | TRST, I/O            |  |  |  |
| R10           | GND                  | GND                  |  |  |  |
| R11           | GND                  | GND                  |  |  |  |
| R12           | GND                  | GND                  |  |  |  |
| R13           | GND                  | GND                  |  |  |  |
| R14           | GND                  | GND                  |  |  |  |
| R15           | GND                  | GND                  |  |  |  |
| R16           | GND                  | GND                  |  |  |  |
| R17           | GND                  | GND                  |  |  |  |
| R22           | I/O                  | I/O                  |  |  |  |
| R23           | I/O                  | I/O                  |  |  |  |
| R24           | I/O                  | I/O                  |  |  |  |
| R25           | NC*                  | I/O                  |  |  |  |
| R26           | NC*                  | I/O                  |  |  |  |
| T1            | NC*                  | Ι/O                  |  |  |  |
| T2            | NC*                  | Ι/O                  |  |  |  |

Note: \*These pins must be left floating on the A54SX32A device.



# **Datasheet Information**

## List of Changes

The following table lists critical changes that were made in the current version of the document.

| <b>Previous Version</b> | Changes in Current Version (v5.3)                                                                             | Page  |
|-------------------------|---------------------------------------------------------------------------------------------------------------|-------|
| v5.2                    | -3 speed grades have been discontinued.                                                                       | N/A   |
| (June 2006)             | The "SX-A Timing Model" was updated with –2 data.                                                             | 2-14  |
| v5.1                    | RoHS information was added to the "Ordering Information".                                                     | ii    |
| February 2005           | The "Programming" section was updated.                                                                        | 1-13  |
| v5.0                    | Revised Table 1 and the timing data to reflect the phase out of the $-3$ speed grade for the A54SX08A device. | i     |
|                         | The "Thermal Characteristics" section was updated.                                                            | 2-11  |
|                         | The "176-Pin TQFP" was updated to add pins 81 to 90.                                                          | 3-11  |
|                         | The "484-Pin FBGA" was updated to add pins R4 to Y26                                                          | 3-26  |
| v4.0                    | The "Temperature Grade Offering" is new.                                                                      | 1-iii |
|                         | The "Speed Grade and Temperature Grade Matrix" is new.                                                        | 1-iii |
|                         | "SX-A Family Architecture" was updated.                                                                       | 1-1   |
|                         | "Clock Resources" was updated.                                                                                | 1-5   |
|                         | "User Security" was updated.                                                                                  | 1-7   |
|                         | "Power-Up/Down and Hot Swapping" was updated.                                                                 | 1-7   |
|                         | "Dedicated Mode" is new                                                                                       | 1-9   |
|                         | Table 1-5 is new.                                                                                             | 1-9   |
|                         | "JTAG Instructions" is new                                                                                    | 1-10  |
|                         | "Design Considerations" was updated.                                                                          | 1-12  |
|                         | The "Programming" section is new.                                                                             | 1-13  |
|                         | "Design Environment" was updated.                                                                             | 1-13  |
|                         | "Pin Description" was updated.                                                                                | 1-15  |
|                         | Table 2-1 was updated.                                                                                        | 2-1   |
|                         | Table 2-2 was updated.                                                                                        | 2-1   |
|                         | Table 2-3 is new.                                                                                             | 2-1   |
|                         | Table 2-4 is new.                                                                                             | 2-1   |
|                         | Table 2-5 was updated.                                                                                        | 2-2   |
|                         | Table 2-6 was updated.                                                                                        | 2-2   |
|                         | "Power Dissipation" is new.                                                                                   | 2-8   |
|                         | Table 2-11 was updated.                                                                                       | 2-9   |