Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ## **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2880 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 111 | | Number of Gates | 48000 | | Voltage - Supply | 2.25V ~ 5.25V | | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 125°C (TA) | | Package / Case | 144-LBGA | | Supplier Device Package | 144-FPBGA (13x13) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a54sx32a-fgg144a | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **General Description** ## Introduction The Actel SX-A family of FPGAs offers a cost-effective, single-chip solution for low-power, high-performance designs. Fabricated on 0.22 $\mu m$ / 0.25 $\mu m$ CMOS antifuse technology and with the support of 2.5 V, 3.3 V and 5 V I/Os, the SX-A is a versatile platform to integrate designs while significantly reducing time-to-market. # **SX-A Family Architecture** The SX-A family's device architecture provides a unique approach to module organization and chip routing that satisfies performance requirements and delivers the most optimal register/logic mix for a wide variety of applications. Interconnection between these logic modules is achieved using Actel's patented metal-to-metal programmable antifuse interconnect elements (Figure 1-1). The antifuses are normally open circuit and, when programmed, form a permanent low-impedance connection. **Note:** The A54SX72A device has four layers of metal with the antifuse between Metal 3 and Metal 4. The A54SX08A, A54SX16A, and A54SX32A devices have three layers of metal with the antifuse between Metal 2 and Metal 3. Figure 1-1 • SX-A Family Interconnect Elements ### **Clock Resources** Actel's high-drive routing structure provides three clock networks (Table 1-1). The first clock, called HCLK, is hardwired from the HCLK buffer to the clock select multiplexor (MUX) in each R-cell. HCLK cannot be connected to combinatorial logic. This provides a fast propagation path for the clock signal. If not used, this pin must be set as Low or High on the board. It must not be left floating. Figure 1-7 describes the clock circuit used for the constant load HCLK and the macros supported. HCLK does not function until the fourth clock cycle each time the device is powered up to prevent false output levels due to any possible slow power-on-reset signal and fast start-up clock circuit. To activate HCLK from the first cycle, the TRST pin must be reserved in the Design software and the pin must be tied to GND on the board. Two additional clocks (CLKA, CLKB) are global clocks that can be sourced from external pins or from internal logic signals within the SX-A device. CLKA and CLKB may be connected to sequential cells or to combinational logic. If CLKA or CLKB pins are not used or sourced from signals, these pins must be set as Low or High on the board. They must not be left floating. Figure 1-8 describes the CLKA and CLKB circuit used and the macros supported in SX-A devices with the exception of A54SX72A. In addition, the A54SX72A device provides four quadrant clocks (QCLKA, QCLKB, QCLKC, and QCLKD—corresponding to bottom-left, bottom-right, top-left, and top-right locations on the die, respectively), which can be sourced from external pins or from internal logic signals within the device. Each of these clocks can individually drive up to an entire quadrant of the chip, or they can be grouped together to drive multiple quadrants (Figure 1-9 on page 1-6). QCLK pins can function as user I/O pins. If not used, the QCLK pins must be tied Low or High on the board and must not be left floating. For more information on how to use quadrant clocks in the A54SX72A device, refer to the *Global Clock Networks* in Actel's Antifuse Devices and Using A54SX72A and RT54SX72S Quadrant Clocks application notes. The CLKA, CLKB, and QCLK circuits for A54SX72A as well as the macros supported are shown in Figure 1-10 on page 1-6. Note that bidirectional clock buffers are only available in A54SX72A. For more information, refer to the "Pin Description" section on page 1-15. Table 1-1 • SX-A Clock Resources | | A54SX08A | A54SX16A | A54SX32A | A54SX72A | |----------------------------------------------|----------|----------|----------|----------| | Routed Clocks (CLKA, CLKB) | 2 | 2 | 2 | 2 | | Hardwired Clocks (HCLK) | 1 | 1 | 1 | 1 | | Quadrant Clocks (QCLKA, QCLKB, QCLKC, QCLKD) | 0 | 0 | 0 | 4 | Figure 1-7 • SX-A HCLK Clock Buffer Figure 1-8 • SX-A Routed Clock Buffer Figure 1-9 • SX-A QCLK Architecture Figure 1-10 • A54SX72A Routed Clock and QCLK Buffer 1-6 v5.3 ## **Boundary-Scan Testing (BST)** All SX-A devices are IEEE 1149.1 compliant and offer superior diagnostic and testing capabilities by providing Boundary Scan Testing (BST) and probing capabilities. The BST function is controlled through the special JTAG pins (TMS, TDI, TCK, TDO, and TRST). The functionality of the JTAG pins is defined by two available modes: Dedicated and Flexible. TMS cannot be employed as a user I/O in either mode. ### **Dedicated Mode** In Dedicated mode, all JTAG pins are reserved for BST; designers cannot use them as regular I/Os. An internal pull-up resistor is automatically enabled on both TMS and TDI pins, and the TMS pin will function as defined in the IEEE 1149.1 (JTAG) specification. To select Dedicated mode, the user must reserve the JTAG pins in Actel's Designer software. Reserve the JTAG pins by checking the **Reserve JTAG** box in the Device Selection Wizard (Figure 1-12). The default for the software is Flexible mode; all boxes are unchecked. Table 1-5 lists the definitions of the options in the Device Selection Wizard. Figure 1-12 • Device Selection Wizard Table 1-5 • Reserve Pin Definitions | Pin | Function | | | | | | | | | |----------------------------|--------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Reserve JTAG | Keeps pins from being used and changes the behavior of JTAG pins (no pull-up on TMS) | | | | | | | | | | Reserve JTAG Test<br>Reset | Regular I/O or JTAG reset with an internal pull-up | | | | | | | | | | Reserve Probe | Keeps pins from being used or regular I/O | | | | | | | | | #### Flexible Mode In Flexible mode, TDI, TCK, and TDO may be employed as either user I/Os or as JTAG input pins. The internal resistors on the TMS and TDI pins are not present in flexible JTAG mode. To select the Flexible mode, uncheck the **Reserve JTAG** box in the Device Selection Wizard dialog in the Actel Designer software. In Flexible mode, TDI, TCK, and TDO pins may function as user I/Os or BST pins. The functionality is controlled by the BST Test Access Port (TAP) controller. The TAP controller receives two control inputs, TMS and TCK. Upon power-up, the TAP controller enters the Test-Logic-Reset state. In this state, TDI, TCK, and TDO function as user I/Os. The TDI, TCK, and TDO are transformed from user I/Os into BST pins when a rising edge on TCK is detected while TMS is at logic low. To return to Test-Logic Reset state, TMS must be high for at least five TCK cycles. **An external 10 k pull-up resistor to V**<sub>CCI</sub> **should be placed on the TMS pin to pull it High by default.** Table 1-6 describes the different configuration requirements of BST pins and their functionality in different modes. Table 1-6 • Boundary-Scan Pin Configurations and Functions | Mode | Designer<br>"Reserve JTAG"<br>Selection | TAP Controller<br>State | |---------------------|-----------------------------------------|---------------------------------| | Dedicated (JTAG) | Checked | Any | | Flexible (User I/O) | Unchecked | Test-Logic-Reset | | Flexible (JTAG) | Unchecked | Any EXCEPT Test-<br>Logic-Reset | #### **TRST Pin** The TRST pin functions as a dedicated Boundary-Scan Reset pin when the **Reserve JTAG Test Reset** option is selected as shown in Figure 1-12. An internal pull-up resistor is permanently enabled on the TRST pin in this mode. Actel recommends connecting this pin to ground in normal operation to keep the JTAG state controller in the Test-Logic-Reset state. When JTAG is being used, it can be left floating or can be driven high. When the **Reserve JTAG Test Reset** option is not selected, this pin will function as a regular I/O. If unused as an I/O in the design, it will be configured as a tristated output. ## **Probing Capabilities** SX-A devices also provide an internal probing capability that is accessed with the JTAG pins. The Silicon Explorer II diagnostic hardware is used to control the TDI, TCK, TMS, and TDO pins to select the desired nets for debugging. The user assigns the selected internal nets in Actel Silicon Explorer II software to the PRA/PRB output pins for observation. Silicon Explorer II automatically places the device into JTAG mode. However, probing functionality is only activated when the TRST pin is driven high or left floating, allowing the internal pull-up resistor to pull TRST High. If the TRST pin is held Low, the TAP controller remains in the Test-Logic-Reset state so no probing can be performed. However, the user must drive the TRST pin High or allow the internal pull-up resistor to pull TRST High. When selecting the **Reserve Probe Pin** box as shown in Figure 1-12 on page 1-9, direct the layout tool to reserve the PRA and PRB pins as dedicated outputs for probing. This **Reserve** option is merely a guideline. If the designer assigns user I/Os to the PRA and PRB pins and selects the **Reserve Probe Pin** option, Designer Layout will override the **Reserve Probe Pin** option and place the user I/Os on those pins. To allow probing capabilities, the security fuse must not be programmed. Programming the security fuse disables the JTAG and probe circuitry. Table 1-9 summarizes the possible device configurations for probing once the device leaves the Test-Logic-Reset JTAG state. Table 1-9 • Device Configuration Options for Probe Capability (TRST Pin Reserved) | JTAG Mode | TRST <sup>1</sup> | Security Fuse Programmed | PRA, PRB <sup>2</sup> | TDI, TCK, TDO <sup>2</sup> | |-----------|-------------------|--------------------------|-----------------------|----------------------------| | Dedicated | Low | No | User I/O <sup>3</sup> | JTAG Disabled | | | High | No | Probe Circuit Outputs | JTAG I/O | | Flexible | Low | No | User I/O <sup>3</sup> | User I/O <sup>3</sup> | | | High | No | Probe Circuit Outputs | JTAG I/O | | | | Yes | Probe Circuit Secured | Probe Circuit Secured | #### Notes: - 1. If the TRST pin is not reserved, the device behaves according to TRST = High as described in the table. - 2. Avoid using the TDI, TCK, TDO, PRA, and PRB pins as input or bidirectional ports. Since these pins are active during probing, input signals will not pass through these pins and may cause contention. - 3. If no user signal is assigned to these pins, they will behave as unused I/Os in this mode. Unused pins are automatically tristated by the Designer software. ### **SX-A Probe Circuit Control Pins** SX-A devices contain internal probing circuitry that provides built-in access to every node in a design, enabling 100% real-time observation and analysis of a device's internal logic nodes without design iteration. The probe circuitry is accessed by Silicon Explorer II, an easy to use, integrated verification and logic analysis tool that can sample data at 100 MHz (asynchronous) or 66 MHz (synchronous). Silicon Explorer II attaches to a PC's standard COM port, turning the PC into a fully functional 18-channel logic analyzer. Silicon Explorer II allows designers to complete the design verification process at their desks and reduces verification time from several hours per cycle to a few seconds. The Silicon Explorer II tool uses the boundary-scan ports (TDI, TCK, TMS, and TDO) to select the desired nets for verification. The selected internal nets are assigned to the PRA/PRB pins for observation. Figure 1-13 illustrates the interconnection between Silicon Explorer II and the FPGA to perform in-circuit verification. ## **Design Considerations** In order to preserve device probing capabilities, users should avoid using the TDI, TCK, TDO, PRA, and PRB pins as input or bidirectional ports. Since these pins are active during probing, critical input signals through these pins are not available. In addition, the security fuse must not be programmed to preserve probing capabilities. Actel recommends that you use a $70\,\Omega$ series termination resistor on every probe connector (TDI, TCK, TMS, TDO, PRA, PRB). The $70\,\Omega$ series termination is used to prevent data transmission corruption during probing and reading back the checksum. Figure 1-13 • Probe Setup 1-12 v5.3 Figure 2-2 shows the 3.3 V PCI V/I curve and the minimum and maximum PCI drive characteristics of the SX-A family. Figure 2-2 • 3.3 V PCI V/I Curve for SX-A Family $$I_{OH} = (98.0 / V_{CCI}) * (V_{OUT} - V_{CCI}) * (V_{OUT} + 0.4 V_{CCI})$$ $$I_{OL} = (256 / V_{CCI}) * V_{OUT} * (V_{CCI} - V_{OUT})$$ $$for 0.7 V_{CCI} < V_{OUT} < V_{CCI}$$ $$for 0V < V_{OUT} < 0.18 V_{CCI}$$ EQ 2-3 EQ 2-4 # **Input Buffer Delays** # **C-Cell Delays** Figure 2-6 • Input Buffer Delays Figure 2-7 • C-Cell Delays # **Cell Timing Characteristics** Figure 2-8 • Flip-Flops 2-16 v5.3 Table 2-14 • A54SX08A Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C) | | | -2 Sp | peed | -1 S | peed | Std. S | Speed | −F S <sub>l</sub> | peed | | |--------------------|-----------------------------------------|-------|------|------|------|--------|-------|-------------------|------|-------| | Parameter | Description | Min. | Max. | Min. | Мах. | Min. | Мах. | Min. | Мах. | Units | | t <sub>INYH</sub> | Input Data Pad to Y High 5 V PCI | | 0.5 | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>INYL</sub> | Input Data Pad to Y Low 5 V PCI | | 0.8 | | 0.9 | | 1.1 | | 1.5 | ns | | t <sub>INYH</sub> | Input Data Pad to Y High 5 V TTL | | 0.5 | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>INYL</sub> | Input Data Pad to Y Low 5 V TTL | | 0.8 | | 0.9 | | 1.1 | | 1.5 | ns | | Input Modul | e Predicted Routing Delays <sup>2</sup> | | | | | | | • | | | | t <sub>IRD1</sub> | FO = 1 Routing Delay | | 0.3 | | 0.3 | | 0.4 | | 0.6 | ns | | t <sub>IRD2</sub> | FO = 2 Routing Delay | | 0.5 | | 0.5 | | 0.6 | | 8.0 | ns | | t <sub>IRD3</sub> | FO = 3 Routing Delay | | 0.6 | | 0.7 | | 8.0 | | 1.1 | ns | | t <sub>IRD4</sub> | FO = 4 Routing Delay | | 0.8 | | 0.9 | | 1 | | 1.4 | ns | | t <sub>IRD8</sub> | FO = 8 Routing Delay | | 1.4 | | 1.5 | | 1.8 | | 2.5 | ns | | t <sub>IRD12</sub> | FO = 12 Routing Delay | | 2 | | 2.2 | | 2.6 | | 3.6 | ns | ### Notes: - 1. For dual-module macros, use $t_{PD}+t_{RD1}+t_{PDn}$ , $t_{RCO}+t_{RD1}+t_{PDn}$ , or $t_{PD1}+t_{RD1}+t_{SUD}$ , whichever is appropriate. - 2. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance. Table 2-19 • A54SX08A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C) | | | -2 S | peed | -1 S | peed | Std. | Speed | −F S | peed | | |--------------------|-----------------------------------|------|-------|------|-------|------|-------|------|-------|-------| | Parameter | Description | Min. | Мах. | Min. | Мах. | Min. | Мах. | Min. | Max. | Units | | 3.3 V PCI Ou | tput Module Timing <sup>1</sup> | • | | | | | | | | | | t <sub>DLH</sub> | Data-to-Pad Low to High | | 2.2 | | 2.4 | | 2.9 | | 4.0 | ns | | t <sub>DHL</sub> | Data-to-Pad High to Low | | 2.3 | | 2.6 | | 3.1 | | 4.3 | ns | | t <sub>ENZL</sub> | Enable-to-Pad, Z to L | | 1.7 | | 1.9 | | 2.2 | | 3.1 | ns | | t <sub>ENZH</sub> | Enable-to-Pad, Z to H | | 2.2 | | 2.4 | | 2.9 | | 4.0 | ns | | t <sub>ENLZ</sub> | Enable-to-Pad, L to Z | | 2.8 | | 3.2 | | 3.8 | | 5.3 | ns | | t <sub>ENHZ</sub> | Enable-to-Pad, H to Z | | 2.3 | | 2.6 | | 3.1 | | 4.3 | ns | | $d_{TLH}^2$ | Delta Low to High | | 0.03 | | 0.03 | | 0.04 | | 0.045 | ns/pF | | $d_{THL}^2$ | Delta High to Low | | 0.015 | | 0.015 | | 0.015 | | 0.025 | ns/pF | | 3.3 V LVTTL ( | Output Module Timing <sup>3</sup> | • | | | | | | | | | | t <sub>DLH</sub> | Data-to-Pad Low to High | | 3.0 | | 3.4 | | 4.0 | | 5.6 | ns | | t <sub>DHL</sub> | Data-to-Pad High to Low | | 3.0 | | 3.3 | | 3.9 | | 5.5 | ns | | t <sub>DHLS</sub> | Data-to-Pad High to Low—low slew | | 10.4 | | 11.8 | | 13.8 | | 19.3 | ns | | t <sub>ENZL</sub> | Enable-to-Pad, Z to L | | 2.6 | | 2.9 | | 3.4 | | 4.8 | ns | | t <sub>ENZLS</sub> | Enable-to-Pad, Z to L—low slew | | 18.9 | | 21.3 | | 25.4 | | 34.9 | ns | | t <sub>ENZH</sub> | Enable-to-Pad, Z to H | | 3 | | 3.4 | | 4 | | 5.6 | ns | | t <sub>ENLZ</sub> | Enable-to-Pad, L to Z | | 3.3 | | 3.7 | | 4.4 | | 6.2 | ns | | t <sub>ENHZ</sub> | Enable-to-Pad, H to Z | | 3 | | 3.3 | | 3.9 | | 5.5 | ns | | $d_{TLH}^2$ | Delta Low to High | | 0.03 | | 0.03 | | 0.04 | | 0.045 | ns/pF | | $d_{THL}^2$ | Delta High to Low | | 0.015 | | 0.015 | | 0.015 | | 0.025 | ns/pF | | $d_{THLS}^{2}$ | Delta High to Low—low slew | | 0.053 | | 0.067 | | 0.073 | | 0.107 | ns/pF | #### Notes: $d_{T[LH|HL|HLS]}$ is the worst case delta value from the datasheet in ns/pF. 3. Delays based on 35 pF loading. 2-24 v5.3 <sup>1.</sup> Delays based on 10 pF loading and 25 $\Omega$ resistance. <sup>2.</sup> To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the $V_{CCI}$ value into the following equation: Slew Rate [V/ns] = $(0.1*V_{CCI} - 0.9*V_{CCI})'$ ( $C_{load}*d_{T[LH|HL|HLS]}$ ) where $C_{load}$ is the load capacitance driven by the I/O in pF Table 2-21 • A54SX16A Timing Characteristics (Continued) (Worst-Case Commercial Conditions, V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C) | | | -3 Sp | oeed <sup>1</sup> | -2 S | peed | -1 S <sub> </sub> | peed | Std. 9 | peed | −F S <sub>I</sub> | peed | | |--------------------|------------------------------------------|-------|-------------------|------|------|-------------------|------|--------|------|-------------------|------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>INYH</sub> | Input Data Pad to Y High 5 V PCI | | 0.5 | | 0.5 | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>INYL</sub> | Input Data Pad to Y Low 5 V PCI | | 0.7 | | 0.8 | | 0.9 | | 1.1 | | 1.5 | ns | | t <sub>INYH</sub> | Input Data Pad to Y High 5 V TTL | | 0.5 | | 0.5 | | 0.6 | | 0.7 | | 0.9 | ns | | t <sub>INYL</sub> | Input Data Pad to Y Low 5 V TTL | | 0.7 | | 0.8 | | 0.9 | | 1.1 | | 1.5 | ns | | Input Modu | le Predicted Routing Delays <sup>2</sup> | | | | | | | | | | | | | t <sub>IRD1</sub> | FO = 1 Routing Delay | | 0.3 | | 0.3 | | 0.3 | | 0.4 | | 0.6 | ns | | t <sub>IRD2</sub> | FO = 2 Routing Delay | | 0.4 | | 0.5 | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>IRD3</sub> | FO = 3 Routing Delay | | 0.5 | | 0.6 | | 0.7 | | 8.0 | | 1.1 | ns | | t <sub>IRD4</sub> | FO = 4 Routing Delay | | 0.7 | | 0.8 | | 0.9 | | 1.0 | | 1.4 | ns | | t <sub>IRD8</sub> | FO = 8 Routing Delay | | 1.2 | | 1.4 | | 1.5 | | 0.8 | | 2.5 | ns | | t <sub>IRD12</sub> | FO = 12 Routing Delay | | 1.7 | | 2.0 | | 2.2 | | 2.6 | | 3.6 | ns | ### Notes: - 1. All –3 speed grades have been discontinued. - 2. For dual-module macros, use $t_{PD}$ + $t_{RD1}$ + $t_{PDn}$ , $t_{RCO}$ + $t_{RD1}$ + $t_{PDn}$ , or $t_{PD1}$ + $t_{RD1}$ + $t_{SUD}$ , whichever is appropriate. - 3. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance. Table 2-27 • A54SX16A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 4.75 V, T<sub>J</sub> = 70°C) | | | -3 Spee | d <sup>1</sup> | -2 S <sub>I</sub> | peed | -1 S | peed | Std. S | Speed | −F S | peed | | |--------------------------------|----------------------------------|---------|----------------|-------------------|-------|------|-------|--------|-------|------|-------|-------| | Parameter | Description | Min. M | ax. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | 5 V PCI Out | put Module Timing <sup>2</sup> | | | | | | | | | | | | | t <sub>DLH</sub> | Data-to-Pad Low to High | 2 | 2.2 | | 2.5 | | 2.8 | | 3.3 | | 4.6 | ns | | t <sub>DHL</sub> | Data-to-Pad High to Low | 2 | 8. | | 3.2 | | 3.6 | | 4.2 | | 5.9 | ns | | t <sub>ENZL</sub> | Enable-to-Pad, Z to L | 1 | .3 | | 1.5 | | 1.7 | | 2.0 | | 2.8 | ns | | t <sub>ENZH</sub> | Enable-to-Pad, Z to H | 2 | 2.2 | | 2.5 | | 2.8 | | 3.3 | | 4.6 | ns | | t <sub>ENLZ</sub> | Enable-to-Pad, L to Z | 3 | 3.0 | | 3.5 | | 3.9 | | 4.6 | | 6.4 | ns | | t <sub>ENHZ</sub> | Enable-to-Pad, H to Z | 2 | 8.8 | | 3.2 | | 3.6 | | 4.2 | | 5.9 | ns | | $d_{TLH}^3$ | Delta Low to High | 0.0 | 016 | | 0.016 | | 0.02 | | 0.022 | | 0.032 | ns/pF | | d <sub>THL</sub> <sup>3</sup> | Delta High to Low | 0.0 | 026 | | 0.03 | | 0.032 | | 0.04 | | 0.052 | ns/pF | | 5 V TTL Out | put Module Timing <sup>4</sup> | | | | | | | | | | | | | t <sub>DLH</sub> | Data-to-Pad Low to High | 2 | 2 | | 2.5 | | 2.8 | | 3.3 | | 4.6 | ns | | t <sub>DHL</sub> | Data-to-Pad High to Low | 2 | 8. | | 3.2 | | 3.6 | | 4.2 | | 5.9 | ns | | t <sub>DHLS</sub> | Data-to-Pad High to Low—low slew | 6 | 5.7 | | 7.7 | | 8.7 | | 10.2 | | 14.3 | ns | | t <sub>ENZL</sub> | Enable-to-Pad, Z to L | 2 | 1.1 | | 2.4 | | 2.7 | | 3.2 | | 4.5 | ns | | t <sub>ENZLS</sub> | Enable-to-Pad, Z to L—low slew | 7 | '.4 | | 8.4 | | 9.5 | | 11.0 | | 15.4 | ns | | t <sub>ENZH</sub> | Enable-to-Pad, Z to H | 1 | .9 | | 2.2 | | 2.5 | | 2.9 | | 4.1 | ns | | t <sub>ENLZ</sub> | Enable-to-Pad, L to Z | 3 | 3.6 | | 4.2 | | 4.7 | | 5.6 | | 7.8 | ns | | t <sub>ENHZ</sub> | Enable-to-Pad, H to Z | 2 | 2.5 | | 2.9 | | 3.3 | | 3.9 | | 5.4 | ns | | $d_{TLH}^3$ | Delta Low to High | 0.0 | 014 | | 0.017 | | 0.017 | | 0.023 | | 0.031 | ns/pF | | $d_{THL}^3$ | Delta High to Low | 0.0 | 023 | | 0.029 | | 0.031 | | 0.037 | | 0.051 | ns/pF | | d <sub>THLS</sub> <sup>3</sup> | Delta High to Low—low slew | 0.0 | 043 | | 0.046 | | 0.057 | | 0.066 | | 0.089 | ns/pF | ### Notes: - 1. All –3 speed grades have been discontinued. - 2. Delays based on 50 pF loading. - 3. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the $V_{CCI}$ value into the following equation: Slew Rate [V/ns] = $(0.1*V_{CCI} 0.9*V_{CCI})'$ ( $C_{load} * d_{T[LH|HL]HLS}$ ) where $C_{load}$ is the load capacitance driven by the I/O in pF $d_{T[LH|HL|HLS]}$ is the worst case delta value from the datasheet in ns/pF. 4. Delays based on 35 pF loading. Table 2-30 • A54SX32A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C) | | | -3 S <sub>I</sub> | eed* | -2 S | peed | -1 S | peed | Std. | Speed | -F Speed | | | |--------------------|---------------------------------------------------------|-------------------|------|------|------|------|------|------|-------|----------|------|-------| | Parameter | Description | Min. | Мах. | Min. | Мах. | Min. | Max. | Min. | Мах. | Min. | Max. | Units | | Dedicated ( | (Hardwired) Array Clock Netwo | rks | | ı | | | | | | | | | | t <sub>HCKH</sub> | Input Low to High<br>(Pad to R-cell Input) | | 1.7 | | 2.0 | | 2.2 | | 2.6 | | 4.0 | ns | | t <sub>HCKL</sub> | Input High to Low<br>(Pad to R-cell Input) | | 1.7 | | 2.0 | | 2.2 | | 2.6 | | 4.0 | ns | | t <sub>HPWH</sub> | Minimum Pulse Width High | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>HPWL</sub> | Minimum Pulse Width Low | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>HCKSW</sub> | Maximum Skew | | 0.6 | | 0.6 | | 0.7 | | 8.0 | | 1.3 | ns | | t <sub>HP</sub> | Minimum Period | 2.8 | | 3.2 | | 3.6 | | 4.2 | | 5.8 | | ns | | $f_{\text{HMAX}}$ | Maximum Frequency | | 357 | | 313 | | 278 | | 238 | | 172 | MHz | | Routed Arr | ay Clock Networks | | | | | | | | | | | | | t <sub>RCKH</sub> | Input Low to High (Light Load)<br>(Pad to R-cell Input) | | 2.2 | | 2.5 | | 2.8 | | 3.3 | | 4.6 | ns | | t <sub>RCKL</sub> | Input High to Low (Light Load)<br>(Pad to R-cell Input) | | 2.1 | | 2.4 | | 2.7 | | 3.2 | | 4.5 | ns | | t <sub>RCKH</sub> | Input Low to High (50% Load)<br>(Pad to R-cell Input) | | 2.3 | | 2.7 | | 3.1 | | 3.6 | | 5 | ns | | t <sub>RCKL</sub> | Input High to Low (50% Load)<br>(Pad to R-cell Input) | | 2.2 | | 2.5 | | 2.9 | | 3.4 | | 4.7 | ns | | t <sub>RCKH</sub> | Input Low to High (100% Load)<br>(Pad to R-cell Input) | | 2.4 | | 2.8 | | 3.2 | | 3.7 | | 5.2 | ns | | t <sub>RCKL</sub> | Input High to Low (100% Load)<br>(Pad to R-cell Input) | | 2.4 | | 2.8 | | 3.1 | | 3.7 | | 5.1 | ns | | t <sub>RPWH</sub> | Minimum Pulse Width High | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>RPWL</sub> | Minimum Pulse Width Low | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.9 | | ns | | t <sub>RCKSW</sub> | Maximum Skew (Light Load) | | 1.0 | | 1.1 | | 1.3 | | 1.5 | | 2.1 | ns | | t <sub>RCKSW</sub> | Maximum Skew (50% Load) | | 0.9 | | 1.0 | | 1.2 | | 1.4 | | 1.9 | ns | | t <sub>RCKSW</sub> | Maximum Skew (100% Load) | | 0.9 | | 1.0 | | 1.2 | | 1.4 | | 1.9 | ns | **Note:** \*All –3 speed grades have been discontinued. Table 2-38 • A54SX72A Timing Characteristics (Continued) (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 4.75 V, T<sub>J</sub> = 70°C) | | | -3 Sp | eed* | -2 S | peed | -1 S | peed | Std. 9 | Speed | −F S <sub>l</sub> | peed | | |--------------------|--------------------------------------------------------|-------|------|------|------|------|------|--------|-------|-------------------|------|-------| | Parameter | Description | Min. | Max. | Min. | Мах. | Min. | Мах. | Min. | Max. | Min. | Max. | Units | | t <sub>QCKH</sub> | Input Low to High (100% Load)<br>(Pad to R-cell Input) | | 1.6 | | 1.8 | | 2.1 | | 2.4 | | 3.4 | ns | | t <sub>QCHKL</sub> | Input High to Low (100% Load)<br>(Pad to R-cell Input) | | 1.6 | | 1.9 | | 2.1 | | 2.5 | | 3.5 | ns | | t <sub>QPWH</sub> | Minimum Pulse Width High | 1.5 | | 1.7 | | 2.0 | | 2.3 | | 3.2 | | ns | | t <sub>QPWL</sub> | Minimum Pulse Width Low | 1.5 | | 1.7 | | 2.0 | | 2.3 | | 3.2 | | ns | | t <sub>QCKSW</sub> | Maximum Skew (Light Load) | | 0.2 | | 0.3 | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>QCKSW</sub> | Maximum Skew (50% Load) | | 0.4 | | 0.5 | | 0.5 | | 0.6 | | 0.9 | ns | | t <sub>QCKSW</sub> | Maximum Skew (100% Load) | | 0.4 | | 0.5 | | 0.5 | | 0.6 | | 0.9 | ns | **Note:** \*All –3 speed grades have been discontinued. | | 208-Pin PQFP | | | | | |---------------|----------------------|----------------------|----------------------|----------------------|--| | Pin<br>Number | A54SX08A<br>Function | A54SX16A<br>Function | A54SX32A<br>Function | A54SX72A<br>Function | | | 141 | NC | I/O | I/O | I/O | | | 142 | I/O | I/O | I/O | I/O | | | 143 | NC | I/O | I/O | I/O | | | 144 | I/O | I/O | I/O | I/O | | | 145 | $V_{CCA}$ | $V_{CCA}$ | $V_{CCA}$ | $V_{CCA}$ | | | 146 | GND | GND | GND | GND | | | 147 | I/O | I/O | I/O | I/O | | | 148 | $V_{CCI}$ | $V_{CCI}$ | $V_{CCI}$ | $V_{CCI}$ | | | 149 | I/O | I/O | I/O | I/O | | | 150 | I/O | I/O | I/O | I/O | | | 151 | I/O | I/O | I/O | I/O | | | 152 | I/O | I/O | I/O | I/O | | | 153 | I/O | I/O | I/O | I/O | | | 154 | I/O | I/O | I/O | I/O | | | 155 | NC | I/O | I/O | I/O | | | 156 | NC | I/O | I/O | I/O | | | 157 | GND | GND | GND | GND | | | 158 | I/O | I/O | I/O | I/O | | | 159 | I/O | I/O | I/O | I/O | | | 160 | I/O | I/O | I/O | I/O | | | 161 | I/O | I/O | I/O | I/O | | | 162 | I/O | I/O | I/O | I/O | | | 163 | I/O | I/O | I/O | I/O | | | 164 | V <sub>CCI</sub> | $V_{CCI}$ | V <sub>CCI</sub> | V <sub>CCI</sub> | | | 165 | I/O | I/O | I/O | I/O | | | 166 | I/O | I/O | I/O | I/O | | | 167 | NC | I/O | I/O | I/O | | | 168 | I/O | I/O | I/O | I/O | | | 169 | I/O | I/O | I/O | I/O | | | 170 | NC | I/O | I/O | I/O | | | 171 | I/O | I/O | I/O | I/O | | | 172 | I/O | I/O | I/O | I/O | | | 173 | NC | I/O | I/O | I/O | | | 174 | I/O | I/O | I/O | I/O | | | 175 | I/O | I/O | I/O | I/O | | | 208-Pin PQFP | | | | | |---------------|----------------------|----------------------|----------------------|----------------------| | Pin<br>Number | A54SX08A<br>Function | A54SX16A<br>Function | A54SX32A<br>Function | A54SX72A<br>Function | | 176 | NC | I/O | I/O | I/O | | 177 | I/O | I/O | I/O | I/O | | 178 | I/O | I/O | I/O | QCLKD | | 179 | I/O | I/O | I/O | I/O | | 180 | CLKA | CLKA | CLKA | CLKA | | 181 | CLKB | CLKB | CLKB | CLKB | | 182 | NC | NC | NC | NC | | 183 | GND | GND | GND | GND | | 184 | $V_{CCA}$ | $V_{CCA}$ | $V_{CCA}$ | $V_{CCA}$ | | 185 | GND | GND | GND | GND | | 186 | PRA, I/O | PRA, I/O | PRA, I/O | PRA, I/O | | 187 | I/O | I/O | I/O | V <sub>CCI</sub> | | 188 | I/O | I/O | I/O | I/O | | 189 | NC | I/O | I/O | I/O | | 190 | I/O | I/O | I/O | QCLKC | | 191 | I/O | 1/0 | I/O | I/O | | 192 | NC | 1/0 | I/O | I/O | | 193 | I/O | 1/0 | 1/0 | I/O | | 194 | I/O | I/O | I/O | I/O | | 195 | NC | I/O | I/O | I/O | | 196 | I/O | I/O | I/O | I/O | | 197 | I/O | I/O | I/O | I/O | | 198 | NC | I/O | I/O | I/O | | 199 | I/O | I/O | I/O | I/O | | 200 | I/O | I/O | I/O | I/O | | 201 | V <sub>CCI</sub> | $V_{CCI}$ | $V_{CCI}$ | $V_{CCI}$ | | 202 | NC | 1/0 | 1/0 | 1/0 | | 203 | NC | I/O | I/O | I/O | | 204 | 1/0 | I/O | I/O | I/O | | 205 | NC | 1/0 | I/O | 1/0 | | 206 | 1/0 | I/O | I/O | 1/0 | | 207 | 1/0 | I/O | I/O | 1/0 | | 208 | TCK, I/O | TCK, I/O | TCK, I/O | TCK, I/O | 3-4 v5.3 | 100-TQFP | | | | |------------|----------------------|----------------------|----------------------| | Pin Number | A54SX08A<br>Function | A54SX16A<br>Function | A54SX32A<br>Function | | 1 | GND | GND | GND | | 2 | TDI, I/O | TDI, I/O | TDI, I/O | | 3 | I/O | I/O | I/O | | 4 | I/O | I/O | I/O | | 5 | I/O | 1/0 | I/O | | 6 | I/O | I/O | I/O | | 7 | TMS | TMS | TMS | | 8 | V <sub>CCI</sub> | V <sub>CCI</sub> | V <sub>CCI</sub> | | 9 | GND | GND | GND | | 10 | I/O | I/O | I/O | | 11 | I/O | I/O | I/O | | 12 | I/O | I/O | I/O | | 13 | I/O | 1/0 | 1/0 | | 14 | I/O | I/O | I/O | | 15 | I/O | 1/0 | 1/0 | | 16 | TRST, I/O | TRST, I/O | TRST, I/O | | 17 | I/O | I/O | I/O | | 18 | I/O | 1/0 | I/O | | 19 | I/O | 1/0 | 1/0 | | 20 | V <sub>CCI</sub> | V <sub>CCI</sub> | V <sub>CCI</sub> | | 21 | I/O | I/O | I/O | | 22 | I/O | I/O | I/O | | 23 | I/O | I/O | I/O | | 24 | I/O | 1/0 | 1/0 | | 25 | I/O | I/O | I/O | | 26 | I/O | I/O | I/O | | 27 | I/O | 1/0 | I/O | | 28 | I/O | I/O | I/O | | 29 | I/O | I/O | I/O | | 30 | I/O | I/O | I/O | | 31 | I/O | I/O | I/O | | 32 | I/O | I/O | I/O | | 33 | I/O | I/O | 1/0 | | 34 | PRB, I/O | PRB, I/O | PRB, I/O | | 35 | V <sub>CCA</sub> | V <sub>CCA</sub> | V <sub>CCA</sub> | | 100-TQFP | | | | |------------|----------------------|----------------------|----------------------| | Pin Number | A54SX08A<br>Function | A54SX16A<br>Function | A54SX32A<br>Function | | 36 | GND | GND | GND | | 37 | NC | NC | NC | | 38 | I/O | I/O | I/O | | 39 | HCLK | HCLK | HCLK | | 40 | I/O | I/O | I/O | | 41 | I/O | I/O | I/O | | 42 | I/O | 1/0 | I/O | | 43 | I/O | I/O | I/O | | 44 | V <sub>CCI</sub> | V <sub>CCI</sub> | $V_{CCI}$ | | 45 | I/O | I/O | I/O | | 46 | I/O | I/O | I/O | | 47 | I/O | 1/0 | I/O | | 48 | I/O | 1/0 | I/O | | 49 | TDO, I/O | TDO, I/O | TDO, I/O | | 50 | I/O | 1/0 | I/O | | 51 | GND | GND | GND | | 52 | I/O | I/O | I/O | | 53 | I/O | I/O | I/O | | 54 | I/O | I/O | I/O | | 55 | I/O | I/O | I/O | | 56 | I/O | 1/0 | I/O | | 57 | $V_{CCA}$ | $V_{CCA}$ | $V_{CCA}$ | | 58 | V <sub>CCI</sub> | V <sub>CCI</sub> | $V_{CCI}$ | | 59 | I/O | I/O | I/O | | 60 | I/O | I/O | I/O | | 61 | I/O | I/O | I/O | | 62 | I/O | I/O | I/O | | 63 | I/O | I/O | I/O | | 64 | I/O | I/O | I/O | | 65 | I/O | I/O | I/O | | 66 | I/O | I/O | I/O | | 67 | V <sub>CCA</sub> | V <sub>CCA</sub> | V <sub>CCA</sub> | | 68 | GND | GND | GND | | 69 | GND | GND | GND | | 70 | I/O | I/O | I/O | 3-6 v5.3 | 329-Pin PBGA | | | | |--------------|-----------|--|--| | Pin A54SX32A | | | | | Number | Function | | | | V22 | 1/0 | | | | V23 | 1/0 | | | | W1 | 1/0 | | | | W2 | 1/0 | | | | W3 | 1/0 | | | | W4 | 1/0 | | | | W20 | 1/0 | | | | W21 | 1/0 | | | | W22 | I/O | | | | W23 | NC | | | | Y1 | NC | | | | Y2 | 1/0 | | | | Y3 | I/O | | | | Y4 | GND | | | | Y5 | I/O | | | | Y6 | I/O | | | | Y7 | 1/0 | | | | Y8 | I/O | | | | Y9 | 1/0 | | | | Y10 | 1/0 | | | | Y11 | I/O | | | | Y12 | $V_{CCA}$ | | | | Y13 | NC | | | | Y14 | I/O | | | | Y15 | I/O | | | | Y16 | 1/0 | | | | Y17 | 1/0 | | | | Y18 | I/O | | | | Y19 | I/O | | | | Y20 | GND | | | | Y21 | 1/0 | | | | Y22 | I/O | | | | Y23 | I/O | | | | | | | | v5.3 3-17 ## 256-Pin FBGA Figure 3-7 • 256-Pin FBGA (Top View) ### **Note** For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html. v5.3 3-21 | 484-Pin FBGA | | | | |---------------|----------------------|----------------------|--| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | | K10 | GND | GND | | | K11 | GND | GND | | | K12 | GND | GND | | | K13 | GND | GND | | | K14 | GND | GND | | | K15 | GND | GND | | | K16 | GND | GND | | | K17 | GND | GND | | | K22 | 1/0 | I/O | | | K23 | I/O | I/O | | | K24 | NC* | NC | | | K25 | NC* | I/O | | | K26 | NC* | I/O | | | L1 | NC* | I/O | | | L2 | NC* | I/O | | | L3 | I/O | I/O | | | L4 | I/O | I/O | | | L5 | 1/0 | I/O | | | L10 | GND | GND | | | L11 | GND | GND | | | L12 | GND | GND | | | L13 | GND | GND | | | L14 | GND | GND | | | L15 | GND | GND | | | L16 | GND | GND | | | L17 | GND | GND | | | L22 | I/O | I/O | | | L23 | I/O | I/O | | | L24 | I/O | I/O | | | L25 | I/O | I/O | | | L26 | I/O | I/O | | | M1 | NC* | NC | | | M2 | I/O | I/O | | | M3 | I/O | I/O | | | M4 | I/O | I/O | | | | 484-Pin FBG | Α | |---------------|----------------------|----------------------| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | M5 | I/O | I/O | | M10 | GND | GND | | M11 | GND | GND | | M12 | GND | GND | | M13 | GND | GND | | M14 | GND | GND | | M15 | GND | GND | | M16 | GND | GND | | M17 | GND | GND | | M22 | I/O | I/O | | M23 | I/O | I/O | | M24 | I/O | I/O | | M25 | NC* | I/O | | M26 | NC* | I/O | | N1 | I/O | I/O | | N2 | V <sub>CCI</sub> | V <sub>CCI</sub> | | N3 | I/O | I/O | | N4 | I/O | I/O | | N5 | I/O | I/O | | N10 | GND | GND | | N11 | GND | GND | | N12 | GND | GND | | N13 | GND | GND | | N14 | GND | GND | | N15 | GND | GND | | N16 | GND | GND | | N17 | GND | GND | | N22 | $V_{CCA}$ | $V_{CCA}$ | | N23 | I/O | I/O | | N24 | I/O | I/O | | N25 | I/O | I/O | | N26 | NC* | NC | | P1 | NC* | I/O | | P2 | NC* | I/O | | P3 | I/O | I/O | | 484-Pin FBGA | | | | |---------------|----------------------|----------------------|--| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | | P4 | I/O | I/O | | | P5 | $V_{CCA}$ | $V_{CCA}$ | | | P10 | GND | GND | | | P11 | GND | GND | | | P12 | GND | GND | | | P13 | GND | GND | | | P14 | GND | GND | | | P15 | GND | GND | | | P16 | GND | GND | | | P17 | GND | GND | | | P22 | I/O | I/O | | | P23 | I/O | I/O | | | P24 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | P25 | I/O | I/O | | | P26 | I/O | I/O | | | R1 | NC* | I/O | | | R2 | NC* | I/O | | | R3 | I/O | I/O | | | R4 | I/O | I/O | | | R5 | TRST, I/O | TRST, I/O | | | R10 | GND | GND | | | R11 | GND | GND | | | R12 | GND | GND | | | R13 | GND | GND | | | R14 | GND | GND | | | R15 | GND | GND | | | R16 | GND | GND | | | R17 | GND | GND | | | R22 | I/O | I/O | | | R23 | I/O | I/O | | | R24 | I/O | I/O | | | R25 | NC* | I/O | | | R26 | NC* | I/O | | | T1 | NC* | I/O | | | T2 | NC* | I/O | | **Note:** \*These pins must be left floating on the A54SX32A device. 3-30 v5.3