Welcome to **E-XFL.COM** # Understanding <u>Embedded - FPGAs (Field Programmable Gate Array)</u> Embedded - FPGAs, or Field Programmable Gate Arrays, are advanced integrated circuits that offer unparalleled flexibility and performance for digital systems. Unlike traditional fixed-function logic devices, FPGAs can be programmed and reprogrammed to execute a wide array of logical operations, enabling customized functionality tailored to specific applications. This reprogrammability allows developers to iterate designs quickly and implement complex functions without the need for custom hardware. ### **Applications of Embedded - FPGAs** The versatility of Embedded - FPGAs makes them indispensable in numerous fields. In telecommunications. | Details | | |--------------------------------|-----------------------------------------------------------------| | Product Status | Obsolete | | Number of LABs/CLBs | 2880 | | Number of Logic Elements/Cells | - | | Total RAM Bits | - | | Number of I/O | 249 | | Number of Gates | 48000 | | Voltage - Supply | 2.25V ~ 5.25V | | Mounting Type | Surface Mount | | Operating Temperature | -55°C ~ 125°C (TC) | | Package / Case | 484-BGA | | Supplier Device Package | 484-FPBGA (27X27) | | Purchase URL | https://www.e-xfl.com/product-detail/microsemi/a54sx32a-fgg484m | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # **Temperature Grade Offering** | Package | A54SX08A | A54SX16A | A54SX32A | A54SX72A | |---------|----------|----------|----------|----------| | PQ208 | C,I,A,M | C,I,A,M | C,I,A,M | C,I,A,M | | TQ100 | C,I,A,M | C,I,A,M | C,I,A,M | | | TQ144 | C,I,A,M | C,I,A,M | C,I,A,M | | | TQ176 | | | C,I,M | | | BG329 | | | C,I,M | | | FG144 | C,I,A,M | C,I,A,M | C,I,A,M | | | FG256 | | C,I,A,M | C,I,A,M | C,I,A,M | | FG484 | | | C,I,M | C,I,A,M | | CQ208 | | | C,M,B | C,M,B | | CQ256 | | | C,M,B | C,M,B | #### Notes: - 1. C = Commercial - 2. I = Industrial - 3. A = Automotive - 4. M = Military - 5. B = MIL-STD-883 Class B - 6. For more information regarding automotive products, refer to the SX-A Automotive Family FPGAs datasheet. - 7. For more information regarding Mil-Temp and ceramic packages, refer to the HiRel SX-A Family FPGAs datasheet. # **Speed Grade and Temperature Grade Matrix** | | F | Std | -1 | -2 | -3 | |--------------|---|-----|----|----|--------------| | Commercial | ✓ | ✓ | ✓ | 1 | Discontinued | | Industrial | | ✓ | ✓ | 1 | Discontinued | | Automotive | | ✓ | | | | | Military | | ✓ | ✓ | | | | MIL-STD-883B | | ✓ | ✓ | | | #### Notes: - 1. For more information regarding automotive products, refer to the SX-A Automotive Family FPGAs datasheet. - 2. For more information regarding Mil-Temp and ceramic packages, refer to the HiRel SX-A Family FPGAs datasheet. Contact your Actel Sales representative for more information on availability. **v5.3** Figure 1-9 • SX-A QCLK Architecture Figure 1-10 • A54SX72A Routed Clock and QCLK Buffer 1-6 v5.3 ## Power-Up/Down and Hot Swapping SX-A I/Os are configured to be hot-swappable, with the exception of 3.3 V PCI. During power-up/down (or partial up/down), all I/Os are tristated. $V_{CCA}$ and $V_{CCI}$ do not have to be stable during power-up/down, and can be powered up/down in any order. When the SX-A device is plugged into an electrically active system, the device will not degrade the reliability of or cause damage to the host system. The device's output pins are driven to a high impedance state until normal chip operating conditions are reached. Table 1-4 summarizes the $V_{CCA}$ voltage at which the I/Os behave according to the user's design for an SX-A device at room temperature for various ramp-up rates. The data reported assumes a linear ramp-up profile to 2.5 V. For more information on power-up and hot-swapping, refer to the application note, Actel SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications. Table 1-2 • I/O Features | Function | Description | |-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input Buffer Threshold Selections | 5 V: PCI, TTL | | | • 3.3 V: PCI, LVTTL | | | • 2.5 V: LVCMOS2 (commercial only) | | Flexible Output Driver | • 5 V: PCI, TTL | | | • 3.3 V: PCI, LVTTL | | | • 2.5 V: LVCMOS2 (commercial only) | | Output Buffer | "Hot-Swap" Capability (3.3 V PCI is not hot swappable) | | | I/O on an unpowered device does not sink current | | | Can be used for "cold-sparing" | | | Selectable on an individual I/O basis | | | Individually selectable slew rate; high slew or low slew (The default is high slew rate). The slew is only affected on the falling edge of an output. Rising edges of outputs are not affected. | | Power-Up | Individually selectable pull-ups and pull-downs during power-up (default is to power-up in tristate) | | | Enables deterministic power-up of device | | | $V_{CCA}$ and $V_{CCI}$ can be powered in any order | **Table 1-3** • I/O Characteristics for All I/O Configurations | | • | | | |---------------------|---------------|--------------------------------------------|----------------------| | | Hot Swappable | Slew Rate Control | Power-Up Resistor | | TTL, LVTTL, LVCMOS2 | Yes | Yes. Only affects falling edges of outputs | Pull-up or pull-down | | 3.3 V PCI | No | No. High slew rate only | Pull-up or pull-down | | 5 V PCI | Yes | No. High slew rate only | Pull-up or pull-down | Table 1-4 • Power-Up Time at which I/Os Become Active | Supply Ramp Rate | <b>0.25 V/</b> μ <b>s</b> | <b>0.025 V</b> /μs | 5 V/ms | 2.5 V/ms | 0.5 V/ms | 0.25 V/ms | 0.1 V/ms | 0.025 V/ms | |------------------|---------------------------|--------------------|--------|----------|----------|-----------|----------|------------| | Units | μ <b>s</b> | μ <b>s</b> | ms | ms | ms | ms | ms | ms | | A54SX08A | 10 | 96 | 0.34 | 0.65 | 2.7 | 5.4 | 12.9 | 50.8 | | A54SX16A | 10 | 100 | 0.36 | 0.62 | 2.5 | 4.7 | 11.0 | 41.6 | | A54SX32A | 10 | 100 | 0.46 | 0.74 | 2.8 | 5.2 | 12.1 | 47.2 | | A54SX72A | 10 | 100 | 0.41 | 0.67 | 2.6 | 5.0 | 12.1 | 47.2 | 1-8 v5.3 ## **JTAG Instructions** Table 1-7 lists the supported instructions with the corresponding IR codes for SX-A devices. Table 1-8 lists the codes returned after executing the IDCODE instruction for SX-A devices. Note that bit 0 is always '1'. Bits 11-1 are always '02F', which is the Actel manufacturer code. Table 1-7 • JTAG Instruction Code | Instructions (IR4:IR0) | Binary Code | |------------------------|-------------| | EXTEST | 00000 | | SAMPLE/PRELOAD | 00001 | | INTEST | 00010 | | USERCODE | 00011 | | IDCODE | 00100 | | HighZ | 01110 | | CLAMP | 01111 | | Diagnostic | 10000 | | BYPASS | 11111 | | Reserved | All others | Table 1-8 • JTAG Instruction Code | Device | Process | Revision | Bits 31-28 | Bits 27-12 | |----------|---------|----------|------------|------------| | A54SX08A | 0.22 μ | 0 | 8, 9 | 40B4, 42B4 | | | | 1 | A, B | 40B4, 42B4 | | A54SX16A | 0.22 μ | 0 | 9 | 40B8, 42B8 | | | | 1 | В | 40B8, 42B8 | | | 0.25 μ | 1 | В | 22B8 | | A54SX32A | 0.2 2μ | 0 | 9 | 40BD, 42BD | | | | 1 | В | 40BD, 42BD | | | 0.25 μ | 1 | В | 22BD | | A54SX72A | 0.22 μ | 0 | 9 | 40B2, 42B2 | | | | 1 | В | 40B2, 42B2 | | | 0.25 μ | 1 | В | 22B2 | 1-10 v5.3 ## **Related Documents** ## **Application Notes** Global Clock Networks in Actel's Antifuse Devices http://www.actel.com/documents/GlobalClk\_AN.pdf Using A54SX72A and RT54SX72S Quadrant Clocks http://www.actel.com/documents/QCLK\_AN.pdf Implementation of Security in Actel Antifuse FPGAs http://www.actel.com/documents/Antifuse\_Security\_AN.pdf Actel eX, SX-A, and RTSX-S I/Os http://www.actel.com/documents/AntifuseIO\_AN.pdf Actel SX-A and RT54SX-S Devices in Hot-Swap and Cold-Sparing Applications http://www.actel.com/documents/HotSwapColdSparing\_AN.pdf Programming Antifuse Devices http://www.actel.com/documents/AntifuseProgram\_AN.pdf ### **Datasheets** HiRel SX-A Family FPGAs http://www.actel.com/documents/HRSXA\_DS.pdf SX-A Automotive Family FPGAs http://www.actel.com/documents/SXA\_Auto\_DS.pdf ### **User's Guides** Silicon Sculptor User's Guide http://www.actel.com/documents/SiliSculptII\_Sculpt3\_ug.pdf 1-14 v5.3 # **PCI Compliance for the SX-A Family** The SX-A family supports 3.3 V and 5 V PCI and is compliant with the PCI Local Bus Specification Rev. 2.1. Table 2-7 • DC Specifications (5 V PCI Operation) | Symbol | Parameter | Condition | Min. | Max. | Units | |------------------|-----------------------------------------|-------------------------------|------|------|-------| | $V_{CCA}$ | Supply Voltage for Array | | 2.25 | 2.75 | V | | $V_{CCI}$ | Supply Voltage for I/Os | | 4.75 | 5.25 | V | | $V_{IH}$ | Input High Voltage | | 2.0 | 5.75 | V | | $V_{IL}$ | Input Low Voltage | | -0.5 | 0.8 | V | | I <sub>IH</sub> | Input High Leakage Current <sup>1</sup> | V <sub>IN</sub> = 2.7 | - | 70 | μΑ | | I <sub>IL</sub> | Input Low Leakage Current <sup>1</sup> | $V_{IN} = 0.5$ | - | -70 | μΑ | | V <sub>OH</sub> | Output High Voltage | $I_{OUT} = -2 \text{ mA}$ | 2.4 | _ | V | | V <sub>OL</sub> | Output Low Voltage <sup>2</sup> | I <sub>OUT</sub> = 3 mA, 6 mA | - | 0.55 | V | | C <sub>IN</sub> | Input Pin Capacitance <sup>3</sup> | | _ | 10 | рF | | C <sub>CLK</sub> | CLK Pin Capacitance | | 5 | 12 | pF | #### Notes: - 1. Input leakage currents include hi-Z output leakage for all bidirectional buffers with tristate outputs. - 2. Signals without pull-up resistors must have 3 mA low output current. Signals requiring pull-up must have 6 mA; the latter includes FRAME#, IRDY#, TRDY#, DEVSEL#, STOP#, SERR#, PERR#, LOCK#, and, when used AD[63::32], C/BE[7::4]#, PAR64, REQ64#, and ACK64#. - 3. Absolute maximum pin capacitance for a PCI input is 10 pF (except for CLK). Table 2-10 • AC Specifications (3.3 V PCI Operation) | Symbol | Parameter | Condition | Min. | Max. | Units | |---------------------|------------------------|-------------------------------------------------------------|-----------------------------------------------------|---------------------|-------| | I <sub>OH(AC)</sub> | Switching Current High | 0 < V <sub>OUT</sub> ≤ 0.3V <sub>CCI</sub> <sup>1</sup> | −12V <sub>CCI</sub> | - | mA | | | | $0.3V_{CCI} \le V_{OUT} < 0.9V_{CCI}^{1}$ | (–17.1(V <sub>CCI</sub> – V <sub>OUT</sub> )) | - | mA | | | | $0.7V_{CCI} < V_{OUT} < V_{CCI}^{1, 2}$ | - | EQ 2-3 on page 2-7 | - | | | (Test Point) | $V_{OUT} = 0.7V_{CC}^2$ | - | −32V <sub>CCI</sub> | mA | | I <sub>OL(AC)</sub> | Switching Current Low | $V_{CCI} > V_{OUT} \ge 0.6 V_{CCI}^{1}$ | 16V <sub>CCI</sub> | - | mA | | | | $0.6V_{CCI} > V_{OUT} > 0.1V_{CCI}^{1}$ | (26.7V <sub>OUT</sub> ) | - | mA | | | | $0.18V_{CCI} > V_{OUT} > 0^{-1, 2}$ | - | EQ 2-4 on page 2-7 | - | | | (Test Point) | $V_{OUT} = 0.18V_{CC}^{2}$ | - | 38V <sub>CCI</sub> | mA | | I <sub>CL</sub> | Low Clamp Current | $-3 < V_{IN} \le -1$ | −25 + (V <sub>IN</sub> + 1)/0.015 | - | mA | | I <sub>CH</sub> | High Clamp Current | $V_{CCI} + 4 > V_{IN} \ge V_{CCI} + 1$ | 25 + (V <sub>IN</sub> – V <sub>CCI</sub> – 1)/0.015 | _ | mA | | slew <sub>R</sub> | Output Rise Slew Rate | 0.2V <sub>CCI</sub> - 0.6V <sub>CCI</sub> load <sup>3</sup> | 1 | 4 | V/ns | | slew <sub>F</sub> | Output Fall Slew Rate | 0.6V <sub>CCI</sub> - 0.2V <sub>CCI</sub> load <sup>3</sup> | 1 | 4 | V/ns | #### Notes: - 1. Refer to the V/I curves in Figure 2-2 on page 2-7. Switching current characteristics for REQ# and GNT# are permitted to be one half of that specified here; i.e., half size output drivers may be used on these signals. This specification does not apply to CLK and RST#, which are system outputs. "Switching Current High" specifications are not relevant to SERR#, INTA#, INTB#, INTC#, and INTD#, which are open drain outputs. - 2. Maximum current requirements must be met as drivers pull beyond the last step voltage. Equations defining these maximums (C and D) are provided with the respective diagrams in Figure 2-2 on page 2-7. The equation defined maximum should be met by design. In order to facilitate component testing, a maximum current test point is defined for each side of the output driver. - 3. This parameter is to be interpreted as the cumulative edge rate across the specified range, rather than the instantaneous rate at any point within the transition range. The specified load (diagram below) is optional; i.e., the designer may elect to meet this parameter with an unloaded output per the latest revision of the PCI Local Bus Specification. However, adherence to both maximum and minimum parameters is required (the maximum is no longer simply a guideline). Rise slew rate does not apply to open drain outputs. 2-6 v5.3 ## **Guidelines for Estimating Power** The following guidelines are meant to represent worst-case scenarios; they can be generally used to predict the upper limits of power dissipation: Logic Modules (m) = 20% of modules Inputs Switching (n) = Number inputs/4 Outputs Switching (p) = Number of outputs/4 CLKA Loads (q1) = 20% of R-cells CLKB Loads (q2) = 20% of R-cells Load Capacitance (CL) = 35 pF Average Logic Module Switching Rate (fm) = f/10 Average Input Switching Rate (fn) = f/5 Average Output Switching Rate (fp) = f/10 Average CLKA Rate (fq1) = f/2 Average CLKB Rate (fq2) = f/2 Average HCLK Rate (fs1) = f HCLK loads (s1) = 20% of R-cells To assist customers in estimating the power dissipations of their designs, Actel has published the eX, SX-A and RT54SX-S Power Calculator worksheet. 2-10 v5.3 ### Theta-JA Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) is determined under standard conditions specified by JESD-51 series but has little relevance in actual performance of the product in real application. It should be employed with caution but is useful for comparing the thermal performance of one package to another. A sample calculation to estimate the absolute maximum power dissipation allowed (worst case) for a 329-pin PBGA package at still air is as follows. i.e.: $\theta_{IA}$ = 17.1°C/W is taken from Table 2-12 on page 2-11 $T_A = 125$ °C is the maximum limit of ambient (from the datasheet) Max. Allowed Power = $$\frac{\text{Max Junction Temp} - \text{Max. Ambient Temp}}{\theta_{\text{JA}}} = \frac{150^{\circ}\text{C} - 125^{\circ}\text{C}}{17.1^{\circ}\text{C/W}} = 1.46 \text{ W}$$ EQ 2-11 The device's power consumption must be lower than the calculated maximum power dissipation by the package. The power consumption of a device can be calculated using the Actel power calculator. If the power consumption is higher than the device's maximum allowable power dissipation, then a heat sink can be attached on top of the case or the airflow inside the system must be increased. ### Theta-JC Junction-to-case thermal resistance ( $\theta_{JC}$ ) measures the ability of a device to dissipate heat from the surface of the chip to the top or bottom surface of the package. It is applicable for packages used with external heat sinks and only applies to situations where all or nearly all of the heat is dissipated through the surface in consideration. If the power consumption is higher than the calculated maximum power dissipation of the package, then a heat sink is required. ### **Calculation for Heat Sink** For example, in a design implemented in a FG484 package, the power consumption value using the power calculator is 3.00 W. The user-dependent data $T_J$ and $T_A$ are given as follows: $T_J = 110$ °C $T_A = 70^{\circ}C$ From the datasheet: $\theta_{JA} = 18.0^{\circ}C/W$ $\theta_{JC} = 3.2 \, ^{\circ}C/W$ $$P = \frac{Max\ Junction\ Temp - Max.\ Ambient\ Temp}{\theta_{JA}} = \frac{110^{\circ}\text{C} - 70^{\circ}\text{C}}{18.0^{\circ}\text{C/W}} = 2.22\ \text{W}$$ EQ 2-12 The 2.22 W power is less than then required 3.00 W; therefore, the design requires a heat sink or the airflow where the device is mounted should be increased. The design's junction-to-air thermal resistance requirement can be estimated by: $$\theta_{JA} = \frac{\text{Max Junction Temp} - \text{Max. Ambient Temp}}{P} = \frac{110^{\circ}\text{C} - 70^{\circ}\text{C}}{3.00 \text{ W}} = 13.33^{\circ}\text{C/W}$$ EQ 2-13 2-12 v5.3 # **Output Buffer Delays** Figure 2-4 • Output Buffer Delays # **AC Test Loads** Figure 2-5 • AC Test Loads Table 2-25 • A54SX16A Timing Characteristics (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 2.25 V, T<sub>J</sub> = 70°C) | | | -3 Sp | eed <sup>1</sup> | -2 S | peed | -1 S | peed | Std. 9 | Std. Speed | | peed | | |--------------------------------|-----------------------------------------|-------|------------------|------|-------|------|-------|--------|------------|------|-------|-------| | Parameter | Description | Min. | Мах. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Units | | 2.5 V LVCM | OS Output Module Timing <sup>2, 3</sup> | | | | | | | | | | | | | t <sub>DLH</sub> | Data-to-Pad Low to High | | 3.4 | | 3.9 | | 4.5 | | 5.2 | | 7.3 | ns | | t <sub>DHL</sub> | Data-to-Pad High to Low | | 2.6 | | 3.0 | | 3.3 | | 3.9 | | 5.5 | ns | | t <sub>DHLS</sub> | Data-to-Pad High to Low—low slew | | 11.6 | | 13.4 | | 15.2 | | 17.9 | | 25.0 | ns | | t <sub>ENZL</sub> | Enable-to-Pad, Z to L | | 2.4 | | 2.8 | | 3.2 | | 3.7 | | 5.2 | ns | | t <sub>ENZLS</sub> | Data-to-Pad, Z to L—low slew | | 11.8 | | 13.7 | | 15.5 | | 18.2 | | 25.5 | ns | | t <sub>ENZH</sub> | Enable-to-Pad, Z to H | | 3.4 | | 3.9 | | 4.5 | | 5.2 | | 7.3 | ns | | t <sub>ENLZ</sub> | Enable-to-Pad, L to Z | | 2.1 | | 2.5 | | 2.8 | | 3.3 | | 4.7 | ns | | t <sub>ENHZ</sub> | Enable-to-Pad, H to Z | | 2.6 | | 3.0 | | 3.3 | | 3.9 | | 5.5 | ns | | $d_{TLH}^{4}$ | Delta Low to High | | 0.031 | | 0.037 | | 0.043 | | 0.051 | | 0.071 | ns/pF | | d <sub>THL</sub> <sup>4</sup> | Delta High to Low | | 0.017 | | 0.017 | | 0.023 | | 0.023 | | 0.037 | ns/pF | | d <sub>THLS</sub> <sup>4</sup> | Delta High to Low—low slew | | 0.057 | | 0.06 | | 0.071 | | 0.086 | | 0.117 | ns/pF | #### Note: - 1. All –3 speed grades have been discontinued. - 2. Delays based on 35 pF loading. - 3. The equivalent IO Attribute settings for 2.5 V LVCMOS is 2.5 V LVTTL in the software. - 4. To obtain the slew rate, substitute the appropriate Delta value, load capacitance, and the $V_{CCI}$ value into the following equation: Slew Rate [V/ns] = $(0.1*V_{CCI} 0.9*V_{CCI})'$ ( $C_{load}*d_{T[LH|HL|HLS]}$ ) where $C_{load}$ is the load capacitance driven by the I/O in pF $d_{T[LH|HL|HLS]}$ is the worst case delta value from the datasheet in ns/pF. Table 2-28 • A54SX32A Timing Characteristics (Worst-Case Commercial Conditions, V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 3.0 V, T<sub>J</sub> = 70°C) | | | -3 Sp | oeed <sup>1</sup> | -2 S | peed | -1 S | peed | Std. 9 | Speed | −F S | peed | | |----------------------|------------------------------------------|-------|-------------------|------|------|------|------|--------|-------|------|------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Мах. | Min. | Мах. | Min. | Max. | Units | | C-Cell Propa | agation Delays <sup>2</sup> | | | | | | | | | | | | | t <sub>PD</sub> | Internal Array Module | | 8.0 | | 0.9 | | 1.1 | | 1.2 | | 1.7 | ns | | Predicted R | outing Delays <sup>3</sup> | | | | | | | | | | | | | t <sub>DC</sub> | FO = 1 Routing Delay, Direct<br>Connect | | 0.1 | | 0.1 | | 0.1 | | 0.1 | | 0.1 | ns | | t <sub>FC</sub> | FO = 1 Routing Delay, Fast Connect | | 0.3 | | 0.3 | | 0.3 | | 0.4 | | 0.6 | ns | | t <sub>RD1</sub> | FO = 1 Routing Delay | | 0.3 | | 0.3 | | 0.4 | | 0.5 | | 0.6 | ns | | t <sub>RD2</sub> | FO = 2 Routing Delay | | 0.4 | | 0.5 | | 0.5 | | 0.6 | | 0.8 | ns | | t <sub>RD3</sub> | FO = 3 Routing Delay | | 0.5 | | 0.6 | | 0.7 | | 0.8 | | 1.1 | ns | | t <sub>RD4</sub> | FO = 4 Routing Delay | | 0.7 | | 8.0 | | 0.9 | | 1.0 | | 1.4 | ns | | t <sub>RD8</sub> | FO = 8 Routing Delay | | 1.2 | | 1.4 | | 1.5 | | 1.8 | | 2.5 | ns | | t <sub>RD12</sub> | FO = 12 Routing Delay | | 1.7 | | 2.0 | | 2.2 | | 2.6 | | 3.6 | ns | | R-Cell Timin | ng | | | | | | | | | | | | | t <sub>RCO</sub> | Sequential Clock-to-Q | | 0.6 | | 0.7 | | 8.0 | | 0.9 | | 1.3 | ns | | $t_{CLR}$ | Asynchronous Clear-to-Q | | 0.5 | | 0.6 | | 0.6 | | 0.8 | | 1.0 | ns | | t <sub>PRESET</sub> | Asynchronous Preset-to-Q | | 0.6 | | 0.7 | | 0.7 | | 0.9 | | 1.2 | ns | | t <sub>SUD</sub> | Flip-Flop Data Input Set-Up | 0.6 | | 0.7 | | 0.8 | | 0.9 | | 1.2 | | ns | | t <sub>HD</sub> | Flip-Flop Data Input Hold | 0.0 | | 0.0 | | 0.0 | | 0.0 | | 0.0 | | ns | | t <sub>WASYN</sub> | Asynchronous Pulse Width | 1.2 | | 1.4 | | 1.5 | | 1.8 | | 2.5 | | ns | | t <sub>RECASYN</sub> | Asynchronous Recovery Time | 0.3 | | 0.4 | | 0.4 | | 0.5 | | 0.7 | | ns | | t <sub>HASYN</sub> | Asynchronous Removal Time | 0.3 | | 0.3 | | 0.3 | | 0.4 | | 0.6 | | ns | | t <sub>MPW</sub> | Clock Pulse Width | 1.4 | | 1.6 | | 1.8 | | 2.1 | | 2.9 | | ns | | Input Modu | le Propagation Delays | | | | | • | | • | | • | | | | t <sub>INYH</sub> | Input Data Pad to Y High 2.5 V<br>LVCMOS | | 0.6 | | 0.7 | | 8.0 | | 0.9 | | 1.2 | ns | | t <sub>INYL</sub> | Input Data Pad to Y Low 2.5 V<br>LVCMOS | | 1.2 | | 1.3 | | 1.5 | | 1.8 | | 2.5 | ns | | t <sub>INYH</sub> | Input Data Pad to Y High 3.3 V PCI | | 0.5 | | 0.6 | | 0.6 | | 0.7 | | 1.0 | ns | | t <sub>INYL</sub> | Input Data Pad to Y Low 3.3 V PCI | | 0.6 | | 0.7 | | 0.8 | | 0.9 | | 1.3 | ns | | t <sub>INYH</sub> | Input Data Pad to Y High 3.3 V<br>LVTTL | | 0.8 | | 0.9 | | 1.0 | | 1.2 | | 1.6 | ns | | t <sub>INYL</sub> | Input Data Pad to Y Low 3.3 V LVTTL | | 1.4 | | 1.6 | | 1.8 | | 2.2 | | 3.0 | ns | #### Notes: - 1. All –3 speed grades have been discontinued. - 2. For dual-module macros, use $t_{PD}$ + $t_{RD1}$ + $t_{PDn}$ , $t_{RCO}$ + $t_{RD1}$ + $t_{PDn}$ , or $t_{PD1}$ + $t_{RD1}$ + $t_{SUD}$ , whichever is appropriate. - 3. Routing delays are for typical designs across worst-case operating conditions. These parameters should be used for estimating device performance. Post-route timing analysis or simulation is required to determine actual performance. 2-34 v5.3 Table 2-36 • A54SX72A Timing Characteristics (Continued) (Worst-Case Commercial Conditions V<sub>CCA</sub> = 2.25 V, V<sub>CCI</sub> = 2.25 V, T<sub>J</sub> = 70°C) | | | -3 Sp | eed* | -2 S | peed | -1 S | peed | Std. 9 | Speed | −F S <sub>I</sub> | peed | | |--------------------|--------------------------------------------------------|-------|------|------|------|------|------|--------|-------|-------------------|------|-------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Мах. | Units | | <sup>t</sup> QCKH | Input Low to High (100% Load)<br>(Pad to R-cell Input) | | 3.0 | | 3.4 | | 3.9 | | 4.6 | | 6.4 | ns | | <sup>t</sup> QCHKL | Input High to Low (100% Load)<br>(Pad to R-cell Input) | | 2.9 | | 3.4 | | 3.8 | | 4.5 | | 6.3 | ns | | t <sub>QPWH</sub> | Minimum Pulse Width High | 1.5 | | 1.7 | | 2.0 | | 2.3 | | 3.2 | | ns | | t <sub>QPWL</sub> | Minimum Pulse Width Low | 1.5 | | 1.7 | | 2.0 | | 2.3 | | 3.2 | | ns | | t <sub>QCKSW</sub> | Maximum Skew (Light Load) | | 0.2 | | 0.3 | | 0.3 | | 0.3 | | 0.5 | ns | | t <sub>QCKSW</sub> | Maximum Skew (50% Load) | | 0.4 | | 0.5 | | 0.5 | | 0.6 | | 0.9 | ns | | t <sub>QCKSW</sub> | Maximum Skew (100% Load) | | 0.4 | | 0.5 | | 0.5 | | 0.6 | | 0.9 | ns | **Note:** \*All –3 speed grades have been discontinued. # **Package Pin Assignments** # 208-Pin PQFP Figure 3-1 • 208-Pin PQFP (Top View) ### **Note** For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html. # 176-Pin TQFP Figure 3-4 • 176-Pin TQFP (Top View) ## Note For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html. # 484-Pin FBGA | _ | 1 | 2 | 3 4 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 242 | 252 | 6 | |-----------------------------------------|---------------------|----------------------|-----------------------------------------|-----|---------------------|------|------|------|-------|---------------|---------------|---------------|------|---------------|---------------|---------------|---------------|------|------|------|-------|----------------------|----------------------|--------------------|-----|---| | A B C D E F G H J K L M N P R T U V W Y | 0000000000000000000 | 00000000000000000000 | 000000000000000000000000000000000000000 | | 0000000000000000000 | 0000 | 0000 | 0000 | 00000 | 00000 0000000 | 00000 0000000 | 00000 0000000 | 0000 | 00000 0000000 | 00000 0000000 | 00000 0000000 | 00000 0000000 | 0000 | 0000 | 0000 | 00000 | 00000000000000000000 | 00000000000000000000 | 000000000000000000 | | | | U<br>V | 000 | 000 | 00 | 0 | 000 | | | | | | | | | | | | | | | | | 000 | 000 | 000 | 000 | | | AA<br>AB<br>AC<br>AD<br>AE<br>AF | 0000 | 0000 | 000 | 000 | 0000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 000 | 0000 | 0000 | 0000 | | | Figure 3-8 • 484-Pin FBGA (Top View) ## Note For Package Manufacturing and Environmental information, visit Resource center at http://www.actel.com/products/rescenter/package/index.html. 3-26 v5.3 | | 484-Pin FBGA | | | | | | |---------------|----------------------|----------------------|--|--|--|--| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | | | | | A1 | NC* | NC | | | | | | A2 | NC* | NC | | | | | | А3 | NC* | I/O | | | | | | A4 | NC* | I/O | | | | | | A5 | NC* | I/O | | | | | | A6 | I/O | I/O | | | | | | A7 | I/O | I/O | | | | | | A8 | I/O | I/O | | | | | | A9 | I/O | I/O | | | | | | A10 | I/O | I/O | | | | | | A11 | NC* | I/O | | | | | | A12 | NC* | I/O | | | | | | A13 | I/O | I/O | | | | | | A14 | NC* | NC | | | | | | A15 | NC* | I/O | | | | | | A16 | NC* | I/O | | | | | | A17 | I/O | 1/0 | | | | | | A18 | I/O | I/O | | | | | | A19 | I/O | I/O | | | | | | A20 | I/O | I/O | | | | | | A21 | NC* | I/O | | | | | | A22 | NC* | I/O | | | | | | A23 | NC* | I/O | | | | | | A24 | NC* | I/O | | | | | | A25 | NC* | NC | | | | | | A26 | NC* | NC | | | | | | AA1 | NC* | I/O | | | | | | AA2 | NC* | I/O | | | | | | AA3 | $V_{CCA}$ | $V_{CCA}$ | | | | | | AA4 | 1/0 | I/O | | | | | | AA5 | 1/0 | I/O | | | | | | AA22 | 1/0 | I/O | | | | | | AA23 | I/O | I/O | | | | | | AA24 | 1/0 | I/O | | | | | | AA25 | NC* | I/O | | | | | | 484-Pin FBGA | | | | | | | |---------------|----------------------|----------------------|--|--|--|--| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | | | | | AA26 | NC* | I/O | | | | | | AB1 | NC* | NC | | | | | | AB2 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | | AB3 | I/O | I/O | | | | | | AB4 | 1/0 | I/O | | | | | | AB5 | NC* | I/O | | | | | | AB6 | I/O | I/O | | | | | | AB7 | 1/0 | 1/0 | | | | | | AB8 | I/O | I/O | | | | | | AB9 | 1/0 | I/O | | | | | | AB10 | 1/0 | I/O | | | | | | AB11 | I/O | I/O | | | | | | AB12 | PRB, I/O | PRB, I/O | | | | | | AB13 | $V_{CCA}$ | $V_{CCA}$ | | | | | | AB14 | I/O | I/O | | | | | | AB15 | I/O | I/O | | | | | | AB16 | I/O | I/O | | | | | | AB17 | I/O | I/O | | | | | | AB18 | I/O | I/O | | | | | | AB19 | I/O | I/O | | | | | | AB20 | TDO, I/O | TDO, I/O | | | | | | AB21 | GND | GND | | | | | | AB22 | NC* | I/O | | | | | | AB23 | I/O | I/O | | | | | | AB24 | I/O | I/O | | | | | | AB25 | NC* | I/O | | | | | | AB26 | NC* | I/O | | | | | | AC1 | I/O | I/O | | | | | | AC2 | I/O | I/O | | | | | | AC3 | 1/0 | I/O | | | | | | AC4 | NC* | I/O | | | | | | AC5 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | | AC6 | I/O | I/O | | | | | | AC7 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | | AC8 | I/O | I/O | | | | | | | 484-Pin FBGA | | | | | | | |---------------|----------------------|----------------------|--|--|--|--|--| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | | | | | | AC9 | I/O | I/O | | | | | | | AC10 | I/O | I/O | | | | | | | AC11 | I/O | I/O | | | | | | | AC12 | I/O | QCLKA | | | | | | | AC13 | I/O | I/O | | | | | | | AC14 | I/O | I/O | | | | | | | AC15 | I/O | I/O | | | | | | | AC16 | I/O | I/O | | | | | | | AC17 | I/O | I/O | | | | | | | AC18 | I/O | I/O | | | | | | | AC19 | I/O | I/O | | | | | | | AC20 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | | | AC21 | I/O | I/O | | | | | | | AC22 | I/O | I/O | | | | | | | AC23 | NC* | I/O | | | | | | | AC24 | I/O | I/O | | | | | | | AC25 | NC* | I/O | | | | | | | AC26 | NC* | I/O | | | | | | | AD1 | I/O | I/O | | | | | | | AD2 | I/O | I/O | | | | | | | AD3 | GND | GND | | | | | | | AD4 | I/O | I/O | | | | | | | AD5 | I/O | I/O | | | | | | | AD6 | I/O | I/O | | | | | | | AD7 | I/O | I/O | | | | | | | AD8 | I/O | I/O | | | | | | | AD9 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | | | AD10 | I/O | I/O | | | | | | | AD11 | I/O | I/O | | | | | | | AD12 | I/O | I/O | | | | | | | AD13 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | | | AD14 | I/O | I/O | | | | | | | AD15 | I/O | I/O | | | | | | | AD16 | I/O | I/O | | | | | | | AD17 | $V_{CCI}$ | V <sub>CCI</sub> | | | | | | **Note:** \*These pins must be left floating on the A54SX32A device. | 484-Pin FBGA | | | | | | |---------------|----------------------|----------------------|--|--|--| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | | | | T3 | I/O | I/O | | | | | T4 | I/O | I/O | | | | | T5 | I/O | I/O | | | | | T10 | GND | GND | | | | | T11 | GND | GND | | | | | T12 | GND | GND | | | | | T13 | GND | GND | | | | | T14 | GND | GND | | | | | T15 | GND | GND | | | | | T16 | GND | GND | | | | | T17 | GND | GND | | | | | T22 | 1/0 | I/O | | | | | T23 | I/O | I/O | | | | | T24 | I/O | I/O | | | | | T25 | NC* | I/O | | | | | T26 | NC* | I/O | | | | | U1 | I/O | I/O | | | | | U2 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | U3 | I/O | I/O | | | | | U4 | I/O | I/O | | | | | U5 | I/O | I/O | | | | | U10 | GND | GND | | | | | U11 | GND | GND | | | | | U12 | GND | GND | | | | | U13 | GND | GND | | | | | U14 | GND | GND | | | | | U15 | GND | GND | | | | | U16 | GND | GND | | | | | U17 | GND | GND | | | | | U22 | I/O | I/O | | | | | U23 | I/O | I/O | | | | | U24 | I/O | I/O | | | | | U25 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | U26 | I/O | I/O | | | | | V1 | NC* | I/O | | | | | 484-Pin FBGA | | | | | | | |---------------|----------------------|----------------------|--|--|--|--| | Pin<br>Number | A54SX32A<br>Function | A54SX72A<br>Function | | | | | | V2 | NC* | I/O | | | | | | V3 | 1/0 | I/O | | | | | | V4 | 1/0 | I/O | | | | | | V5 | 1/0 | I/O | | | | | | V22 | $V_{CCA}$ | $V_{CCA}$ | | | | | | V23 | 1/0 | 1/0 | | | | | | V24 | 1/0 | I/O | | | | | | V25 | NC* | I/O | | | | | | V26 | NC* | I/O | | | | | | W1 | I/O | I/O | | | | | | W2 | I/O | I/O | | | | | | W3 | I/O | 1/0 | | | | | | W4 | I/O | 1/0 | | | | | | W5 | I/O | 1/0 | | | | | | W22 | I/O | 1/0 | | | | | | W23 | $V_{CCA}$ | $V_{CCA}$ | | | | | | W24 | I/O | 1/0 | | | | | | W25 | NC* | 1/0 | | | | | | W26 | NC* | 1/0 | | | | | | Y1 | NC* | I/O | | | | | | Y2 | NC* | I/O | | | | | | Y3 | I/O | 1/0 | | | | | | Y4 | I/O | 1/0 | | | | | | Y5 | NC* | 1/0 | | | | | | Y22 | I/O | 1/0 | | | | | | Y23 | I/O | 1/0 | | | | | | Y24 | V <sub>CCI</sub> | V <sub>CCI</sub> | | | | | | Y25 | I/O | I/O | | | | | | Y26 | 1/0 | I/O | | | | | **Note:** \*These pins must be left floating on the A54SX32A device. # **Datasheet Information** # **List of Changes** The following table lists critical changes that were made in the current version of the document. | <b>Previous Version</b> | Changes in Current Version (v5.3) | Page | | | |-------------------------|---------------------------------------------------------------------------------------------------------------|-------|--|--| | v5.2 | –3 speed grades have been discontinued. | N/A | | | | (June 2006) | The "SX-A Timing Model" was updated with –2 data. | 2-14 | | | | v5.1 | RoHS information was added to the "Ordering Information". | ii | | | | February 2005 | The "Programming" section was updated. | 1-13 | | | | v5.0 | Revised Table 1 and the timing data to reflect the phase out of the $-3$ speed grade for the A54SX08A device. | i | | | | | The "Thermal Characteristics" section was updated. | 2-11 | | | | | The "176-Pin TQFP" was updated to add pins 81 to 90. | 3-11 | | | | | The "484-Pin FBGA" was updated to add pins R4 to Y26 | 3-26 | | | | v4.0 | The "Temperature Grade Offering" is new. | 1-iii | | | | | The "Speed Grade and Temperature Grade Matrix" is new. | | | | | | "SX-A Family Architecture" was updated. | 1-1 | | | | | "Clock Resources" was updated. | | | | | | "User Security" was updated. | 1-7 | | | | | "Power-Up/Down and Hot Swapping" was updated. | 1-7 | | | | | "Dedicated Mode" is new | 1-9 | | | | | Table 1-5 is new. | 1-9 | | | | | "JTAG Instructions" is new | 1-10 | | | | | "Design Considerations" was updated. | 1-12 | | | | | The "Programming" section is new. | 1-13 | | | | | "Design Environment" was updated. | 1-13 | | | | | "Pin Description" was updated. | 1-15 | | | | | Table 2-1 was updated. | 2-1 | | | | | Table 2-2 was updated. | 2-1 | | | | | Table 2-3 is new. | 2-1 | | | | | Table 2-4 is new. | 2-1 | | | | | Table 2-5 was updated. | 2-2 | | | | | Table 2-6 was updated. | 2-2 | | | | | "Power Dissipation" is new. | 2-8 | | | | | Table 2-11 was updated. | 2-9 | | | v5.3 4