## NXP USA Inc. - <u>MCS12KG256CPVE Datasheet</u>





Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                               |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | HCS12                                                                  |
| Core Size                  | 16-Bit                                                                 |
| Speed                      | 25MHz                                                                  |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, SCI, SPI                            |
| Peripherals                | LVD, POR, PWM, WDT                                                     |
| Number of I/O              | 91                                                                     |
| Program Memory Size        | 256KB (256K x 8)                                                       |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | 4K x 8                                                                 |
| RAM Size                   | 12K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.35V ~ 5.5V                                                           |
| Data Converters            | A/D 16x10b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 112-LQFP                                                               |
| Supplier Device Package    | 112-LQFP (20x20)                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcs12kg256cpve |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



|     | 2.7.1    | Flash Reset Sequence                     | 113 |
|-----|----------|------------------------------------------|-----|
|     | 2.7.2    | Reset While Flash Command Active         | 114 |
| 2.8 | Interrup | Dts                                      | 114 |
|     | 2.8.1    | Description of Flash Interrupt Operation | 114 |

# Chapter 3

# 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2)

| 3.1 | Introduc  | ction                                                               | <br>   | <br>117 |
|-----|-----------|---------------------------------------------------------------------|--------|---------|
|     | 3.1.1     | Glossary                                                            | <br>   | <br>118 |
|     | 3.1.2     | Features                                                            | <br>   | <br>118 |
|     | 3.1.3     | Modes of Operation                                                  | <br>   | <br>118 |
|     | 3.1.4     | Block Diagram                                                       | <br>   | <br>118 |
| 3.2 | Externa   | Signal Description                                                  | <br>   | <br>119 |
| 3.3 | Memory    | Map and Register Definition                                         | <br>   | <br>120 |
|     | 3.3.1     | Module Memory Map                                                   | <br>   | <br>120 |
|     | 3.3.2     | Register Descriptions                                               | <br>   | <br>124 |
| 3.4 | Function  | nal Description                                                     | <br>•• | <br>139 |
|     | 3.4.1     | Flash Command Operations (NVM User Mode)                            | <br>   | <br>139 |
| 3.5 | Operation | ng Modes                                                            | <br>   | <br>155 |
|     | 3.5.1     | Wait Mode                                                           | <br>   | <br>155 |
|     | 3.5.2     | Stop Mode                                                           | <br>   | <br>155 |
|     | 3.5.3     | Background Debug Mode                                               | <br>•• | <br>155 |
| 3.6 | Flash M   | odule Security                                                      | <br>•• | <br>156 |
|     | 3.6.1     | Unsecuring the MCU using Backdoor Key Access                        | <br>   | <br>156 |
|     | 3.6.2     | Unsecuring the Flash Module in Special Single-Chip Mode using BDM . | <br>•• | <br>157 |
| 3.7 | Resets    |                                                                     | <br>•• | <br>157 |
|     | 3.7.1     | Flash Reset Sequence                                                | <br>•• | <br>157 |
|     | 3.7.2     | Reset While Flash Command Active                                    | <br>   | <br>158 |
| 3.8 | Interrup  | ts                                                                  | <br>   | <br>158 |
|     | 3.8.1     | Description of Flash Interrupt Operation                            | <br>   | <br>158 |

# Chapter 4 4 Kbyte EEPROM Module (S12EETS4KV2)

| 4.1 | Introdu | ction                         | 161 |
|-----|---------|-------------------------------|-----|
|     | 4.1.1   | Glossary                      |     |
|     | 4.1.2   | Features                      |     |
|     | 4.1.3   | Modes of Operation            |     |
|     | 4.1.4   | Block Diagram                 |     |
| 4.2 | Externa | l Signal Description          |     |
| 4.3 | Memor   | y Map and Register Definition |     |
|     | 4.3.1   | Module Memory Map             |     |
|     | 4.3.2   | Register Descriptions         |     |
| 4.4 | Functio | nal Description               |     |
|     | 4.4.1   | Program and Erase Operation   |     |
|     |         |                               |     |



Chapter 2 256 Kbyte ECC Flash Module (S12FTS256K2ECCV1)

Except for the sector erase abort command, a buffered command will wait for the active operation to be completed before being launched. The sector erase abort command is launched when the CBEIF flag is cleared as part of a sector erase abort command write sequence. After a command is launched, the completion of the command operation is indicated by the setting of the CCIF flag. The CCIF flag only sets when all active and buffered commands have been completed.

# 2.4.1.3 Valid Flash Commands

Table 2-21 summarizes the valid Flash commands along with the effects of the commands on the Flash block.

| FCMDB | NVM<br>Command           | Function on Flash Memory                                                                                                                                                                                    |  |  |
|-------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 0x05  | Erase<br>Verify          | Verify all memory bytes in the Flash block are erased. If the Flash block is erased, the BLANK flag in the FSTAT register will set upon command completion.                                                 |  |  |
| 0x06  | Data<br>Compress         | Compress data from a selected portion of the Flash block. The resulting signature is stored in the FDATA register.                                                                                          |  |  |
| 0x20  | Program                  | Program a word (two bytes) in the Flash block.                                                                                                                                                              |  |  |
| 0x40  | Sector<br>Erase          | Erase all memory bytes in a sector of the Flash block.                                                                                                                                                      |  |  |
| 0x41  | Mass<br>Erase            | Erase all memory bytes in the Flash block. A mass erase of the full Flash block is only possible when FPLDIS, FPHDIS, and FPOPEN bits in the FPROT register are set prior to launching the command.         |  |  |
| 0x47  | Sector<br>Erase<br>Abort | Abort the sector erase operation. The sector erase operation will terminate according to a set procedure. The Flash sector must not be considered erased if the ACCERR flag is set upon command completion. |  |  |

Table 2-21. Valid Flash Command Description

A Flash word must be in the erased state before being programmed. Cumulative programming of bits within a Flash word is not allowed and will result in invalid data stored.



#### Chapter 2 256 Kbyte ECC Flash Module (S12FTS256K2ECCV1)

# 2.4.1.4 Illegal Flash Operations

The ACCERR flag will be set during the command write sequence if any of the following illegal steps are performed, causing the command write sequence to immediately abort:

- 1. Writing to a Flash address before initializing the FCLKDIV register.
- 2. Writing to a Flash address in the range 0x8000–0xBFFF when the PPAGE register does not select a 16 Kbyte page in the Flash block selected by the BKSEL bit in the FCNFG register.
- 3. Writing to a Flash address in the range 0x4000–0x7FFF or 0xC000–0xFFFF with the BKSEL bit in the FCNFG register not selecting Flash block 0.
- 4. Writing a byte or misaligned word to a valid Flash address.
- 5. Starting a command write sequence while a data compress operation is active.
- 6. Starting a command write sequence while a sector erase abort operation is active.
- 7. Writing a second word to a Flash address in the same command write sequence.
- 8. Writing to any Flash register other than FCMD after writing a word to a Flash address.
- 9. Writing a second command to the FCMD register in the same command write sequence.
- 10. Writing an invalid command to the FCMD register.
- 11. When security is enabled, writing a command other than mass erase to the FCMD register when the write originates from a non-secure memory location or from the Background Debug Mode.
- 12. Writing to any Flash register other than FSTAT (to clear CBEIF) after writing to the FCMD register.
- 13. Writing a 0 to the CBEIF flag in the FSTAT register to abort a command write sequence.

The ACCERR flag will not be set if any Flash register is read during a valid command write sequence.

The ACCERR flag will also be set if any of the following events occur:

- 1. Launching the sector erase abort command while a sector erase operation is active which results in the early termination of the sector erase operation (see Section 2.4.1.3.6, "Sector Erase Abort Command")
- 2. A double bit fault is detected in any of the following Flash operations:
  - a) Array read
  - b) Erase Verify
  - c) Data Compress
  - d) Reset Sequence Array Read (Configuration Field)
- 3. The MCU enters stop mode and a program or erase operation is in progress. The operation is aborted immediately and any pending command is purged (see Section 2.5.2, "Stop Mode").

If the Flash memory is read during execution of an algorithm (i.e., CCIF flag in the FSTAT register is low), the read operation will return invalid data and the ACCERR flag will not be set.

If the ACCERR flag is set in the FSTAT register, the user must clear the ACCERR flag before starting another command write sequence (see Section 2.3.2.7, "Flash Status Register (FSTAT)").



Chapter 3 256 Kbyte ECC Flash Module (S12FTS256K2ECCV2)

# 3.3.2 Register Descriptions

| Register<br>Name  |        | Bit 7   | 6                           | 5      | 4      | 3     | 2      | 1     | Bit 0 |
|-------------------|--------|---------|-----------------------------|--------|--------|-------|--------|-------|-------|
| 0x0000<br>FCLKDIV | R<br>W | FDIVLD  | PRDIV8                      | FDIV5  | FDIV4  | FDIV3 | FDIV2  | FDIV1 | FDIV0 |
| 0x0001            | R      | KEY     | /EN                         | RNV5   | RNV4   | RNV3  | RNV2   | SE    | C     |
| FSEC              | w      |         |                             |        |        |       |        |       |       |
| 0x0002            | R      | 0       | 0                           | 0      |        | 0     | 0      | 0     | 0     |
| FISIMOD           | w      |         |                             |        | WRALL  |       |        |       |       |
| 0x0003<br>FCNFG   | R<br>W | CBEIE   | CCIE                        | KEYACC | 0      | 0     | 0      | 0     | BKSEL |
| 0x0004<br>FPROT   | R<br>W | FPOPEN  | RNV6                        | FPHDIS | FP     | HS    | FPLDIS | FP    | LS    |
| 0x0005            | R      | OPEIE   | CCIF                        |        | ACCEPR | 0     | BLANK  | 0     | 0     |
| FSTAT             | w      | CBEIF   |                             | FVIOL  | ACCERK |       |        |       |       |
| 0x0006            | R      | 0       |                             |        |        |       |        |       |       |
| FCMD              | w      |         | CMDB                        |        |        |       |        |       |       |
| 0x0007            | R      | NV7     | NV6                         | NV5    | NV4    | NV3   | NV2    | NV1   | NV0   |
| FCIL              | w      |         |                             |        |        |       |        |       |       |
| 0x0008            | R      | FADDRHI |                             |        |        |       |        |       |       |
| FADDRHI           | w      |         |                             |        |        |       |        |       |       |
| 0x0009            | R      |         |                             |        | FADE   | DRLO  |        |       |       |
| FADDRLO           | w      |         |                             |        |        |       |        |       |       |
| 0x000A            | R      | FDATAHI |                             |        |        |       |        |       |       |
| FDAIAHI           | w      |         |                             |        |        |       |        |       |       |
| 0x000B            | R      |         |                             |        | FDAT   | TALO  |        |       |       |
| FDAIALO           | w      |         |                             |        |        |       |        |       |       |
| 0x000C            | R      | 0       | 0                           | 0      | 0      | 0     | 0      | 0     | 0     |
| RESERVED1         | w      |         |                             |        |        |       |        |       |       |
|                   |        |         | = Unimplemented or Reserved |        |        |       |        |       |       |

#### Figure 3-3. FTS256K2ECC Register Summary

MC9S12KT256 Data Sheet, Rev. 1.16



Chapter 5 Port Integration Module (PIM9KT256V1)

# 5.3.6.3 Port J Data Direction Register (DDRJ)

Module Base + 0x002A



Figure 5-41. Port J Data Direction Register (DDRJ)

Read: Anytime. Write: Anytime.

This register configures each port J pin as either input or output.

If enable, CAN4 forces the I/O state to be an output on PJ7 (TXCAN4) and an input on pin PJ6 (RXCAN4). If CAN4 is disabled, the IIC takes control of the I/O if enabled. In these cases the data direction bits will not change.

The DDRJ bits revert to controlling the I/O direction of a pin when the associated peripheral module is disabled.

#### Table 5-36. Field Descriptions

| Field                                | Description                                                                                                                                    |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 7, 6, 1, 0<br>DDRJ[7:6]<br>DDRJ[1:0] | <ul> <li>Data Direction Port J</li> <li>0 Associated pin is configured as input.</li> <li>1 Associated pin is configured as output.</li> </ul> |

# 5.3.6.4 Port J Reduced Drive Register (RDRJ)

Module Base + 0x002B



Figure 5-42. Port J Reduced Drive Register (RDRJ)

Read: Anytime. Write: Anytime.

This register configures the drive strength of each port J output pin as either full or reduced. If the port is used as input this bit is ignored.

| Field      | Description                                                      |
|------------|------------------------------------------------------------------|
| 7, 6, 1, 0 | Reduced Drive Port J                                             |
| RDRJ[7:6]  | 0 Full drive strength at output.                                 |
| RDRJ[1:0]  | 1 Associated pin drives at about 1/6 of the full drive strength. |



# Chapter 6 Clocks and Reset Generator (CRGV4) Block Description

# 6.1 Introduction

This specification describes the function of the clocks and reset generator (CRGV4).

# 6.1.1 Features

The main features of this block are:

- Phase-locked loop (PLL) frequency multiplier
  - Reference divider
  - Automatic bandwidth control mode for low-jitter operation
  - Automatic frequency lock detector
  - CPU interrupt on entry or exit from locked condition
  - Self-clock mode in absence of reference clock
- System clock generator
  - Clock quality check
  - Clock switch for either oscillator- or PLL-based system clocks
  - User selectable disabling of clocks during wait mode for reduced power consumption
- Computer operating properly (COP) watchdog timer with time-out clear window
- System reset generation from the following possible sources:
  - Power-on reset
  - Low voltage reset
    - Refer to the device overview section for availability of this feature.
  - COP reset
  - Loss of clock reset
  - External pin reset
- Real-time interrupt (RTI)



Chapter 8 Analog-to-Digital Converter (S12ATD10B8CV3)

# 8.3.2.6 ATD Control Register 5 (ATDCTL5)

This register selects the type of conversion sequence and the analog input channels sampled. Writes to this register will abort current conversion sequence and start a new conversion sequence.

Module Base + 0x0005



#### Figure 8-8. ATD Control Register 5 (ATDCTL5)

Read: Anytime

Write: Anytime

#### Table 8-13. ATDCTL5 Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>DJM          | <ul> <li>Result Register Data Justification — This bit controls justification of conversion data in the result registers.</li> <li>See Section 8.3.2.13, "ATD Conversion Result Registers (ATDDRx)," for details.</li> <li>Left justified data in the result registers</li> <li>Right justified data in the result registers</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6<br>DSGN         | <ul> <li>Result Register Data Signed or Unsigned Representation — This bit selects between signed and unsigned conversion data representation in the result registers. Signed data is represented as 2's complement. Signed data is not available in right justification. See Section 8.3.2.13, "ATD Conversion Result Registers (ATDDRx)," for details.</li> <li>0 Unsigned data representation in the result registers</li> <li>1 Signed data representation in the result registers</li> <li>Table 8-14 summarizes the result data formats available and how they are set up using the control bits.</li> <li>Table 8-15 illustrates the difference between the signed and unsigned, left justified output codes for an input signal range between 0 and 5.12 Volts.</li> </ul> |
| 5<br>SCAN         | <ul> <li>Continuous Conversion Sequence Mode — This bit selects whether conversion sequences are performed continuously or only once.</li> <li>0 Single conversion sequence</li> <li>1 Continuous conversion sequences (scan mode)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4<br>MULT         | <ul> <li>Multi-Channel Sample Mode — When MULT is 0, the ATD sequence controller samples only from the specified analog input channel for an entire conversion sequence. The analog channel is selected by channel selection code (control bits CC/CB/CA located in ATDCTL5). When MULT is 1, the ATD sequence controller samples across channels. The number of channels sampled is determined by the sequence length value (S8C, S4C, S2C, S1C). The first analog channel examined is determined by channel selection code (CC, CB, CA control bits); subsequent channels sampled in the sequence are determined by incrementing the channel selection code.</li> <li>0 Sample only one channel</li> <li>1 Sample across several channels</li> </ul>                             |
| 2–0<br>CC, CB, CA | <b>Analog Input Channel Select Code</b> — These bits select the analog input channel(s) whose signals are sampled and converted to digital codes. Table 8-16 lists the coding used to select the various analog input channels. In the case of single channel scans (MULT = 0), this selection code specified the channel examined. In the case of multi-channel scans (MULT = 1), this selection code represents the first channel to be examined in the conversion sequence. Subsequent channels are determined by incrementing channel selection code; selection codes that reach the maximum value wrap around to the minimum value.                                                                                                                                           |



Chapter 10 Freescale's Scalable Controller Area Network (S12MSCANV2)

# 10.3.2.4 MSCAN Bus Timing Register 1 (CANBTR1)

The CANBTR1 register configures various CAN bus timing parameters of the MSCAN module.





Figure 10-7. MSCAN Bus Timing Register 1 (CANBTR1)

Read: Anytime Write: Anytime in initialization mode (INITRQ = 1 and INITAK = 1)

#### Table 10-6. CANBTR1 Register Field Descriptions

| Field             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7<br>SAMP         | <ul> <li>Sampling — This bit determines the number of CAN bus samples taken per bit time.</li> <li>0 One sample per bit.</li> <li>1 Three samples per bit<sup>1</sup>.</li> <li>If SAMP = 0, the resulting bit value is equal to the value of the single bit positioned at the sample point. If SAMP = 1, the resulting bit value is determined by using majority rule on the three total samples. For higher bit rates, it is recommended that only one sample is taken per bit time (SAMP = 0).</li> </ul> |  |  |  |
| 6:4<br>TSEG2[2:0] | <b>Time Segment 2</b> — Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point (see Figure 10-43). Time segment 2 (TSEG2) values are programmable as shown in Table 10-7.                                                                                                                                                                                                                                                                        |  |  |  |
| 3:0<br>TSEG1[3:0] | <b>Time Segment 1</b> — Time segments within the bit time fix the number of clock cycles per bit time and the location of the sample point (see Figure 10-43). Time segment 1 (TSEG1) values are programmable as shown in Table 10-8.                                                                                                                                                                                                                                                                        |  |  |  |

<sup>1</sup> In this case, PHASE\_SEG1 must be at least 2 time quanta (Tq).

| TSEG22 | TSEG21 | TSEG20 | Time Segment 2                |
|--------|--------|--------|-------------------------------|
| 0      | 0      | 0      | 1 Tq clock cycle <sup>1</sup> |
| 0      | 0      | 1      | 2 Tq clock cycles             |
| :      | :      | :      | :                             |
| 1      | 1      | 0      | 7 Tq clock cycles             |
| 1      | 1      | 1      | 8 Tq clock cycles             |

#### Table 10-7. Time Segment 2 Values

<sup>1</sup> This setting is not valid. Please refer to Table 10-34 for valid settings.



| TSEG13 | TSEG12 | TSEG11 | TSEG10 | Time segment 1                 |
|--------|--------|--------|--------|--------------------------------|
| 0      | 0      | 0      | 0      | 1 Tq clock cycle <sup>1</sup>  |
| 0      | 0      | 0      | 1      | 2 Tq clock cycles <sup>1</sup> |
| 0      | 0      | 1      | 0      | 3 Tq clock cycles <sup>1</sup> |
| 0      | 0      | 1      | 1      | 4 Tq clock cycles              |
| :      | :      | :      | :      | :                              |
| 1      | 1      | 1      | 0      | 15 Tq clock cycles             |
| 1      | 1      | 1      | 1      | 16 Tq clock cycles             |

Table 10-8. Time Segment 1 Values

<sup>1</sup> This setting is not valid. Please refer to Table 10-34 for valid settings.

The bit time is determined by the oscillator frequency, the baud rate prescaler, and the number of time quanta (Tq) clock cycles per bit (as shown in Table 10-7 and Table 10-8).

Eqn. 10-1

# Bit Time= $\frac{(Prescaler value)}{^{f}CANCLK} \bullet (1 + TimeSegment1 + TimeSegment2)$

# 10.3.2.5 MSCAN Receiver Flag Register (CANRFLG)

A flag can be cleared only by software (writing a 1 to the corresponding bit position) when the condition which caused the setting is no longer valid. Every flag has an associated interrupt enable bit in the CANRIER register.

Module Base + 0x0004



#### Figure 10-8. MSCAN Receiver Flag Register (CANRFLG)

#### NOTE

The CANRFLG register is held in the reset state<sup>1</sup> when the initialization mode is active (INITRQ = 1 and INITAK = 1). This register is writable again as soon as the initialization mode is exited (INITRQ = 0 and INITAK = 0).

#### Read: Anytime

Write: Anytime when out of initialization mode, except RSTAT[1:0] and TSTAT[1:0] flags which are read-only; write of 1 clears flag; write of 0 is ignored.

1. The RSTAT[1:0], TSTAT[1:0] bits are not affected by initialization mode.



## 10.4.2.1 Message Transmit Background

Modern application layer software is built upon two fundamental assumptions:

- Any CAN node is able to send out a stream of scheduled messages without releasing the CAN bus between the two messages. Such nodes arbitrate for the CAN bus immediately after sending the previous message and only release the CAN bus in case of lost arbitration.
- The internal message queue within any CAN node is organized such that the highest priority message is sent out first, if more than one message is ready to be sent.

The behavior described in the bullets above cannot be achieved with a single transmit buffer. That buffer must be reloaded immediately after the previous message is sent. This loading process lasts a finite amount of time and must be completed within the inter-frame sequence (IFS) to be able to send an uninterrupted stream of messages. Even if this is feasible for limited CAN bus speeds, it requires that the CPU reacts with short latencies to the transmit interrupt.

A double buffer scheme de-couples the reloading of the transmit buffer from the actual message sending and, therefore, reduces the reactiveness requirements of the CPU. Problems can arise if the sending of a message is finished while the CPU re-loads the second buffer. No buffer would then be ready for transmission, and the CAN bus would be released.

At least three transmit buffers are required to meet the first of the above requirements under all circumstances. The MSCAN has three transmit buffers.

The second requirement calls for some sort of internal prioritization which the MSCAN implements with the "local priority" concept described in Section 10.4.2.2, "Transmit Structures."

## 10.4.2.2 Transmit Structures

The MSCAN triple transmit buffer scheme optimizes real-time performance by allowing multiple messages to be set up in advance. The three buffers are arranged as shown in Figure 10-38.

All three buffers have a 13-byte data structure similar to the outline of the receive buffers (see Section 10.3.3, "Programmer's Model of Message Storage"). An additional Section 10.3.3.4, "Transmit Buffer Priority Register (TBPR) contains an 8-bit local priority field (PRIO) (see Section 10.3.3.4, "Transmit Buffer Priority Register (TBPR)"). The remaining two bytes are used for time stamping of a message, if required (see Section 10.3.3.5, "Time Stamp Register (TSRH–TSRL)").

To transmit a message, the CPU must identify an available transmit buffer, which is indicated by a set transmitter buffer empty (TXEx) flag (see Section 10.3.2.7, "MSCAN Transmitter Flag Register (CANTFLG)"). If a transmit buffer is available, the CPU must set a pointer to this buffer by writing to the CANTBSEL register (see Section 10.3.2.11, "MSCAN Transmit Buffer Selection Register (CANTBSEL)"). This makes the respective buffer accessible within the CANTXFG address space (see Section 10.3.3, "Programmer's Model of Message Storage"). The algorithmic feature associated with the CANTBSEL register simplifies the transmit buffer selection. In addition, this scheme makes the handler software simpler because only one address area is applicable for the transmit process, and the required address space is minimized.

The CPU then stores the identifier, the control bits, and the data content into one of the transmit buffers. Finally, the buffer is flagged as ready for transmission by clearing the associated TXE flag.



Chapter 13 Pulse-Width Modulator (S12PWM8B8CV1)



#### Table 14-15. TSCR2 Field Descriptions

| Field        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7<br>TOI     | Timer Overflow Interrupt Enable         0 Interrupt inhibited.         1 Hardware interrupt requested when TOF flag set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3<br>TCRE    | <ul> <li>Timer Counter Reset Enable — This bit allows the timer counter to be reset by a successful output compare 7 event. This mode of operation is similar to an up-counting modulus counter.</li> <li>0 Counter reset inhibited and counter free runs.</li> <li>1 Counter reset by a successful output compare 7.</li> <li>Note: If TC7 = 0x0000 and TCRE = 1, TCNT will stay at 0x0000 continuously. If TC7 = 0xFFFF and TCRE = 1, TOF will never be set when TCNT is reset from 0xFFFF to 0x0000.</li> <li>Note: TCRE=1 and TC7!=0, the TCNT cycle period will be TC7 x "prescaler counter width" + "1 Bus Clock", for a more detail explanation please refer to Section 14.4.3, "Output Compare</li> </ul> |
| 2<br>PR[2:0] | <b>Timer Prescaler Select</b> — These three bits select the frequency of the timer prescaler clock derived from the Bus Clock as shown in Table 14-16.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| PR2 | PR1 | PR0 | Timer Clock     |
|-----|-----|-----|-----------------|
| 0   | 0   | 0   | Bus Clock / 1   |
| 0   | 0   | 1   | Bus Clock / 2   |
| 0   | 1   | 0   | Bus Clock / 4   |
| 0   | 1   | 1   | Bus Clock / 8   |
| 1   | 0   | 0   | Bus Clock / 16  |
| 1   | 0   | 1   | Bus Clock / 32  |
| 1   | 1   | 0   | Bus Clock / 64  |
| 1   | 1   | 1   | Bus Clock / 128 |

Table 14-16. Timer Clock Selection

#### NOTE

The newly selected prescale factor will not take effect until the next synchronized edge where all prescale counter stages equal zero.

# 14.3.2.12 Main Timer Interrupt Flag 1 (TFLG1)

Module Base + 0x000E



#### Read: Anytime

MC9S12KT256 Data Sheet, Rev. 1.16



Chapter 16 Background Debug Module (BDMV4) Block Description

# 16.3.2.1 BDM Status Register (BDMSTS)

0xFF01



#### Note:

- <sup>1</sup> ENBDM is read as "1" by a debugging environment in Special single-chip mode when the device is not secured or secured but fully erased (Flash and EEPROM). This is because the ENBDM bit is set by the standard firmware before a BDM command can be fully transmitted and executed.
- <sup>2</sup> UNSEC is read as "1" by a debugging environment in Special single-chip mode when the device is secured and fully erased, else it is "0" and can only be read if not secure (see also bit description).

Read: All modes through BDM operation

Write: All modes but subject to the following:

- BDMACT can only be set by BDM hardware upon entry into BDM. It can only be cleared by the standard BDM firmware lookup table upon exit from BDM active mode.
- CLKSW can only be written via BDM hardware or standard BDM firmware write commands.
- All other bits, while writable via BDM hardware or standard BDM firmware write commands, should only be altered by the BDM hardware or standard firmware lookup table as part of BDM command execution.
- ENBDM should only be set via a BDM hardware command if the BDM firmware commands are needed. (This does not apply in special single-chip mode).



Chapter 16 Background Debug Module (BDMV4) Block Description

# 16.4.8 Hardware Handshake Abort Procedure

The abort procedure is based on the SYNC command. In order to abort a command, which had not issued the corresponding ACK pulse, the host controller should generate a low pulse in the BKGD pin by driving it low for at least 128 serial clock cycles and then driving it high for one serial clock cycle, providing a speedup pulse. By detecting this long low pulse in the BKGD pin, the target executes the SYNC protocol, see Section 16.4.9, "SYNC — Request Timed Reference Pulse," and assumes that the pending command and therefore the related ACK pulse, are being aborted. Therefore, after the SYNC protocol has been completed the host is free to issue new BDM commands.

Although it is not recommended, the host could abort a pending BDM command by issuing a low pulse in the BKGD pin shorter than 128 serial clock cycles, which will not be interpreted as the SYNC command. The ACK is actually aborted when a falling edge is perceived by the target in the BKGD pin. The short abort pulse should have at least 4 clock cycles keeping the BKGD pin low, in order to allow the falling edge to be detected by the target. In this case, the target will not execute the SYNC protocol but the pending command will be aborted along with the ACK pulse. The potential problem with this abort procedure is when there is a conflict between the ACK pulse and the short abort pulse. In this case, the target may not perceive the abort pulse. The worst case is when the pending command is a read command (i.e., READ\_BYTE). If the abort pulse is not perceived by the target the host to retrieve the accessed memory byte. In this case, host and target will run out of synchronism. However, if the command to be aborted is not a read command the short abort pulse could be used. After a command is aborted the target assumes the next falling edge, after the abort pulse, is the first bit of a new BDM command.

#### NOTE

The details about the short abort pulse are being provided only as a reference for the reader to better understand the BDM internal behavior. It is not recommended that this procedure be used in a real application.

Because the host knows the target serial clock frequency, the SYNC command (used to abort a command) does not need to consider the lower possible target frequency. In this case, the host could issue a SYNC very close to the 128 serial clock cycles length. Providing a small overhead on the pulse length in order to assure the SYNC pulse will not be misinterpreted by the target. See Section 16.4.9, "SYNC — Request Timed Reference Pulse."

Figure 16-12 shows a SYNC command being issued after a READ\_BYTE, which aborts the READ\_BYTE command. Note that, after the command is aborted a new command could be issued by the host computer.

# NOTE

Figure 16-12 does not represent the signals in a true timing scale



#### Chapter 16 Background Debug Module (BDMV4) Block Description

If an interrupt is pending when a TRACE1 command is issued, the interrupt stacking operation occurs but no user instruction is executed. Upon return to standard BDM firmware execution, the program counter points to the first instruction in the interrupt service routine.

# 16.4.11 Instruction Tagging

The instruction queue and cycle-by-cycle CPU activity are reconstructible in real time or from trace history that is captured by a logic analyzer. However, the reconstructed queue cannot be used to stop the CPU at a specific instruction. This is because execution already has begun by the time an operation is visible outside the system. A separate instruction tagging mechanism is provided for this purpose.

The tag follows program information as it advances through the instruction queue. When a tagged instruction reaches the head of the queue, the CPU enters active BDM rather than executing the instruction.

#### NOTE

Tagging is disabled when BDM becomes active and BDM serial commands are not processed while tagging is active.

Executing the BDM TAGGO command configures two system pins for tagging. The TAGLO signal shares a pin with the LSTRB signal, and the TAGHI signal shares a pin with the BKGD signal.

Table 16-7 shows the functions of the two tagging pins. The pins operate independently, that is the state of one pin does not affect the function of the other. The presence of logic level 0 on either pin at the fall of the external clock (ECLK) performs the indicated function. High tagging is allowed in all modes. Low tagging is allowed only when low strobe is enabled (LSTRB is allowed only in wide expanded modes and emulation expanded narrow mode).

| TAGHI | TAGLO | Tag        |
|-------|-------|------------|
| 1     | 1     | No tag     |
| 1     | 0     | Low byte   |
| 0 1   |       | High byte  |
| 0     | 0     | Both bytes |

Table 16-7. Tag Pin Function

# 16.4.12 Serial Communication Time-Out

The host initiates a host-to-target serial transmission by generating a falling edge on the BKGD pin. If BKGD is kept low for more than 128 target clock cycles, the target understands that a SYNC command was issued. In this case, the target will keep waiting for a rising edge on BKGD in order to answer the SYNC request pulse. If the rising edge is not detected, the target will keep waiting forever without any time-out limit.

Consider now the case where the host returns BKGD to logic one before 128 cycles. This is interpreted as a valid bit transmission, and not as a SYNC request. The target will keep waiting for another falling edge marking the start of a new bit. If, however, a new falling edge is not detected by the target within 512 clock cycles since the last falling edge, a time-out occurs and the current command is discarded without affecting memory or the operating mode of the MCU. This is referred to as a soft-reset.



Chapter 17 Debug Module (DBGV1) Block Description



NOTES:

1. In BKP and DBG mode, PAGSEL selects the type of paging as shown in Table 17-11.

2. Current HCS12 implementations are limited to six PPAGE bits, PIX[5:0]. Therefore, EXTCMP[5:4] = 00.

#### Figure 17-10. Comparator C Extended Comparison in BKP/DBG Mode

## 17.3.2.6 Debug Comparator C Register (DBGCC)

Module Base + 0x0026

Starting address location affected by INITRG register setting.

|       | 15     | 14     | 13     | 12     | 11     | 10     | 9     | 8     |
|-------|--------|--------|--------|--------|--------|--------|-------|-------|
| R     | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 |
| W     |        |        |        |        |        |        |       |       |
| Reset | 0      | 0      | 0      | 0      | 0      | 0      | 0     | 0     |

= Unimplemented or Reserved



Module Base + 0x0027

Starting address location affected by INITRG register setting.



#### Figure 17-12. Debug Comparator C Register Low (DBGCCL)



#### Table 19-7. MODE Field Descriptions

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7:5<br>MOD[C:A] | <ul> <li>Mode Select Bits — These bits indicate the current operating mode.</li> <li>If MODA = 1, then MODC, MODB, and MODA are write never.</li> <li>If MODC = MODA = 0, then MODC, MODB, and MODA are writable with the exception that you cannot change to or from special peripheral mode.</li> <li>If MODC = 1, MODB = 0, and MODA = 0, then MODC is write never. MODB and MODA are write once, except that you cannot change to special peripheral mode. From normal single-chip, only normal expanded narrow and normal expanded wide modes are available.</li> <li>See Table 19-8 and Table 19-16.</li> </ul> |  |  |  |  |
| 3<br>IVIS       | <ul> <li>Internal Visibility (for both read and write accesses) — This bit determines whether internal accesses generate a bus cycle that is visible on the external bus.</li> <li>Normal: write once</li> <li>Emulation: write never</li> <li>Special: write anytime</li> <li>0 No visibility of internal bus operations on external bus.</li> <li>1 Internal bus operations are visible on external bus.</li> </ul>                                                                                                                                                                                                 |  |  |  |  |
| 1<br>EMK        | Emulate Port K<br>Normal: write once<br>Emulation: write never<br>Special: write anytime<br>0 PORTK and DDRK are in the memory map so port K can be used for general-purpose I/O.<br>1 If in any expanded mode, PORTK and DDRK are removed from the memory map.<br>In single-chip modes, PORTK and DDRK are always in the map regardless of the state of this bit.<br>In special peripheral mode, PORTK and DDRK are never in the map regardless of the state of this bit.                                                                                                                                            |  |  |  |  |
| 0<br>EME        | <ul> <li>Emulate Port E</li> <li>Normal and Emulation: write never</li> <li>Special: write anytime</li> <li>PORTE and DDRE are in the memory map so port E can be used for general-purpose I/O.</li> <li>1 If in any expanded mode or special peripheral mode, PORTE and DDRE are removed from the memory map.<br/>Removing the registers from the map allows the user to emulate the function of these registers externally.</li> <li>In single-chip modes, PORTE and DDRE are always in the map regardless of the state of this bit.</li> </ul>                                                                     |  |  |  |  |



**Appendix A Electrical Characteristics** 

# A.6 NVM, Flash and EEPROM

## NOTE

Unless otherwise noted the abbreviation NVM (Non Volatile Memory) is used for both Flash and EEPROM.

# A.6.1 NVM Timing

The time base for all NVM program or erase operations is derived from the oscillator. A minimum oscillator frequency  $f_{NVMOSC}$  is required for performing program or erase operations. The NVM modules do not have any means to monitor the frequency and will not prevent program or erase operation at frequencies above or below the specified minimum. Attempting to program or erase the NVM modules at a lower frequency a full program or erase transition is not assured.

The Flash and EEPROM program and erase operations are timed using a clock derived from the oscillator using the FCLKDIV and ECLKDIV registers respectively. The frequency of this clock must be set within the limits specified as  $f_{NVMOP}$ .

The minimum program and erase times shown in Table A-16 are calculated for maximum  $f_{NVMOP}$  and maximum  $f_{bus}$ . The maximum times are calculated for minimum  $f_{NVMOP}$  and a  $f_{bus}$  of 2MHz.

# A.6.1.1 Single Word Programming

The programming time for single word programming is dependant on the bus frequency as a well as on the frequency  $f_{NVMOP}$  and can be calculated according to the following formula.

$$t_{swpgm} = 9 \cdot \frac{1}{f_{NVMOP}} + 25 \cdot \frac{1}{f_{bus}}$$

# A.6.1.2 Row Programming

Flash programming where up to 64 words in a row can be programmed consecutively by keeping the command pipeline filled. The time to program a consecutive word can be calculated as:

$$t_{bwpgm} = 4 \cdot \frac{1}{f_{NVMOP}} + 9 \cdot \frac{1}{f_{bus}}$$

The time to program a whole row is:

$$t_{brpgm} = t_{swpgm} + 63 \cdot t_{bwpgm}$$

Row programming is more than 2 times faster than single word programming.



| Conditions are shown in Table A-4 unless otherwise noted, $C_{LOAD} = 50 pF$ |   |                                                                                              |                   |     |     |      |      |
|------------------------------------------------------------------------------|---|----------------------------------------------------------------------------------------------|-------------------|-----|-----|------|------|
| Num                                                                          | С | Rating                                                                                       | Symbol            | Min | Тур | Max  | Unit |
| 1                                                                            | Р | Frequency of operation (E-clock)                                                             | f <sub>o</sub>    | 0   | _   | 25.0 | MHz  |
| 2                                                                            | Р | Cycle time                                                                                   | t <sub>cyc</sub>  | 40  | _   | _    | ns   |
| 3                                                                            | D | Pulse width, E low                                                                           | PW <sub>EL</sub>  | 17  | _   | _    | ns   |
| 4                                                                            | D | Pulse width, E high <sup>1</sup>                                                             | PW <sub>EH</sub>  | 17  | —   | —    | ns   |
| 5                                                                            | D | Address delay time                                                                           | t <sub>AD</sub>   | —   | —   | 8    | ns   |
| 6                                                                            | D | Address valid time to E rise (PW <sub>EL</sub> -t <sub>AD</sub> )                            | t <sub>AV</sub>   | 11  | —   | _    | ns   |
| 7                                                                            | D | Muxed address hold time                                                                      | t <sub>MAH</sub>  | 2   | —   | _    | ns   |
| 8                                                                            | D | Address hold to data valid                                                                   | t <sub>AHDS</sub> | 7   | —   | _    | ns   |
| 9                                                                            | D | Data hold to address                                                                         | t <sub>DHA</sub>  | 2   | —   | _    | ns   |
| 10                                                                           | D | Read data setup time                                                                         | t <sub>DSR</sub>  | 13  | —   | —    | ns   |
| 11                                                                           | D | Read data hold time                                                                          | t <sub>DHR</sub>  | 0   | —   | _    | ns   |
| 12                                                                           | D | Write data delay time                                                                        | t <sub>DDW</sub>  | —   | —   | 7    | ns   |
| 13                                                                           | D | Write data hold time                                                                         | t <sub>DHW</sub>  | 2   | —   | —    | ns   |
| 14                                                                           | D | Write data setup time <sup>1</sup> (PW <sub>EH</sub> -t <sub>DDW</sub> )                     | t <sub>DSW</sub>  | 10  | _   | _    | ns   |
| 15                                                                           | D | Address access time <sup>1</sup> (t <sub>cyc</sub> –t <sub>AD</sub> –t <sub>DSR</sub> )      | t <sub>ACCA</sub> | 19  | _   | _    | ns   |
| 16                                                                           | D | E high access time <sup>1</sup> (PW <sub>EH</sub> -t <sub>DSR</sub> )                        | t <sub>ACCE</sub> | 4   | _   | _    | ns   |
| 17                                                                           | D | Non-multiplexed address delay time                                                           | t <sub>NAD</sub>  | _   | _   | 7    | ns   |
| 18                                                                           | D | Non-muxed address valid to E rise (PW <sub>EL</sub> -t <sub>NAD</sub> )                      | t <sub>NAV</sub>  | 10  | _   | _    | ns   |
| 19                                                                           | D | Non-multiplexed address hold time                                                            | t <sub>NAH</sub>  | 2   | _   | _    | ns   |
| 20                                                                           | D | Chip select delay time                                                                       | t <sub>CSD</sub>  | _   | _   | 16   | ns   |
| 21                                                                           | D | Chip select access time <sup>1</sup> (t <sub>cyc</sub> -t <sub>CSD</sub> -t <sub>DSR</sub> ) | t <sub>ACCS</sub> | 11  | _   | _    | ns   |
| 22                                                                           | D | Chip select hold time                                                                        | t <sub>CSH</sub>  | 2   | _   | _    | ns   |
| 23                                                                           | D | Chip select negated time                                                                     | t <sub>CSN</sub>  | 8   | _   | _    | ns   |
| 24                                                                           | D | Read/write delay time                                                                        | t <sub>RWD</sub>  | _   | _   | 7    | ns   |
| 25                                                                           | D | Read/write valid time to E rise (PW <sub>EL</sub> -t <sub>RWD</sub> )                        | t <sub>RWV</sub>  | 10  | —   | —    | ns   |
| 26                                                                           | D | Read/write hold time                                                                         | t <sub>RWH</sub>  | 2   | —   | —    | ns   |
| 27                                                                           | D | Low strobe delay time                                                                        | t <sub>LSD</sub>  | —   | —   | 7    | ns   |
| 28                                                                           | D | Low strobe valid time to E rise (PW <sub>EL</sub> -t <sub>LSD</sub> )                        | t <sub>LSV</sub>  | 10  | _   | _    | ns   |
| 29                                                                           | D | Low strobe hold time                                                                         | t <sub>LSH</sub>  | 2   | —   | —    | ns   |
| 30                                                                           | D | NOACC strobe delay time                                                                      | t <sub>NOD</sub>  | _   | _   | 7    | ns   |
| 31                                                                           | D | NOACC valid time to E rise (PW <sub>EL</sub> -t <sub>LSD</sub> )                             | t <sub>NOV</sub>  | 10  | _   | _    | ns   |
| 32                                                                           | D | NOACC hold time                                                                              | t <sub>NOH</sub>  | 2   | —   | —    | ns   |
| 33                                                                           | D | PIPO0 delay time                                                                             | t <sub>P0D</sub>  | 2   | _   | 7    | ns   |
| 34                                                                           | D | PIPO0 valid time to E rise (PW <sub>EL</sub> -t <sub>P0D</sub> )                             | t <sub>P0V</sub>  | 10  | —   |      | ns   |
| 35                                                                           | D | PIPO1 delay time <sup>1</sup> (PW <sub>EH</sub> -t <sub>P1V</sub> )                          | t <sub>P1D</sub>  | 2   | —   | 7    | ns   |
| 36                                                                           | D | PIPO1 valid time to E fall                                                                   | t <sub>P1V</sub>  | 10  | —   | —    | ns   |

| Table A-24. | Expanded | Bus | Timing | Characteristics |
|-------------|----------|-----|--------|-----------------|
|-------------|----------|-----|--------|-----------------|

<sup>1</sup> Affected by clock stretch: add N x  $t_{cyc}$  where N=0,1,2 or 3, depending on the number of clock stretches.



**Appendix C Package Information** 

# C.2 80-Pin QFP Package



Figure C-2. 80-Pin QFP Mechanical Dimensions (Case no. 841B)

MC9S12KT256 Data Sheet, Rev. 1.16