



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 48MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                       |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                  |
| Number of I/O              | 39                                                                    |
| Program Memory Size        | 16KB (16K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 4K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V                                                             |
| Data Converters            | A/D 13x12b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-LQFP                                                               |
| Supplier Device Package    | -                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f031c4t6 |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **3.8** Direct memory access controller (DMA)

The 5-channel general-purpose DMAs manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers.

The DMA supports circular buffer management, removing the need for user code intervention when the controller reaches the end of the buffer.

Each channel is connected to dedicated hardware DMA requests, with support for software trigger on each channel. Configuration is made by software and transfer sizes between source and destination are independent.

DMA can be used with the main peripherals: SPIx, I2Sx, I2Cx, USARTx, all TIMx timers (except TIM14) and ADC.

## 3.9 Interrupts and events

#### 3.9.1 Nested vectored interrupt controller (NVIC)

The STM32F0xx family embeds a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels (not including the 16 interrupt lines of Cortex<sup>®</sup>-M0) and 4 priority levels.

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Closely coupled NVIC core interface
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail-chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

This hardware block provides flexible interrupt management features with minimal interrupt latency.

## 3.9.2 Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 24 edge detector lines used to generate interrupt/event requests and wake-up the system. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the internal clock period. Up to 39 GPIOs can be connected to the 16 external interrupt lines.

# 3.10 Analog-to-digital converter (ADC)

The 12-bit analog-to-digital converter has up to 16 external and 3 internal (temperature sensor, voltage reference, VBAT voltage measurement) channels and performs conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADC can be served by the DMA controller.



DocID025743 Rev 5

# 3.11 Timers and watchdogs

The STM32F031x4/x6 devices include up to five general-purpose timers and an advanced control timer.

Table 5 compares the features of the different timers.

| Timer<br>type    | Timer          | Counter resolution | Counter<br>type      | Prescaler<br>factor        | DMA<br>request<br>generation | Capture/compare<br>channels | Complementary<br>outputs |  |
|------------------|----------------|--------------------|----------------------|----------------------------|------------------------------|-----------------------------|--------------------------|--|
| Advanced control | TIM1           | 16-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | 3                        |  |
|                  | TIM2           | 32-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | -                        |  |
| General          | TIM3           | 16-bit             | Up, down,<br>up/down | integer from<br>1 to 65536 | Yes                          | 4                           | -                        |  |
| purpose          | TIM14          | 16-bit             | Up                   | integer from<br>1 to 65536 | No                           | 1                           | -                        |  |
|                  | TIM16<br>TIM17 | 16-bit             | Up                   | integer from<br>1 to 65536 | Yes                          | 1                           | 1                        |  |

Table 5. Timer feature comparison

## 3.11.1 Advanced-control timer (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- input capture
- output compare
- PWM generation (edge or center-aligned modes)
- one-pulse mode output

If configured as a standard 16-bit timer, it has the same features as the TIMx timer. If configured as the 16-bit PWM generator, it has full modulation capability (0-100%).

The counter can be frozen in debug mode.

Many features are shared with those of the standard timers which have the same architecture. The advanced control timer can therefore work together with the other timers via the Timer Link feature for synchronization or event chaining.

## 3.11.2 General-purpose timers (TIM2, 3, 14, 16, 17)

There are five synchronizable general-purpose timers embedded in the STM32F031x4/x6 devices (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or as simple time base.



|        | I      | Pin nu   | umbe     | r       |         |                                      |          |               |       | Pin fund                                                                                  | ctions                  |
|--------|--------|----------|----------|---------|---------|--------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------|-------------------------|
| LQFP48 | LQFP32 | UFQFPN32 | UFQFPN28 | WLCSP25 | TSSOP20 | Pin name<br>(function upon<br>reset) | Pin type | I/O structure | Notes | Alternate functions                                                                       | Additional<br>functions |
| 17     | 13     | 13       | 13       | E4      | 13      | PA7                                  | I/O      | TTa           | -     | SPI1_MOSI,<br>I2S1_SD,<br>TIM3_CH2,<br>TIM14_CH1,<br>TIM1_CH1N,<br>TIM17_CH1,<br>EVENTOUT | ADC_IN7                 |
| 18     | 14     | 14       | 14       | E3      | -       | PB0                                  | I/O      | TTa           | -     | TIM3_CH3,<br>TIM1_CH2N,<br>EVENTOUT                                                       | ADC_IN8                 |
| 19     | 15     | 15       | 15       | E2      | 14      | PB1                                  | I/O      | TTa           | -     | TIM3_CH4,<br>TIM14_CH1,<br>TIM1_CH3N                                                      | ADC_IN9                 |
| 20     | -      | 16       | -        | -       | -       | PB2                                  | I/O      | FT            | (4)   | -                                                                                         | -                       |
| 21     | -      | -        | -        | -       | -       | PB10                                 | I/O      | FTf           | -     | TIM2_CH3,<br>I2C1_SCL                                                                     | -                       |
| 22     | -      | -        | -        | -       | -       | PB11                                 | I/O      | FTf           | -     | TIM2_CH4,<br>EVENTOUT,<br>I2C1_SDA                                                        | -                       |
| 23     | 16     | 0        | 16       | E1      | 15      | VSS                                  | S        | -             | -     | Grou                                                                                      | nd                      |
| 24     | 17     | 17       | 17       | D1      | 16      | VDD                                  | S        | -             | -     | Digital powe                                                                              | er supply               |
| 25     | -      | -        | -        | -       | -       | PB12                                 | I/O      | FT            | -     | TIM1_BKIN,<br>EVENTOUT,<br>SPI1_NSS                                                       | -                       |
| 26     | -      | -        | -        | -       | -       | PB13                                 | I/O      | FT            | -     | TIM1_CH1N,<br>SPI1_SCK                                                                    | -                       |
| 27     | -      | -        | -        | -       | -       | PB14                                 | I/O      | FT            | -     | TIM1_CH2N,<br>SPI1_MISO                                                                   | -                       |
| 28     | -      | -        | -        | -       | -       | PB15                                 | I/O      | FT            | -     | TIM1_CH3N,<br>SPI1_MOSI                                                                   | RTC_REFIN               |
| 29     | 18     | 18       | 18       | D2      | -       | PA8                                  | I/O      | FT            | -     | USART1_CK,<br>TIM1_CH1,<br>EVENTOUT,<br>MCO                                               | -                       |

Table 11. Pin definitions (continued)



# 6.1.7 Current consumption measurement



#### Figure 13. Current consumption measurement scheme



# 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 15: Voltage characteristics*, *Table 16: Current characteristics* and *Table 17: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                             | Ratings                                               | Min                               | Max                                     | Unit |
|------------------------------------|-------------------------------------------------------|-----------------------------------|-----------------------------------------|------|
| V <sub>DD</sub> -V <sub>SS</sub>   | External main supply voltage                          | - 0.3                             | 4.0                                     | V    |
| $V_{DDA} - V_{SS}$                 | External analog supply voltage                        | - 0.3                             | 4.0                                     | V    |
| V <sub>DD</sub> -V <sub>DDA</sub>  | Allowed voltage difference for $V_{DD} > V_{DDA}$     | -                                 | 0.4                                     | V    |
| V <sub>BAT</sub> –V <sub>SS</sub>  | External backup supply voltage                        | - 0.3                             | 4.0                                     | V    |
|                                    | Input voltage on FT and FTf pins                      | V <sub>SS</sub> - 0.3             | V <sub>DDIOx</sub> + 4.0 <sup>(3)</sup> | V    |
| V <sub>IN</sub> <sup>(2)</sup>     | Input voltage on TTa pins                             | V <sub>SS</sub> - 0.3             | 4.0                                     | V    |
| VIN Ý                              | BOOT0                                                 | 0                                 | 9.0                                     | V    |
|                                    | Input voltage on any other pin                        | V <sub>SS</sub> - 0.3             | 4.0                                     | V    |
| ΔV <sub>DDx</sub>                  | Variations between different $V_{DD}$ power pins      | -                                 | 50                                      | mV   |
| V <sub>SSx</sub> - V <sub>SS</sub> | Variations between all the different ground pins      | -                                 | 50                                      | mV   |
| V <sub>ESD(HBM)</sub>              | Electrostatic discharge voltage<br>(human body model) | see Section 6.3 sensitivity chara |                                         | -    |

| Table 15. | Voltage | characteristics <sup>(1)</sup> |
|-----------|---------|--------------------------------|
|-----------|---------|--------------------------------|

1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 16: Current characteristics* for the maximum allowed injected current values.

3. Valid only if the internal pull-up/pull-down resistors are disabled. If internal pull-up or pull-down resistor is enabled, the maximum limit is 4 V.



| Tabl                                | Table 21. Frogrammable voltage detector characteristics (continued) |              |      |      |                     |      |  |  |  |
|-------------------------------------|---------------------------------------------------------------------|--------------|------|------|---------------------|------|--|--|--|
| Symbol                              | Parameter                                                           | Conditions   | Min  | Тур  | Max                 | Unit |  |  |  |
| V                                   | PVD threshold 6                                                     | Rising edge  | 2.66 | 2.78 | 2.9                 | V    |  |  |  |
| V <sub>PVD6</sub>                   |                                                                     | Falling edge | 2.56 | 2.68 | 2.8                 | V    |  |  |  |
| M                                   | PVD threshold 7                                                     | Rising edge  | 2.76 | 2.88 | 3                   | V    |  |  |  |
| V <sub>PVD7</sub>                   |                                                                     | Falling edge | 2.66 | 2.78 | 2.9                 | V    |  |  |  |
| V <sub>PVDhyst</sub> <sup>(1)</sup> | PVD hysteresis                                                      | -            | -    | 100  | -                   | mV   |  |  |  |
| I <sub>DD(PVD)</sub>                | PVD current consumption                                             | -            | -    | 0.15 | 0.26 <sup>(1)</sup> | μA   |  |  |  |

 Table 21. Programmable voltage detector characteristics (continued)

1. Guaranteed by design, not tested in production.

#### 6.3.4 Embedded reference voltage

The parameters given in *Table 22* are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 18: General operating conditions*.

|                        | · · · · · · · · · · · · · · · · · · ·                               |                                   |                      |      |                    |        |  |
|------------------------|---------------------------------------------------------------------|-----------------------------------|----------------------|------|--------------------|--------|--|
| Symbol                 | Parameter                                                           | Conditions                        | Min                  | Тур  | Max                | Unit   |  |
| V <sub>REFINT</sub>    | Internal reference voltage                                          | –40 °C < T <sub>A</sub> < +105 °C | 1.2                  | 1.23 | 1.25               | V      |  |
| t <sub>START</sub>     | ADC_IN17 buffer startup time                                        | -                                 | -                    | -    | 10 <sup>(1)</sup>  | μs     |  |
| t <sub>S_vrefint</sub> | ADC sampling time when<br>reading the internal<br>reference voltage | -                                 | 4 <sup>(1)</sup>     | -    | -                  | μs     |  |
| ΔV <sub>REFINT</sub>   | Internal reference voltage<br>spread over the<br>temperature range  | V <sub>DDA</sub> = 3 V            | -                    | -    | 10 <sup>(1)</sup>  | mV     |  |
| T <sub>Coeff</sub>     | Temperature coefficient                                             | -                                 | - 100 <sup>(1)</sup> | -    | 100 <sup>(1)</sup> | ppm/°C |  |

Table 22. Embedded internal reference voltage

1. Guaranteed by design, not tested in production.

## 6.3.5 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 13: Current consumption measurement scheme*.

All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.



| Sym-             | Doro                        |                     | Conditions                                              |                                                         | Тур   | @V <sub>DD</sub> (                               | V <sub>DD</sub> = V | ' <sub>DDA</sub> ) | -     |                           | Max <sup>(1)</sup>       | )                          |                    |     |                    |  |
|------------------|-----------------------------|---------------------|---------------------------------------------------------|---------------------------------------------------------|-------|--------------------------------------------------|---------------------|--------------------|-------|---------------------------|--------------------------|----------------------------|--------------------|-----|--------------------|--|
| bol              | Para-<br>meter              |                     |                                                         |                                                         | 2.4 V | 2.7 V                                            | 3.0 V               | 3.3 V              | 3.6 V | T <sub>A</sub> =<br>25 °C | T <sub>A</sub> =<br>85 ℃ | T <sub>A</sub> =<br>105 °C | Unit               |     |                    |  |
|                  | Supply current              |                     | gulator in run<br>de, all oscillators<br>F              | 15                                                      | 15.1  | 15.3                                             | 15.5                | 15.7               | 16    | 18 <sup>(2)</sup>         | 38                       | 55 <sup>(2)</sup>          |                    |     |                    |  |
| I <sub>DD</sub>  | in Stop<br>mode             | pov                 | gulator in low-<br>wer mode, all<br>cillators OFF       | 3.2                                                     | 3.3   | 3.4                                              | 3.5                 | 3.7                | 4     | 5.5 <sup>(2)</sup>        | 22                       | 41 <sup>(2)</sup>          |                    |     |                    |  |
|                  | Supply<br>current           | LSI<br>ON           | l ON and IWDG                                           | 0.8                                                     | 1.0   | 1.1                                              | 1.2                 | 1.4                | 1.5   | -                         | -                        | -                          |                    |     |                    |  |
|                  | in<br>Standby LS<br>mode Of |                     | I OFF and IWDG<br>F                                     | 0.7                                                     | 0.8   | 0.9                                              | 1.0                 | 1.1                | 1.3   | 2 <sup>(2)</sup>          | 2.5                      | 3 <sup>(2)</sup>           |                    |     |                    |  |
|                  | Supply                      |                     |                                                         | current Z                                               | NO    | Regulator in run<br>mode, all<br>oscillators OFF | 1.9                 | 2                  | 2.2   | 2.3                       | 2.5                      | 2.6                        | 3.5 <sup>(2)</sup> | 3.5 | 4.5 <sup>(2)</sup> |  |
|                  | in Stop<br>mode             | monitoring C        | Regulator in low-<br>power mode, all<br>oscillators OFF | 1.9                                                     | 2     | 2.2                                              | 2.3                 | 2.5                | 2.6   | 3.5 <sup>(2)</sup>        | 3.5                      | 4.5 <sup>(2)</sup>         | μA                 |     |                    |  |
|                  | Supply<br>current           | V <sub>DDA</sub> m  | LSI ON and<br>IWDG ON                                   | 2.3                                                     | 2.5   | 2.7                                              | 2.9                 | 3.1                | 3.3   | -                         | -                        | -                          |                    |     |                    |  |
|                  | in<br>Standby<br>mode       | -                   | LSI OFF and<br>IWDG OFF                                 | 1.8                                                     | 1.9   | 2                                                | 2.2                 | 2.3                | 2.5   | 3.5 <sup>(2)</sup>        | 3.5                      | 4.5 <sup>(2)</sup>         |                    |     |                    |  |
| I <sub>DDA</sub> | Supply current              | Ц                   | Regulator in run<br>mode, all<br>oscillators OFF        | 1.1                                                     | 1.2   | 1.2                                              | 1.2                 | 1.3                | 1.4   | -                         | -                        | -                          |                    |     |                    |  |
|                  | in Stop                     |                     | monitoring O                                            | Regulator in low-<br>power mode, all<br>oscillators OFF | 1.1   | 1.2                                              | 1.2                 | 1.2                | 1.3   | 1.4                       | -                        | -                          | -                  |     |                    |  |
|                  | Supply<br>current           | V <sub>DDA</sub> mc | LSI ON and<br>IWDG ON                                   | 1.5                                                     | 1.6   | 1.7                                              | 1.8                 | 1.9                | 2.0   | -                         | -                        | -                          |                    |     |                    |  |
|                  | in<br>Standby<br>mode       | >                   | LSI OFF and<br>IWDG OFF                                 | 1                                                       | 1.0   | 1.1                                              | 1.1                 | 1.2                | 1.2   | -                         | -                        | -                          |                    |     |                    |  |

| Table 25. Typical and maximum current consum | potion in Stop and Standby modes |
|----------------------------------------------|----------------------------------|
|                                              |                                  |

1. Data based on characterization results, not tested in production unless otherwise specified.

2. Data based on characterization results and tested in production (using one common test limit for sum of I<sub>DD</sub> and I<sub>DDA</sub>).



|                  |                                  |         | Typical ı               | run mode                 | Typical S               | leep mode                | unit |
|------------------|----------------------------------|---------|-------------------------|--------------------------|-------------------------|--------------------------|------|
| Symbol           | Parameter                        | fhclk   | Peripheral<br>s enabled | Peripheral<br>s disabled | Peripheral<br>s enabled | Peripheral<br>s disabled | -    |
|                  |                                  | 48MHz   | 20.2                    | 12.3                     | 11.1                    | 2.9                      |      |
|                  |                                  | 36 MHz  | 15.3                    | 9.5                      | 8.4                     | 2.4                      |      |
|                  |                                  | 32 MHz  | 13.6                    | 8.6                      | 7.5                     | 2.2                      |      |
|                  |                                  | 24 MHz  | 10.5                    | 6.7                      | 5.9                     | 1.8                      |      |
| 1                | Current<br>from V <sub>DD</sub>  | 16 MHz  | 7.2                     | 4.7                      | 4.1                     | 1.4                      | mA   |
| I <sub>DD</sub>  | supply                           | 8 MHz   | 3.8                     | 2.7                      | 2.3                     | 0.9                      | ШA   |
|                  |                                  | 4 MHz   | 2.4                     | 1.8                      | 1.7                     | 0.9                      |      |
|                  |                                  | 2 MHz   | 1.6                     | 1.3                      | 1.2                     | 0.8                      |      |
|                  |                                  | 1 MHz   | 1.2                     | 1.1                      | 1.0                     | 0.8                      |      |
|                  |                                  | 500 kHz | 1.0                     | 1.0                      | 0.9                     | 0.8                      |      |
|                  |                                  | 48MHz   |                         | 1                        | 55                      |                          |      |
|                  |                                  | 36 MHz  |                         | 1'                       | 17                      |                          |      |
|                  |                                  | 32 MHz  |                         | 1(                       | 05                      |                          |      |
|                  |                                  | 24 MHz  |                         | 8                        | 3                       |                          |      |
|                  | Current<br>from V <sub>DDA</sub> | 16 MHz  |                         | 6                        | 0                       |                          | uA   |
| I <sub>DDA</sub> | supply                           | 8 MHz   |                         | 2                        | .2                      |                          | uA   |
|                  |                                  | 4 MHz   |                         | 2                        | .2                      |                          |      |
|                  |                                  | 2 MHz   |                         | 2                        | .2                      |                          |      |
|                  |                                  | 1 MHz   |                         | 2                        | .2                      |                          |      |
|                  |                                  | 500 kHz |                         | 2                        | .2                      |                          |      |

# Table 27. Typical current consumption, code executing from Flash memory,running from HSE 8 MHz crystal

#### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 46: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt



#### **Electrical characteristics**

| Symbol          | Parameter   | Conditions <sup>(1)</sup>                                                             | I/O toggling<br>frequency (f <sub>SW</sub> ) | Тур   | Unit |
|-----------------|-------------|---------------------------------------------------------------------------------------|----------------------------------------------|-------|------|
|                 |             |                                                                                       | 4 MHz                                        | 0.07  |      |
|                 |             | V <sub>DDIOx</sub> = 3.3 V                                                            | 8 MHz                                        | 0.15  |      |
|                 |             | C =C <sub>INT</sub>                                                                   | 16 MHz                                       | 0.31  |      |
|                 |             |                                                                                       | 24 MHz                                       | 0.53  |      |
|                 |             |                                                                                       | 48 MHz                                       | 0.92  |      |
|                 |             | 4 MHz                                                                                 | 0.18                                         |       |      |
|                 |             | V <sub>DDIOx</sub> = 3.3 V                                                            | 8 MHz                                        | 0.37  |      |
|                 |             | C <sub>EXT</sub> = 0 pF                                                               | 16 MHz                                       | 0.76  |      |
|                 |             | $C = C_{INT} + C_{EXT} + C_S$                                                         | 24 MHz                                       | 1.39  |      |
|                 |             |                                                                                       | 48 MHz                                       | 2.188 |      |
|                 |             |                                                                                       | 4 MHz                                        | 0.32  |      |
|                 |             | $V_{DDIOx} = 3.3 V$<br>$C_{EXT} = 10 pF$<br>$C = C_{INT} + C_{EXT} + C_S$             | 8 MHz                                        | 0.64  | . mA |
|                 |             |                                                                                       | 16 MHz                                       | 1.25  |      |
|                 |             |                                                                                       | 24 MHz                                       | 2.23  |      |
| I <sub>SW</sub> | I/O current |                                                                                       | 48 MHz                                       | 4.442 |      |
| 'SW             | consumption |                                                                                       | 4 MHz                                        | 0.49  |      |
|                 |             | $V_{\text{DDIOx}} = 3.3 \text{ V}$                                                    | 8 MHz                                        | 0.94  |      |
|                 |             | $C_{EXT} = 22 \text{ pF}$<br>$C = C_{INT} + C_{EXT} + C_S$                            | 16 MHz                                       | 2.38  |      |
|                 |             |                                                                                       | 24 MHz                                       | 3.99  |      |
|                 |             |                                                                                       | 4 MHz                                        | 0.64  |      |
|                 |             | $V_{\text{DDIOx}} = 3.3 \text{ V}$                                                    | 8 MHz                                        | 1.25  |      |
|                 |             | $C_{EXT} = 33 \text{ pF}$<br>C = C <sub>INT</sub> + C <sub>EXT</sub> + C <sub>S</sub> | 16 MHz                                       | 3.24  |      |
|                 |             |                                                                                       | 24 MHz                                       | 5.02  |      |
|                 |             | V <sub>DDIOx</sub> = 3.3 V                                                            | 4 MHz                                        | 0.81  |      |
|                 |             | C <sub>EXT</sub> = 47 pF                                                              | 8 MHz                                        | 1.7   |      |
|                 |             | $C = C_{INT} + C_{EXT} + C_S$ $C = C_{int}$                                           | 16 MHz                                       | 3.67  |      |
|                 |             | V <sub>DDIOx</sub> = 2.4 V                                                            | 4 MHz                                        | 0.66  |      |
|                 |             | V <sub>DDIOx</sub> = 2.4 V<br>C <sub>EXT</sub> = 47 pF                                | 8 MHz                                        | 1.43  | -    |
|                 |             | $C = C_{INT} + C_{EXT} + C_S$                                                         | 16 MHz                                       | 2.45  |      |
|                 |             | $C = C_{int}$                                                                         | 24 MHz                                       | 4.97  | -    |

 Table 28. Switching output I/O current consumption

1. C<sub>S</sub> = 7 pF (estimated value).



## Low-speed internal (LSI) RC oscillator

| Table 37. | LSI | oscillator | characteristics <sup>(1)</sup> |
|-----------|-----|------------|--------------------------------|
|-----------|-----|------------|--------------------------------|

| Symbol                               | Parameter                        | Min | Тур  | Max | Unit |
|--------------------------------------|----------------------------------|-----|------|-----|------|
| f <sub>LSI</sub>                     | Frequency                        | 30  | 40   | 50  | kHz  |
| t <sub>su(LSI)</sub> <sup>(2)</sup>  | LSI oscillator startup time      | -   | -    | 85  | μs   |
| I <sub>DDA(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | -   | 0.75 | 1.2 | μA   |

1. V<sub>DDA</sub> = 3.3 V, T<sub>A</sub> = –40 to 105  $^\circ\text{C}$  unless otherwise specified.

2. Guaranteed by design, not tested in production.

## 6.3.9 PLL characteristics

The parameters given in *Table 38* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 18: General operating conditions*.

| Symbol                | Parameter                      |                   | Value |                    | Unit |  |
|-----------------------|--------------------------------|-------------------|-------|--------------------|------|--|
| Symbol                | Falameter                      | Min               | Тур   | Unit               |      |  |
| f                     | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup>  | 8.0   | 24 <sup>(2)</sup>  | MHz  |  |
| f <sub>PLL_IN</sub>   | PLL input clock duty cycle     | 40 <sup>(2)</sup> | -     | 60 <sup>(2)</sup>  | %    |  |
| f <sub>PLL_OUT</sub>  | PLL multiplier output clock    | 16 <sup>(2)</sup> | -     | 48                 | MHz  |  |
| t <sub>LOCK</sub>     | PLL lock time                  | -                 | -     | 200 <sup>(2)</sup> | μs   |  |
| Jitter <sub>PLL</sub> | Cycle-to-cycle jitter          | -                 | _     | 300 <sup>(2)</sup> | ps   |  |

Table 38. PLL characteristics

1. Take care to use the appropriate multiplier factors to obtain PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>.

2. Guaranteed by design, not tested in production.

## 6.3.10 Memory characteristics

#### **Flash memory**

The characteristics are given at  $T_A = -40$  to 105 °C unless otherwise specified.

| Table 39. Flash memory characterist | cs |
|-------------------------------------|----|
|-------------------------------------|----|

| Symbol             | Parameter               | Conditions                       | Min | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|----------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | T <sub>A</sub> = - 40 to +105 °C | 40  | 53.5 | 60                 | μs   |
| t <sub>ERASE</sub> | Page (1 KB) erase time  | T <sub>A</sub> = - 40 to +105 °C | 20  | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | T <sub>A</sub> = - 40 to +105 °C | 20  | -    | 40                 | ms   |
|                    | Supply ourrant          | Write mode                       | -   | -    | 10                 | mA   |
| IDD                | Supply current          | Erase mode                       | -   | -    | 12                 | mA   |

1. Guaranteed by design, not tested in production.



| Symbol           | Parameter      | Conditions                                         | Min <sup>(1)</sup> | Unit   |  |  |
|------------------|----------------|----------------------------------------------------|--------------------|--------|--|--|
| N <sub>END</sub> | Endurance      | T <sub>A</sub> = -40 to +105 °C                    | 10                 | kcycle |  |  |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C  | 30                 |        |  |  |
| t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C | 10                 | Year   |  |  |
|                  |                | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C | 20                 |        |  |  |

Table 40. Flash memory endurance and data retention

1. Data based on characterization results, not tested in production.

2. Cycling performed over the whole temperature range.

## 6.3.11 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

#### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- Electrostatic discharge (ESD) (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- **FTB**: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 41*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                         | Conditions                                                                                                      | Level/<br>Class |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                    | $V_{DD}$ = 3.3 V, LQFP48, $T_A$ = +25 °C,<br>f <sub>HCLK</sub> = 48 MHz,<br>conforming to IEC 61000-4-2         | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on $V_{DD}$ and $V_{SS}$ pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP48, T <sub>A</sub> = +25°C,<br>f <sub>HCLK</sub> = 48 MHz,<br>conforming to IEC 61000-4-4 | 4B              |

#### Table 41. EMS characteristics

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.



| Quarter          | Description                                    | Functional susceptibility |                    | Unit |  |
|------------------|------------------------------------------------|---------------------------|--------------------|------|--|
| Symbol           | Description                                    | Negative injection        | Positive injection | onit |  |
|                  | Injected current on BOOT0                      | -0                        | NA                 |      |  |
| I <sub>INJ</sub> | Injected current on all FT and FTf pins        | -5                        | NA                 | mA   |  |
|                  | Injected current on all TTa, TC and RESET pins | -5                        | +5                 |      |  |

#### Table 45. I/O current injection susceptibility

## 6.3.14 I/O port characteristics

#### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 46* are derived from tests performed under the conditions summarized in *Table 18: General operating conditions*. All I/Os are designed as CMOS- and TTL-compliant (except BOOT0).

| Symbol                                     | Parameter                               | Conditions                                                                                          | Min                                            | Тур                                        | Max                                          | Unit |  |
|--------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------|--------------------------------------------|----------------------------------------------|------|--|
|                                            |                                         | TC and TTa I/O                                                                                      | -                                              | -                                          | 0.3 V <sub>DDIOx</sub> +0.07 <sup>(1)</sup>  |      |  |
| V <sub>IL</sub> Low level input<br>voltage | Low level input                         | FT and FTf I/O                                                                                      | -                                              | -                                          | 0.475 V <sub>DDIOx</sub> -0.2 <sup>(1)</sup> |      |  |
|                                            | BOOT0                                   | -                                                                                                   | -                                              | 0.3 V <sub>DDIOx</sub> -0.3 <sup>(1)</sup> | V                                            |      |  |
|                                            |                                         | All I/Os except<br>BOOT0 pin                                                                        | -                                              | -                                          | 0.3 V <sub>DDIOx</sub>                       |      |  |
|                                            |                                         | TC and TTa I/O                                                                                      | 0.445 V <sub>DDIOx</sub> +0.398 <sup>(1)</sup> | -                                          | -                                            |      |  |
|                                            | High level input                        | FT and FTf I/O                                                                                      | 0.5 V <sub>DDIOx</sub> +0.2 <sup>(1)</sup>     | -                                          | -                                            |      |  |
| V <sub>IH</sub> voltage                    | •                                       | BOOT0                                                                                               | 0.2 V <sub>DDIOx</sub> +0.95 <sup>(1)</sup>    | -                                          | -                                            | V    |  |
|                                            |                                         | All I/Os except<br>BOOT0 pin                                                                        | 0.7 V <sub>DDIOx</sub>                         | -                                          | -                                            |      |  |
|                                            |                                         | TC and TTa I/O                                                                                      | -                                              | 200 <sup>(1)</sup>                         | -                                            |      |  |
| V <sub>hys</sub>                           | Schmitt trigger<br>hysteresis           | FT and FTf I/O                                                                                      | -                                              | 100 <sup>(1)</sup>                         | -                                            | mV   |  |
|                                            |                                         | BOOT0                                                                                               | -                                              | 300 <sup>(1)</sup>                         | -                                            |      |  |
|                                            |                                         | TC, FT and FTf I/O<br>TTa in digital mode<br>V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>DDIOx</sub> | -                                              | -                                          | ± 0.1                                        |      |  |
| l <sub>lkg</sub>                           | Input leakage<br>current <sup>(2)</sup> | TTa in digital mode<br>V <sub>DDIOx</sub> ≤ V <sub>IN</sub> ≤ V <sub>DDA</sub>                      | -                                              | -                                          | 1                                            | μA   |  |
|                                            | Guirent                                 | TTa in analog mode<br>V <sub>SS</sub> ≤ V <sub>IN</sub> ≤ V <sub>DDA</sub>                          | -                                              | -                                          | ± 0.2                                        |      |  |
|                                            |                                         | FT and FTf I/O<br>$V_{DDIOx} \le V_{IN} \le 5 V$                                                    | -                                              | -                                          | 10                                           |      |  |



#### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 22* and *Table 48*, respectively. Unless otherwise specified, the parameters given are derived from tests performed under the ambient temperature and supply voltage conditions summarized in *Table 18: General operating conditions*.

| OSPEEDRy<br>[1:0]<br>value <sup>(1)</sup> | Symbol                   | Parameter                                                       | Conditions                                         | Min | Мах | Unit       |  |
|-------------------------------------------|--------------------------|-----------------------------------------------------------------|----------------------------------------------------|-----|-----|------------|--|
|                                           | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(3)</sup>                                |                                                    | -   | 2   | MHz        |  |
| x0                                        | t <sub>f(IO)out</sub>    | Output fall time                                                | C <sub>L</sub> = 50 pF                             | -   | 125 | ns         |  |
|                                           | t <sub>r(IO)out</sub>    | Output rise time                                                |                                                    | -   | 125 | 113        |  |
|                                           | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(3)</sup>                                |                                                    | -   | 10  | MHz        |  |
| 01                                        | t <sub>f(IO)out</sub>    | Output fall time                                                | C <sub>L</sub> = 50 pF                             | -   | 25  | ns         |  |
|                                           | t <sub>r(IO)out</sub>    | Output rise time                                                |                                                    | -   | 25  |            |  |
|                                           |                          |                                                                 | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$               | -   | 50  | MHz        |  |
|                                           | f <sub>max(IO)</sub> out | Maximum frequency <sup>(3)</sup>                                | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | -   | 30  |            |  |
|                                           |                          |                                                                 | $C_L$ = 50 pF, $V_{DDIOx}$ < 2.7 V                 | -   | 20  |            |  |
|                                           |                          |                                                                 | $C_L$ = 30 pF, $V_{DDIOx} \ge 2.7 V$               | -   | 5   |            |  |
| 11                                        | t <sub>f(IO)out</sub>    | Output fall time                                                | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | -   | 8   | -          |  |
|                                           |                          |                                                                 | $C_L$ = 50 pF, $V_{DDIOx}$ < 2.7 V                 | -   | 12  | <b>n</b> 0 |  |
|                                           |                          |                                                                 | $C_L = 30 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | -   | 5   | ns         |  |
|                                           | t <sub>r(IO)out</sub>    | Output rise time                                                | $C_L = 50 \text{ pF}, V_{DDIOx} \ge 2.7 \text{ V}$ | -   | 8   | -          |  |
|                                           |                          |                                                                 | $C_L$ = 50 pF, $V_{DDIOx}$ < 2.7 V                 | -   | 12  |            |  |
| Fm+                                       | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(3)</sup>                                |                                                    | -   | 2   | MHz        |  |
| configuration                             | t <sub>f(IO)out</sub>    | Output fall time                                                | C <sub>L</sub> = 50 pF                             |     | 12  |            |  |
| (4)                                       | t <sub>r(IO)out</sub>    | Output rise time                                                |                                                    | -   | 34  | ns         |  |
| -                                         | t <sub>EXTIpw</sub>      | Pulse width of external signals detected by the EXTI controller | -                                                  | 10  | -   | ns         |  |

| Table 48 | . I/O AC | characteristics <sup>(1)(2)</sup> | ļ |
|----------|----------|-----------------------------------|---|
|----------|----------|-----------------------------------|---|

1. The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the STM32F0xxxx RM0091 reference manual for a description of GPIO Port configuration register.

2. Guaranteed by design, not tested in production.

3. The maximum frequency is defined in *Figure 22*.

4. When Fm+ configuration is set, the I/O speed control is bypassed. Refer to the STM32F0xxxx reference manual RM0091 for a detailed description of Fm+ I/O configuration.



| Symbol                                 | Parameter                        | Conditions                                             | Min                                               | Тур   | Мах                                               | Unit                       |  |
|----------------------------------------|----------------------------------|--------------------------------------------------------|---------------------------------------------------|-------|---------------------------------------------------|----------------------------|--|
| Cymbol                                 | i urumotor                       |                                                        |                                                   | 176   |                                                   | onne                       |  |
|                                        |                                  | ADC clock = HSI14                                      | 1.5 ADC<br>cycles + 2<br>f <sub>PCLK</sub> cycles | -     | 1.5 ADC<br>cycles + 3<br>f <sub>PCLK</sub> cycles | -                          |  |
| W <sub>LATENCY</sub> <sup>(2)(4)</sup> | ADC_DR register ready<br>latency | ADC clock = PCLK/2                                     | -                                                 | 4.5   | -                                                 | f <sub>PCLK</sub><br>cycle |  |
|                                        |                                  | ADC clock = PCLK/4                                     | -                                                 | 8.5   | -                                                 | f <sub>PCLK</sub><br>cycle |  |
|                                        |                                  | $f_{ADC} = f_{PCLK}/2 = 14 \text{ MHz}$                |                                                   | 0.196 |                                                   | μs                         |  |
|                                        | Trigger conversion latency       | $f_{ADC} = f_{PCLK}/2$                                 | 5.5                                               |       |                                                   | 1/f <sub>PCLK</sub>        |  |
| t <sub>latr</sub> <sup>(2)</sup>       |                                  | f <sub>ADC</sub> = f <sub>PCLK</sub> /4 = 12 MHz 0.219 |                                                   |       | μs                                                |                            |  |
|                                        |                                  | $f_{ADC} = f_{PCLK}/4$                                 | 10.5                                              |       |                                                   | 1/f <sub>PCLK</sub>        |  |
|                                        |                                  | f <sub>ADC</sub> = f <sub>HSI14</sub> = 14 MHz         | 0.179                                             | -     | 0.250                                             | μs                         |  |
| Jitter <sub>ADC</sub>                  | ADC jitter on trigger conversion | f <sub>ADC</sub> = f <sub>HSI14</sub>                  | -                                                 | 1     | -                                                 | 1/f <sub>HSI14</sub>       |  |
| ts <sup>(2)</sup>                      | Sampling time                    | f <sub>ADC</sub> = 14 MHz                              | 0.107                                             | -     | 17.1                                              | μs                         |  |
| ι <sub>S</sub> (-/                     | Sampling time                    | -                                                      | 1.5                                               | -     | 239.5                                             | 1/f <sub>ADC</sub>         |  |
| t <sub>STAB</sub> <sup>(2)</sup>       | Stabilization time               | -                                                      |                                                   | 14    |                                                   | 1/f <sub>ADC</sub>         |  |
|                                        | Total conversion time            | f <sub>ADC</sub> = 14 MHz,<br>12-bit resolution        | 1                                                 | -     | 18                                                | μs                         |  |
| t <sub>CONV</sub> <sup>(2)</sup>       | (including sampling time)        | 12-bit resolution                                      | 14 to 252 (t <sub>S</sub> fo<br>successive ap     |       |                                                   | 1/f <sub>ADC</sub>         |  |

 Table 50. ADC characteristics (continued)

1. During conversion of the sampled value (12.5 x ADC clock period), an additional consumption of 100  $\mu$ A on I<sub>DD</sub> and 60  $\mu$ A on I<sub>DD</sub> should be taken into account.

2. Guaranteed by design, not tested in production.

3. Specified value includes only ADC timing. It does not include the latency of the register access.

4. This parameter specify latency for transfer of the conversion result to the ADC\_DR register. EOC flag is set at this time.

#### Equation 1: R<sub>AIN</sub> max formula

$$R_{AIN} < \frac{T_{S}}{f_{ADC} \times C_{ADC} \times \ln(2^{N+2})} - R_{ADC}$$

The formula above (*Equation 1*) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution).

| T <sub>s</sub> (cycles) | t <sub>S</sub> (μs) | R <sub>AIN</sub> max (kΩ) <sup>(1)</sup> |
|-------------------------|---------------------|------------------------------------------|
| 1.5                     | 0.11                | 0.4                                      |
| 7.5                     | 0.54                | 5.9                                      |
| 13.5                    | 0.96                | 11.4                                     |

#### Table 51. $R_{AIN}$ max for $f_{ADC} = 14$ MHz



| Symbol                               | Parameter              | Conditions         | Min | Мах | Unit |  |
|--------------------------------------|------------------------|--------------------|-----|-----|------|--|
| t <sub>su(SD_MR)</sub>               | Data input setup time  | Master receiver    | 6   | -   |      |  |
| t <sub>su(SD_SR)</sub>               |                        | Slave receiver     | 2   | -   |      |  |
| t <sub>h(SD_MR)</sub> <sup>(2)</sup> | Data input hold time   | Master receiver    | 4   | -   |      |  |
| t <sub>h(SD_SR)</sub> <sup>(2)</sup> |                        | Slave receiver     | 0.5 | -   |      |  |
| t <sub>v(SD_MT)</sub> <sup>(2)</sup> | Data output valid time | Master transmitter | -   | 4   | ns   |  |
| t <sub>v(SD_ST)</sub> <sup>(2)</sup> |                        | Slave transmitter  | -   | 20  |      |  |
| t <sub>h(SD_MT)</sub>                | Data output hold time  | Master transmitter | 0   | -   | ]    |  |
| t <sub>h(SD_ST)</sub>                |                        | Slave transmitter  | 13  | -   |      |  |

Table 60. I<sup>2</sup>S characteristics<sup>(1)</sup> (continued)

1. Data based on design simulation and/or characterization results, not tested in production.

2. Depends on  $f_{PCLK}$ . For example, if  $f_{PCLK}$  = 8 MHz, then  $T_{PCLK}$  = 1/ $f_{PLCLK}$  = 125 ns.



#### Figure 29. I<sup>2</sup>S slave timing diagram (Philips protocol)

1. Measurement points are done at CMOS levels: 0.3 ×  $V_{\text{DDIOx}}$  and 0.7 ×  $V_{\text{DDIOx}}$ 

2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



| Querra ha a l | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|---------------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol        | Min         | Тур   | Мах   | Min                   | Тур    | Max    |
| А             | -           | -     | 1.600 | -                     | -      | 0.0630 |
| A1            | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |
| A2            | 1.350       | 1.400 | 1.450 | 0.0531                | 0.0551 | 0.0571 |
| b             | 0.170       | 0.220 | 0.270 | 0.0067                | 0.0087 | 0.0106 |
| С             | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |
| D             | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |
| D1            | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |
| D3            | -           | 5.500 | -     | -                     | 0.2165 | -      |
| Е             | 8.800       | 9.000 | 9.200 | 0.3465                | 0.3543 | 0.3622 |
| E1            | 6.800       | 7.000 | 7.200 | 0.2677                | 0.2756 | 0.2835 |
| E3            | -           | 5.500 | -     | -                     | 0.2165 | -      |
| е             | -           | 0.500 | -     | -                     | 0.0197 | -      |
| L             | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |
| L1            | -           | 1.000 | -     | -                     | 0.0394 | -      |
| k             | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |
| CCC           | -           | -     | 0.080 | -                     | -      | 0.0031 |

| Table 61. LQFP48 | package | mechanical | data |
|------------------|---------|------------|------|
|------------------|---------|------------|------|

1. Values in inches are converted from mm and rounded to 4 decimal digits.





1. Dimensions are expressed in millimeters.

DocID025743 Rev 5



#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which identify the parts throughout supply chain operations, are not indicated below.



#### Figure 39. UFQFPN32 package marking example

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# 7.4 UFQFPN28 package information

UFQFPN28 is a 28-lead, 4x4 mm, 0.5 mm pitch, ultra-thin fine-pitch quad flat package.





1. Drawing is not to scale.

| Symbol | millimeters |       |       | inches |        |        |
|--------|-------------|-------|-------|--------|--------|--------|
| Symbol | Min         | Тур   | Мах   | Min    | Тур    | Мах    |
| А      | 0.500       | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 |
| A1     | -           | 0.000 | 0.050 | -      | 0.0000 | 0.0020 |
| D      | 3.900       | 4.000 | 4.100 | 0.1535 | 0.1575 | 0.1614 |
| D1     | 2.900       | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 |
| Е      | 3.900       | 4.000 | 4.100 | 0.1535 | 0.1575 | 0.1614 |
| E1     | 2.900       | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 |
| L      | 0.300       | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 |
| L1     | 0.250       | 0.350 | 0.450 | 0.0098 | 0.0138 | 0.0177 |
| Т      | -           | 0.152 | -     | -      | 0.0060 | -      |
| b      | 0.200       | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 |
| е      | -           | 0.500 | -     | -      | 0.0197 | -      |

Table 64. UFQFPN28 package mechanical data<sup>(1)</sup>



#### WLCSP25 package information 7.5

WLCSP25 is a 25-ball, 2.423 x 2.325 mm, 0.4 mm pitch wafer level chip scale package.





1. Drawing is not to scale.

| Symbol               | millimeters |        |       | inches <sup>(1)</sup> |        |        |
|----------------------|-------------|--------|-------|-----------------------|--------|--------|
| Symbol               | Min         | Тур    | Max   | Min                   | Тур    | Max    |
| А                    | 0.525       | 0.555  | 0.585 | 0.0207                | 0.0219 | 0.0230 |
| A1                   | -           | 0.175  | -     | -                     | 0.0069 | -      |
| A2                   | -           | 0.380  | -     | -                     | 0.0150 | -      |
| A3 <sup>(2)</sup>    | -           | 0.025  | -     | -                     | 0.0010 | -      |
| b <sup>(3) (4)</sup> | 0.220       | 0.250  | 0.280 | 0.0087                | 0.0098 | 0.0110 |
| D                    | 2.388       | 2.423  | 2.458 | 0.0940                | 0.0954 | 0.0968 |
| E                    | 2.29        | 2.325  | 2.36  | 0.0902                | 0.0915 | 0.0929 |
| е                    | -           | 0.400  | -     | -                     | 0.0157 | -      |
| e1                   | -           | 1.600  | -     | -                     | 0.0630 | -      |
| e2                   | -           | 1.600  | -     | -                     | 0.0630 | -      |
| F                    | -           | 0.4115 | -     | -                     | 0.0162 | -      |
| G                    | -           | 0.3625 | -     | -                     | 0.0143 | -      |



| Date        | Revision         | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-Dec-2015 | 4<br>(continued) | <ul> <li>Section 6.3.16: 12-bit ADC characteristics - changed introductory sentence</li> <li>Table 60: I<sup>2</sup>S characteristics: table reorganized, t<sub>v(SD_ST)</sub> max value updated</li> <li>Section 7: Package information:</li> <li>Figure 41: Recommended footprint for UFQFPN28 package updated</li> <li>Section 8: Part numbering:</li> <li>added tray packing to options</li> </ul>                                                                                                                                                                                                              |
| 06-Jan-2017 | 5                | <ul> <li>Section 6: Electrical characteristics:</li> <li>Table 34: LSE oscillator characteristics (f<sub>LSE</sub> = 32.768 kHz) - information on configuring different drive capabilities removed. See the corresponding reference manual.</li> <li>Table 22: Embedded internal reference voltage - V<sub>REFINT</sub> values</li> <li>Figure 26: SPI timing diagram - slave mode and CPHA = 0 and Figure 27: SPI timing diagram - slave mode and CPHA = 1 enhanced and corrected</li> <li>Section 8: Ordering information:</li> <li>The name of the section changed from the previous "Part numbering"</li> </ul> |

Table 70. Document revision history (continued)

