



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Not For New Designs                                                   |
| Core Processor             | Coldfire V4E                                                          |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 166MHz                                                                |
| Connectivity               | CANbus, EBI/EMI, Ethernet, I <sup>2</sup> C, SPI, UART/USART, USB     |
| Peripherals                | DMA, PWM, WDT                                                         |
| Number of I/O              | 99                                                                    |
| Program Memory Size        | -                                                                     |
| Program Memory Type        | ROMIess                                                               |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 32K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.43V ~ 1.58V                                                         |
| Data Converters            | -                                                                     |
| Oscillator Type            | External                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 388-BBGA                                                              |
| Supplier Device Package    | 388-PBGA (27x27)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mcf5482cvr166 |





Figure 1. MCF548X Block Diagram



#### **Hardware Design Considerations**

Table 4. DC Electrical Specifications (continued)

| Characteristic                                                      | Symbol                 | Min                    | Max                      | Units |
|---------------------------------------------------------------------|------------------------|------------------------|--------------------------|-------|
| USB PLL operation voltage range                                     | USB_PLLV <sub>DD</sub> | 1.43                   | 1.58                     | V     |
| Input high voltage SSTL 3.3V/2.5V <sup>2</sup>                      | V <sub>IH</sub>        | V <sub>REF</sub> + 0.3 | SD V <sub>DD</sub> + 0.3 | V     |
| Input low voltage SSTL 3.3V/2.5V <sup>2</sup>                       | V <sub>IL</sub>        | V <sub>SS</sub> - 0.3  | V <sub>REF</sub> - 0.3   | V     |
| Input high voltage 3.3V I/O pins                                    | V <sub>IH</sub>        | 0.7 x EV <sub>DD</sub> | EV <sub>DD</sub> + 0.3   | V     |
| Input low voltage 3.3V I/O pins                                     | V <sub>IL</sub>        | V <sub>SS</sub> - 0.3  | 0.35 x EV <sub>DD</sub>  | V     |
| Output high voltage I <sub>OH</sub> = 8 mA, 16 mA,24 mA             | V <sub>OH</sub>        | 2.4                    | _                        | V     |
| Output low voltage I <sub>OL</sub> = 8 mA, 16 mA,24 mA <sup>5</sup> | V <sub>OL</sub>        | _                      | 0.5                      | V     |
| Capacitance <sup>3</sup> , V <sub>in</sub> = 0 V, f = 1 MHz         | C <sub>IN</sub>        | _                      | TBD                      | pF    |
| Input leakage current                                               | I <sub>in</sub>        | -1.0                   | 1.0                      | μА    |

 $IV_{DD}$  and PLL  $V_{DD}$  should be at the same voltage. PLL  $V_{DD}$  should have a filtered input. Please see Figure 2 for an example circuit. There are three PLL  $V_{DD}$  inputs. A filter circuit should used on each PLL  $V_{DD}$  input.

#### **Hardware Design Considerations** 4

#### 4.1 **PLL Power Filtering**

To further enhance noise isolation, an external filter is strongly recommended for PLL analog V<sub>DD</sub> pins. The filter shown in Figure 2 should be connected between the board V<sub>DD</sub> and the PLL V<sub>DD</sub> pins. The resistor and capacitors should be placed as close to the dedicated PLL V<sub>DD</sub> pin as possible.



Figure 2. System PLL V<sub>DD</sub> Power Filter

#### **Supply Voltage Sequencing and Separation Cautions** 4.2

Figure 3 shows situations in sequencing the I/O V<sub>DD</sub> (EV<sub>DD</sub>), SDRAM V<sub>DD</sub> (SD V<sub>DD</sub>), PLL V<sub>DD</sub> (PLL V<sub>DD</sub>), and Core V<sub>DD</sub>  $(IV_{DD}).$ 

 $<sup>^{2}\,</sup>$  This specification is guaranteed by design and is not 100% tested.

Capacitance  $C_{\text{IN}}$  is periodically sampled rather than 100% tested.





- IVDD should not exceed EVDD or SD VDD by more than 0.4V at any time, including power-up.
- 2. Recommended that IVDD/PLL VDD should track EVDD/SD VDD up to 0.9V, then separate for completion of ramps.
- 3. Input voltage must not be greater than the supply voltage (EVDD, SD VDD, IVDD, or PLL VDD) by more than 0.5V at any time, including during power-up.
- 4. Use 1 microsecond or slower rise time for all supplies.

Figure 3. Supply Voltage Sequencing and Separation Cautions

The relationship between SD  $V_{DD}$  and  $EV_{DD}$  is non-critical during power-up and power-down sequences. SD  $V_{DD}$  (2.5V or 3.3V) and  $EV_{DD}$  are specified relative to  $IV_{DD}$ .

### 4.2.1 Power Up Sequence

If  $EV_{DD}/SD\ V_{DD}$  are powered up with the  $IV_{DD}$  at 0V, the sense circuits in the I/O pads cause all pad output drivers connected to the  $EV_{DD}/SD\ V_{DD}$  to be in a high impedance state. There is no limit to how long after  $EV_{DD}/SD\ V_{DD}$  powers up before  $IV_{DD}$  must power up.  $IV_{DD}$  should not lead the  $EV_{DD}$ ,  $SD\ V_{DD}$ , or  $PLL\ V_{DD}$  by more than 0.4V during power ramp up or there is high current in the internal ESD protection diodes. The rise times on the power supplies should be slower than 1 microsecond to avoid turning on the internal ESD protection clamp diodes.

The recommended power up sequence is as follows:

- 1. Use 1 microsecond or slower rise time for all supplies.
- IV<sub>DD</sub>/PLL V<sub>DD</sub> and EV<sub>DD</sub>/SD V<sub>DD</sub> should track up to 0.9V, then separate for the completion of ramps with EV<sub>DD</sub>/SD V<sub>DD</sub> going to the higher external voltages. One way to accomplish this is to use a low drop-out voltage regulator.

### 4.2.2 Power Down Sequence

If  $IV_{DD}$ PLL  $V_{DD}$  are powered down first, sense circuits in the I/O pads cause all output drivers to be in a high impedance state. There is no limit on how long after  $IV_{DD}$  and PLL  $V_{DD}$  power down before  $EV_{DD}$  or SD  $V_{DD}$  must power down.  $IV_{DD}$  should not lag  $EV_{DD}$ , SD  $V_{DD}$ , or PLL  $V_{DD}$  going low by more than 0.4V during power down or there is undesired high current in the ESD protection diodes. There are no requirements for the fall times of the power supplies.

The recommended power down sequence is as follows:

- 1. Drop IV<sub>DD</sub>/PLL V<sub>DD</sub> to 0V
- 2. Drop EV<sub>DD</sub>/SD V<sub>DD</sub> supplies



### 4.4 USB Power Filtering

To minimize noise, an external filter is required for each of the USB power pins. The filter shown in Figure 6 should be connected between the board  $EV_{DD}$  or  $IV_{DD}$  and each of the USB  $V_{DD}$  pins.

- The resistor and capacitors should be placed as close to the dedicated USB V<sub>DD</sub> pin as possible.
- A separate filter circuit should be included for each USB V<sub>DD</sub> pin, a total of five circuits.
- All traces should be as low impedance as possible, especially ground pins to the ground plane.
- The filter for USB\_PHYVDD to VSS should be connected to the power and ground planes, respectively, not fingers of the planes.
- In addition to keeping the filter components for the USB\_PLLVDD as close as practical to the body of the processor as previously mentioned, special care should be taken to avoid coupling switching power supply noise or digital switching noise onto the portion of that supply between the filter and the processor.
- The capacitors for C2 in the table below should be rated X5R or better due to temperature performance.



Figure 6. USB V<sub>DD</sub> Power Filter

#### NOTE

In addition to the above filter circuitry, a 0.01 F capacitor is also recommended in parallel with those shown.

Table 5 lists the resistor values and supply voltages to be used in the circuit for each of the USB V<sub>DD</sub> pins.

**Table 5. USB Filter Circuit Values** 

| USB V <sub>DD</sub> Pin                   | Nominal Voltage | <b>R1 (</b> Ω) | C1 (μF) | C2 (μF) |
|-------------------------------------------|-----------------|----------------|---------|---------|
| USBVDD<br>(Bias generator supply)         | 3.3V            | 10             | 10      | 0.1     |
| USB_PHYVDD<br>(Main transceiver supply)   | 3.3V            | 0              | 10      | 0.1     |
| USB_PLLVDD<br>(PLL supply)                | 1.5V            | 10             | 1       | 0.1     |
| USB_OSCVDD<br>(Oscillator supply)         | 3.3V            | 0              | 10      | 0.1     |
| USB_OSCAVDD<br>(Oscillator analog supply) | 1.5V            | 0              | 10      | 0.1     |



### **Output Driver Capability and Loading**

### 4.4.1 Bias Resistor

The USBRBIAS resistor should be placed as close to the dedicated USB 2.0 pins as possible. The tolerance should be  $\pm 1\%$ .



Figure 7. USBRBIAS Connection

## 5 Output Driver Capability and Loading

Table 6 lists values for drive capability and output loading.

Table 6. I/O Driver Capability<sup>1</sup>

| Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Drive<br>Capability | Output<br>Load (C <sub>L</sub> ) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------|
| SDRAMC (SDADDR[12:0], SDDATA[31:0], RAS, CAS, SDDM[3:0], SDWE, SDBA[1:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 24 mA               | 15 pF                            |
| SDRAMC DQS and clocks (SDDQS[3:0], SDRDQS, SDCLK[1:0], | 24 mA               | 15 pF                            |
| SDRAMC chip selects (SDCS[3:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 24 mA               | 15 pF                            |
| FlexBus (AD[31:0], FBCS[5:0], ALE, R/W, BE/BWE[3:0], OE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 16 mA               | 30 pF                            |
| FEC (EnMDIO, EnMDC, EnTXEN, EnTXD[3:0], EnTXER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8 mA                | 15 pF                            |
| Timer (TOUT[3:0])                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8 mA                | 50 pF                            |
| FlexCAN (CANTX)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 8 mA                | 30 pF                            |
| DACK[1:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 8 mA                | 30 pF                            |
| PSC (PSCnTXD[3:0], PSCnRTS/PSCnFSYNC,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8 mA                | 30 pF                            |
| DSPI (DSPISOUT, DSPICS0/SS, DSPICS[2:3], DSPICS5/PCSS)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 24 mA               | 50 pF                            |
| PCI (PCIAD[31:0], PCIBG[4:1], PCIBG0/PCIREQOUT, PCIDEVSEL, PCICXBE[3:0], PCIFRM, PCIPERR, PCIRESET, PCISERR, PCISTOP, PCIPAR, PCITRDY, PCIIRDY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 16 mA               | 50 pF                            |
| I2C (SCL, SDA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 8 mA                | 50 pF                            |
| BDM (PSTCLK, PSTDDATA[7:0], DSO/TDO,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8 mA                | 25 pF                            |
| RSTO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8 mA                | 50 pF                            |

The device's pads have balanced sink and source current. The drive capability is the same as the sink capability.



### 6 PLL Timing Specifications

The specifications in Table 7 are for the CLKIN pin.

**Table 7. Clock Timing Specifications** 

| Num | Characteristic                       | Min | Max | Units |
|-----|--------------------------------------|-----|-----|-------|
| C1  | Cycle time                           | 20  | 40  | ns    |
| C2  | Rise time (20% of Vdd to 80% of vdd) | _   | 2   | ns    |
| C3  | Fall time (80% of Vdd to 20% of Vdd) | _   | 2   | ns    |
| C4  | Duty cycle (at 50% of Vdd)           | 40  | 60  | %     |



Figure 8. Input Clock Timing Diagram

Table 8 shows the supported PLL encodings.

Table 8. MCF548x Divide Ratio Encodings

| AD[12:8] <sup>1</sup> | Clock<br>Ratio | CLKIN—PCI and FlexBus<br>Frequency Range (MHz) | Internal XLB, SDRAM Bus,<br>and PSTCLK Frequency<br>Range (MHz) | Core Frequency Range<br>(MHz) |
|-----------------------|----------------|------------------------------------------------|-----------------------------------------------------------------|-------------------------------|
| 00011                 | 1:2            | 41.67–50.0                                     | 83.33–100                                                       | 166.66–200                    |
| 00101                 | 1:2            | 25.0–41.67                                     | 50.0-83.33 <sup>2</sup>                                         | 100.0–166.66                  |
| 01111                 | 1:4            | 25.0                                           | 100                                                             | 200                           |

<sup>&</sup>lt;sup>1</sup> All other values of AD[12:8] are reserved.

Figure 9 correlates CLKIN, internal bus, and core clock frequencies for the 1x–4x multipliers.



Figure 9. CLKIN, Internal Bus, and Core Clock Ratios

MCF548x ColdFire<sup>®</sup> Microprocessor, Rev. 4

DDR memories typically have a minimum speed of 83 MHz. Some vendors specifiy down to 75 MHz. Check with the memory component specifications to verify.



### **FlexBus**



Figure 11. FlexBus Read Timing



#### **SDRAM Bus**

### **Table 11. SDR Timing Specifications**

| Symbol | Characteristic                                                          | Min            | Max                      | Unit     | Notes |
|--------|-------------------------------------------------------------------------|----------------|--------------------------|----------|-------|
|        | Frequency of Operation                                                  | 0              | 133                      | Mhz      | 1     |
| SD1    | Clock Period (t <sub>CK</sub> )                                         | 7.52           | 12                       | ns       | 2     |
| SD2    | Clock Skew (t <sub>SK</sub> )                                           |                | TBD                      |          |       |
| SD3    | Pulse Width High (t <sub>CKH</sub> )                                    | 0.45           | 0.55                     | SDCLK    | 3     |
| SD4    | Pulse Width Low (t <sub>CKL</sub> )                                     | 0.45           | 0.55                     | SDCLK    | 4     |
| SD5    | Address, CKE, CAS, RAS, WE, BA, CS - Output Valid (t <sub>CMV</sub> )   |                | 0.5 × SDCLK +<br>1.0ns   | ns       |       |
| SD6    | Address, CKE, CAS, RAS, WE, BA, CS - Output Hold (t <sub>CMH</sub> )    | 2.0            |                          | ns       |       |
| SD7    | SDRDQS Output Valid (t <sub>DQSOV</sub> )                               |                | Self timed               | ns       | 5     |
| SD8    | SDDQS[3:0] input setup relative to SDCLK (t <sub>DQSIS</sub> )          | 0.25 × SDCLK   | 0.40 × SDCLK             | ns       | 6     |
| SD9    | SDDQS[3:0] input hold relative to SDCLK (t <sub>DQSIH</sub> )           | Does not apply | . 0.5 SDCLK fixe         | d width. | 7     |
| SD10   | Data Input Setup relative to SDCLK (reference only) (t <sub>DIS</sub> ) | 0.25 × SDCLK   |                          | ns       | 8     |
| SD11   | Data Input Hold relative to SDCLK (reference only) (t <sub>DIH</sub> )  | 1.0            |                          | ns       |       |
| SD12   | Data and Data Mask Output Valid (t <sub>DV</sub> )                      |                | 0.75 × SDCLK<br>+0.500ns | ns       |       |
| SD13   | Data and Data Mask Output Hold (t <sub>DH</sub> )                       | 1.5            |                          | ns       |       |

The frequency of operation is 2x or 4x the CLKIN frequency of operation. The MCF548X supports a single external reference clock (CLKIN). This signal defines the frequency of operation for FlexBus and PCI, but SDRAM clock operates at the same frequency as the internal bus clock. Please see the PLL chapter of the *MCF548X Reference Manual* for more information on setting the SDRAM clock rate.

<sup>&</sup>lt;sup>2</sup> SDCLK is one SDRAM clock in (ns).

<sup>&</sup>lt;sup>3</sup> Pulse width high plus pulse width low cannot exceed min and max clock period.

<sup>&</sup>lt;sup>4</sup> Pulse width high plus pulse width low cannot exceed min and max clock period.

<sup>&</sup>lt;sup>5</sup> SDR\_DQS is designed to pulse 0.25 clock before the rising edge of the memory clock. This is a guideline only. Subtle variation from this guideline is expected. SDR\_DQS only pulses during a read cycle and one pulse occurs for each data beat.

<sup>&</sup>lt;sup>6</sup> SDR\_DQS is designed to pulse 0.25 clock before the rising edge of the memory clock. This spec is a guideline only. Subtle variation from this guideline is expected. SDR\_DQS only pulses during a read cycle and one pulse occurs for each data beat.

The SDR\_DQS pulse is designed to be 0.5 clock in width. The timing of the rising edge is most important. The falling edge does not affect the memory controller.

Because a read cycle in SDR mode uses the DQS circuit within the MCF548X, it is most critical that the data valid window be centered 1/4 clk after the rising edge of DQS. Ensuring that this happens results in successful SDR reads. The input setup spec is provided as guidance.





Figure 13. SDR Write Timing



Figure 14. SDR Read Timing

MCF548x ColdFire® Microprocessor, Rev. 4



### **SDRAM Bus**

### 9.2 DDR SDRAM AC Timing Characteristics

When using the DDR SDRAM controller, the following timing numbers must be followed to properly latch or drive data onto the memory bus. All timing numbers are relative to the four DQS byte lanes.

Table 12shows the DDR clock crossover specifications.

**Table 12. DDR Clock Crossover Specifications** 

| Symbol           | Characteristic                                         | Min  | Max          | Unit |
|------------------|--------------------------------------------------------|------|--------------|------|
| V <sub>MP</sub>  | Clock output mid-point voltage                         | 1.05 | 1.45         | ٧    |
| V <sub>OUT</sub> | Clock output voltage level                             | -0.3 | SD_VDD + 0.3 | V    |
| $V_{ID}$         | Clock output differential voltage (peak to peak swing) | 0.7  | SD_VDD + 0.6 | V    |
| V <sub>IX</sub>  | Clock crossing point voltage <sup>1</sup>              | 1.05 | 1.45         | ٧    |

The clock crossover voltage is only guaranteed when using the highest drive strength option for the SDCLK[1:0] and SDCLK[1:0] signals.



Figure 15. DDR Clock Timing Diagram

**Table 13. DDR Timing Specifications** 

| Symbol | Characteristic                                                                                                                                                | Min                     | Max                     | Unit  | Notes  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|-------|--------|
|        | Frequency of Operation                                                                                                                                        | 50 <sup>1</sup>         | 133                     | MHz   | 2      |
| DD1    | Clock Period (t <sub>CK</sub> )                                                                                                                               | 7.52                    | 12                      | ns    | 3      |
| DD2    | Pulse Width High (t <sub>CKH</sub> )                                                                                                                          | 0.45                    | 0.55                    | SDCLK | 4      |
| DD3    | Pulse Width Low (t <sub>CKL</sub> )                                                                                                                           | 0.45                    | 0.55                    | SDCLK | 5      |
| DD4    | Address, SDCKE, CAS, RAS, WE, SDBA, SDCS—Output Valid (t <sub>CMV</sub> )                                                                                     | _                       | 0.5 × SDCLK<br>+ 1.0 ns | ns    | 6      |
| DD5    | Address, SDCKE, $\overline{\text{CAS}}$ , $\overline{\text{RAS}}$ , $\overline{\text{WE}}$ , SDBA, $\overline{\text{SDCS}}$ —Output Hold ( $t_{\text{CMH}}$ ) | 2.0                     | _                       | ns    |        |
| DD6    | Write Command to first DQS Latching Transition (t <sub>DQSS</sub> )                                                                                           | _                       | 1.25                    | SDCLK |        |
| DD7    | Data and Data Mask Output Setup (DQ->DQS) Relative to DQS (DDR Write Mode) (t <sub>QS</sub> )                                                                 | 1.0                     | _                       | ns    | 7<br>8 |
| DD8    | Data and Data Mask Output Hold (DQS->DQ) Relative to DQS (DDR Write Mode) (t <sub>QH</sub> )                                                                  | 1.0                     | _                       | ns    | 9      |
| DD9    | Input Data Skew Relative to DQS (Input Setup) (t <sub>IS</sub> )                                                                                              |                         | 1                       | ns    | 10     |
| DD10   | Input Data Hold Relative to DQS (t <sub>IH</sub> )                                                                                                            | 0.25 × SDCLK<br>+ 0.5ns | _                       | ns    | 11     |
| DD11   | DQS falling edge to SDCLK rising (output setup time) (t <sub>DSS</sub> )                                                                                      | 0.5                     | _                       | ns    |        |
| DD12   | DQS falling edge from SDCLK rising (output hold time) (t <sub>DSH</sub> )                                                                                     | 0.5                     | _                       | ns    |        |



### **Fast Ethernet AC Timing Specifications**

**Table 14. PCI Timing Specifications (continued)** 

| Num | Characteristic                                                   | Min | Max | Unit | Notes |
|-----|------------------------------------------------------------------|-----|-----|------|-------|
| P7  | PCI signals (0–50 Mhz) - Input Hold (t <sub>IH</sub> )           | 0   | _   | ns   | 5     |
| P8  | PCI REQ/GNT (33 < PCI ≤ 50Mhz) - Output valid (t <sub>DV</sub> ) | _   | 6   | ns   | 6     |
| P9  | PCI REQ/GNT (0 < PCI ≤ 33Mhz) - Output valid (t <sub>DV</sub> )  | _   | 12  | ns   |       |
| P10 | PCI REQ/GNT (33 < PCI ≤ 50Mhz) - Input Setup (t <sub>IS</sub> )  | _   | 5   | ns   |       |
| P11 | PCI REQ (0 < PCI $\leq$ 33Mhz) - Input Setup ( $t_{IS}$ )        | 12  | _   | ns   |       |
| P12 | PCI GNT (0 < PCI $\leq$ 33Mhz) - Input Setup (t <sub>IS</sub> )  | 10  | _   | ns   |       |

Please see the reset configuration signals description in the "Signal Descriptions" chapter within the MCF548x Reference Manual. Also specific guidelines may need to be followed when operating the system PLL below certain frequencies.

<sup>&</sup>lt;sup>6</sup> These signals are defined at PTP (Point-to-point) in the PCI 2.2 spec.



### 11 Fast Ethernet AC Timing Specifications

### 11.1 MII/7-WIRE Interface Timing Specs

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the EMAC\_10\_100 I/O signals.

The following timing specs meet the requirements for MII and 7-Wire style interfaces for a range of transceiver devices. If this interface is to be used with a specific transceiver device the timing specs may be altered to match that specific transceiver.

 $<sup>^{2}\,</sup>$  Max cycle rate is determined by CLKIN and how the user has the system PLL configured.

<sup>&</sup>lt;sup>3</sup> All signals defined as PCI bused signals. Does not include PTP (point-to-point) signals.

<sup>&</sup>lt;sup>4</sup> PCI 2.2 spec does not require an output hold time. Although the MCF548X may provide a slight amount of hold, it is not required or guaranteed.

<sup>&</sup>lt;sup>5</sup> PCI 2.2 spec requires zero input hold.



| Num | Characteristic                      | Min | Max | Unit         |
|-----|-------------------------------------|-----|-----|--------------|
| M1  | RXD[3:0], RXDV, RXER to RXCLK setup | 5   | _   | ns           |
| M2  | RXCLK to RXD[3:0], RXDV, RXER hold  | 5   | _   | ns           |
| МЗ  | RXCLK pulse width high              | 35% | 65% | RXCLK period |
| M4  | RXCLK pulse width low               | 35% | 65% | RXCLK period |



Figure 19. MII Receive Signal Timing Diagram

## 11.2 MII Transmit Signal Timing

**Table 16. MII Transmit Signal Timing** 

| Num | Characteristic                        | Min | Max | Unit         |
|-----|---------------------------------------|-----|-----|--------------|
| M5  | TXCLK to TXD[3:0], TXEN, TXER invalid | 0   | _   | ns           |
| M6  | TXCLK to TXD[3:0], TXEN, TXER valid   | _   | 25  | ns           |
| M7  | TXCLK pulse width high                | 35% | 65% | TXCLK period |
| M8  | TXCLK pulse width low                 | 35% | 65% | TXCLK period |



Figure 20. MII Transmit Signal Timing Diagram



### 12 General Timing Specifications

Table 19 lists timing specifications for the GPIO, PSC, FlexCAN, DREQ, DACK, and external interrupts.

### **Table 19. General AC Timing Specifications**

| Name | Characteristic                             |   | Max | Unit   |
|------|--------------------------------------------|---|-----|--------|
| G1   | CLKIN high to signal output valid          | _ | 2   | PSTCLK |
| G2   | CLKIN high to signal invalid (output hold) | 0 | _   | ns     |
| G3   | Signal input pulse width                   | 2 | _   | PSTCLK |

# 13 I<sup>2</sup>C Input/Output Timing Specifications

Table 20 lists specifications for the I<sup>2</sup>C input timing parameters shown in Figure 23.

Table 20. I<sup>2</sup>C Input Timing Specifications between SCL and SDA

| Num | Characteristic                                                         | Min | Max | Units      |
|-----|------------------------------------------------------------------------|-----|-----|------------|
| l1  | Start condition hold time                                              | 2   | _   | Bus clocks |
| 12  | Clock low period                                                       | 8   | _   | Bus clocks |
| 13  | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _   | 1   | mS         |
| 14  | Data hold time                                                         | 0   | _   | ns         |
| 15  | SCL/SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _   | 1   | mS         |
| 16  | Clock high time                                                        | 4   | _   | Bus clocks |
| 17  | Data setup time                                                        | 0   | _   | ns         |
| 18  | Start condition setup time (for repeated start condition only)         | 2   | _   | Bus clocks |
| 19  | Stop condition setup time                                              | 2   | _   | Bus clocks |

Table 21 lists specifications for the I<sup>2</sup>C output timing parameters shown in Figure 23.

Table 21. I<sup>2</sup>C Output Timing Specifications between SCL and SDA

| Num             | Characteristic                                                         | Min | Max | Units      |
|-----------------|------------------------------------------------------------------------|-----|-----|------------|
| 11 <sup>1</sup> | Start condition hold time                                              | 6   | _   | Bus clocks |
| I2 <sup>1</sup> | Clock low period                                                       | 10  | _   | Bus clocks |
| I3 <sup>2</sup> | SCL/SDA rise time (V <sub>IL</sub> = 0.5 V to V <sub>IH</sub> = 2.4 V) | _   | _   | μS         |
| I4 <sup>1</sup> | Data hold time                                                         | 7   | _   | Bus clocks |
| I5 <sup>3</sup> | SCL/SDA fall time (V <sub>IH</sub> = 2.4 V to V <sub>IL</sub> = 0.5 V) | _   | 3   | ns         |
| I6 <sup>1</sup> | Clock high time                                                        | 10  | _   | Bus clocks |
| I7 <sup>1</sup> | Data setup time                                                        | 2   | _   | Bus clocks |
| I8 <sup>1</sup> | Start condition setup time (for repeated start condition only)         | 20  | _   | Bus clocks |
| I9 <sup>1</sup> | Stop condition setup time                                              | 10  | _   | Bus clocks |



### JTAG and Boundary Scan Timing

- Output numbers depend on the value programmed into the IFDR; an IFDR programmed with the maximum frequency (IFDR = 0x20) results in minimum output timings as shown in Table 21. The I<sup>2</sup>C interface is designed to scale the actual data transition time to move it to the middle of the SCL low period. The actual position is affected by the prescale and division values programmed into the IFDR; however, the numbers given in Table 21 are minimum values.
- Because SCL and SDA are open-collector-type outputs, which the processor can only actively drive low, the time SCL or SDA take to reach a high level depends on external signal capacitance and pull-up resistor values.
- <sup>3</sup> Specified at a nominal 50-pF load.

Figure 23 shows timing for the values in Table 20 and Table 21.



Figure 23. I<sup>2</sup>C Input/Output Timings

## 14 JTAG and Boundary Scan Timing

Table 22. JTAG and Boundary Scan Timing

| Num | Characteristics <sup>1</sup>                       | Symbol              | Min   | Max  | Unit            |
|-----|----------------------------------------------------|---------------------|-------|------|-----------------|
| J1  | TCLK Frequency of Operation                        | f <sub>JCYC</sub>   | DC    | 10   | MHz             |
| J2  | TCLK Cycle Period                                  | t <sub>JCYC</sub>   | 2     | _    | t <sub>CK</sub> |
| J3  | TCLK Clock Pulse Width                             | t <sub>JCW</sub>    | 15.15 | _    | ns              |
| J4  | TCLK Rise and Fall Times                           | t <sub>JCRF</sub>   | 0.0   | 3.0  | ns              |
| J5  | Boundary Scan Input Data Setup Time to TCLK Rise   | t <sub>BSDST</sub>  | 5.0   | _    | ns              |
| J6  | Boundary Scan Input Data Hold Time after TCLK Rise | t <sub>BSDHT</sub>  | 24.0  | _    | ns              |
| J7  | TCLK Low to Boundary Scan Output Data Valid        | t <sub>BSDV</sub>   | 0.0   | 15.0 | ns              |
| J8  | TCLK Low to Boundary Scan Output High Z            | t <sub>BSDZ</sub>   | 0.0   | 15.0 | ns              |
| J9  | TMS, TDI Input Data Setup Time to TCLK Rise        | t <sub>TAPBST</sub> | 5.0   | _    | ns              |
| J10 | TMS, TDI Input Data Hold Time after TCLK Rise      | t <sub>TAPBHT</sub> | 10.0  | _    | ns              |
| J11 | TCLK Low to TDO Data Valid                         | t <sub>TDODV</sub>  | 0.0   | 20.0 | ns              |
| J12 | TCLK Low to TDO High Z                             | t <sub>TDODZ</sub>  | 0.0   | 15.0 | ns              |
| J13 | TRST Assert Time                                   | t <sub>TRSTAT</sub> | 100.0 | _    | ns              |
| J14 | TRST Setup Time (Negation) to TCLK High            | t <sub>TRSTST</sub> | 10.0  | _    | ns              |

<sup>&</sup>lt;sup>1</sup> MTMOD is expected to be a static signal. Hence, it is not associated with any timing





Figure 24. Test Clock Input Timing



Figure 25. Boundary Scan (JTAG) Timing



**Figure 26. Test Access Port Timing** 



Figure 27. TRST Timing Debug AC Timing Specifications

MCF548x ColdFire® Microprocessor, Rev. 4



### JTAG and Boundary Scan Timing

Table 23 lists specifications for the debug AC timing parameters shown in Figure 29.

**Table 23. Debug AC Timing Specifications** 

| Num             | Characteristic           | 50  | MHz | Units   |  |
|-----------------|--------------------------|-----|-----|---------|--|
| Num             | Characteristic           | Min | Max | Onits   |  |
| D1              | PSTDDATA to PSTCLK setup | 4.5 | _   | ns      |  |
| D2              | PSTCLK to PSTDDATA hold  | 4.5 | _   | ns      |  |
| D3              | DSI-to-DSCLK setup       | 1   | _   | PSTCLKs |  |
| D4 <sup>1</sup> | DSCLK-to-DSO hold        | 4   | _   | PSTCLKs |  |
| D5              | DSCLK cycle time         | 5   | _   | PSTCLKs |  |

<sup>&</sup>lt;sup>1</sup> DSCLK and DSI are synchronized internally. D4 is measured from the synchronized DSCLK input relative to the rising edge of CLKOUT.

Figure 28 shows real-time trace timing for the values in Table 23.



Figure 28. Real-Time Trace AC Timing

Figure 29 shows BDM serial port AC timing for the values in Table 23.



Figure 29. BDM Serial Port AC Timing

MCF548x ColdFire® Microprocessor, Rev. 4



# 15 DSPI Electrical Specifications

Table 24 lists DSPI timings.

**Table 24. DSPI Modules AC Timing Specifications** 

| Name | Characteristic                                    |         | Max       | Unit |
|------|---------------------------------------------------|---------|-----------|------|
| DS1  | DSPI_CS[3:0] to DSPI_CLK                          | 1 × tck | 510 × tck | ns   |
| DS2  | DSPI_CLK high to DSPI_DOUT valid.                 | _       | 12        | ns   |
| DS3  | DSPI_CLK high to DSPI_DOUT invalid. (Output hold) | 2       | _         | ns   |
| DS4  | DSPI_DIN to DSPI_CLK (Input setup)                | 10      | _         | ns   |
| DS5  | DSPI_DIN to DSPI_CLK (Input hold)                 | 10      | _         | ns   |

The values in Table 24 correspond to Figure 30.



Figure 30. DSPI Timing

# 16 Timer Module AC Timing Specifications

Table 25 lists timer module AC timings.

**Table 25. Timer Module AC Timing Specifications** 

| Name    | Characteristic                        |     | 0–50 MHz |        |  |
|---------|---------------------------------------|-----|----------|--------|--|
| Ivaille | Sharasteristic                        | Min | Max      | Unit   |  |
| T1      | TIN0 / TIN1 / TIN2 / TIN3 cycle time  | 3   | _        | PSTCLK |  |
| T2      | TIN0 / TIN1 / TIN2 / TIN3 pulse width | 1   | _        | PSTCLK |  |



### NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A.

5. PACKAGE CODES:

5254 – 2 LAYER SUBSTRATE PACKAGE 5367 – 4 LAYER SUBSTRATE PACKAGE

| © FRE             | ESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | T TO SCALE  |
|-------------------|----------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:            | 388 I/O, PBGA                                      |           | DOCUMENT NO  | ): 98ARS23880W   | REV: C      |
|                   | 27 X 27 PKG,                                       |           | CASE NUMBER  | R: 1164–02       | 25 JAN 2007 |
| 1 MM PITCH (OMPAC |                                                    | C)        | STANDARD: JE | DEC MS-034 AAL-1 |             |

Figure 31. 388-pin BGA Case Outline

MCF548x ColdFire® Microprocessor, Rev. 4



### **Revision History**

# 18 Revision History

| Revision<br>Number | Date              | Substantive Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2.2                | August 29, 2005   | Table 7: Changed C1 minimum spec from 15.15 ns to 20 ns and maximum spec from 33.3 ns to 40 ns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.3                | August 30, 2005   | Table 22: Changed J11 maximum from 15 ns to 20 ns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2.4                | December 14, 2005 | Table 9: Changed heading maximum from 66 MHz to 50 MHz.  Table 10: Changed frequency of operation maximum from 66 MHz to 50 MHz and corresponding FB1 minimum from 15.15 ns to 20 ns.  Table 10: Changed FB1 maximum from 33.33 ns to 40 ns.  Table 14: Changed frequency of operation maximum from 66 MHz to 50 MHz and corresponding FB1 minimum from 15.15 ns to 20 ns.  Table 14: Changed FB1 maximum from 33.33 ns to 40 ns.  Table 14: Changed various entry descriptions from "(33 < PCI ≤ 66 Mhz)" to (33 < PCI ≤ 50 Mhz)  Table 23: Changed heading maximum from 66 MHz to 50 MHz.  Table 25: Changed heading maximum from 66 MHz to 50 MHz. |
| 3                  | February 20, 2007 | Table 4: Updated DC electrical specifications, V <sub>IL</sub> and V <sub>IH</sub> .  Table 6: Changed FlexBus output load from 20pF to 30pF.  Added Section 4.3, "General USB Layout Guidelines."                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 4                  | December 4, 2007  | Figure 2: Changed resistor value from 10W to $10\Omega$ Figure 3: Changed note 1 in from "IVDD should not exceed EVDD, SD VDD or PLL VDD by more than 0.4V" to "IVDD should not exceed EVDD or SD VDD by more than 0.4V" Table 3: Updated thermal information for $\theta_{JMA}$ , $\theta_{JB}$ , and $\theta_{JC}$ Table 4: Added input leakage current spec. Table 6: Added footnote regarding pads having balanced source & sink current. Table 9: Added $\overline{RSTI}$ pulse duration spec. Added features list, pinout drawing, block diagram, and case outline.                                                                             |



#### How to Reach Us:

**Home Page:** 

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road

Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French)

Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

www.freescale.com/support

Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

For Literature Requests Only:
Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MCF5485EC

Rev. 4 12/2007 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2007. All rights reserved.

